pci: remove pci_register_bar()
[qemu/mdroth.git] / hw / pci.h
blob8028176b542ff645f1cf72429a7f101119435f06
1 #ifndef QEMU_PCI_H
2 #define QEMU_PCI_H
4 #include "qemu-common.h"
5 #include "qobject.h"
7 #include "qdev.h"
8 #include "memory.h"
10 /* PCI includes legacy ISA access. */
11 #include "isa.h"
13 #include "pcie.h"
15 /* PCI bus */
17 #define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
18 #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
19 #define PCI_FUNC(devfn) ((devfn) & 0x07)
20 #define PCI_SLOT_MAX 32
21 #define PCI_FUNC_MAX 8
23 /* Class, Vendor and Device IDs from Linux's pci_ids.h */
24 #include "pci_ids.h"
26 /* QEMU-specific Vendor and Device ID definitions */
28 /* IBM (0x1014) */
29 #define PCI_DEVICE_ID_IBM_440GX 0x027f
30 #define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
32 /* Hitachi (0x1054) */
33 #define PCI_VENDOR_ID_HITACHI 0x1054
34 #define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
36 /* Apple (0x106b) */
37 #define PCI_DEVICE_ID_APPLE_343S1201 0x0010
38 #define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
39 #define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
40 #define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
41 #define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
43 /* Realtek (0x10ec) */
44 #define PCI_DEVICE_ID_REALTEK_8029 0x8029
46 /* Xilinx (0x10ee) */
47 #define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
49 /* Marvell (0x11ab) */
50 #define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
52 /* QEMU/Bochs VGA (0x1234) */
53 #define PCI_VENDOR_ID_QEMU 0x1234
54 #define PCI_DEVICE_ID_QEMU_VGA 0x1111
56 /* VMWare (0x15ad) */
57 #define PCI_VENDOR_ID_VMWARE 0x15ad
58 #define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
59 #define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
60 #define PCI_DEVICE_ID_VMWARE_NET 0x0720
61 #define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
62 #define PCI_DEVICE_ID_VMWARE_IDE 0x1729
64 /* Intel (0x8086) */
65 #define PCI_DEVICE_ID_INTEL_82551IT 0x1209
66 #define PCI_DEVICE_ID_INTEL_82557 0x1229
67 #define PCI_DEVICE_ID_INTEL_82801IR 0x2922
69 /* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
70 #define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
71 #define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
72 #define PCI_SUBDEVICE_ID_QEMU 0x1100
74 #define PCI_DEVICE_ID_VIRTIO_NET 0x1000
75 #define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
76 #define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
77 #define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
79 #define FMT_PCIBUS PRIx64
81 typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
82 uint32_t address, uint32_t data, int len);
83 typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
84 uint32_t address, int len);
85 typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
86 pcibus_t addr, pcibus_t size, int type);
87 typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
89 typedef struct PCIIORegion {
90 pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
91 #define PCI_BAR_UNMAPPED (~(pcibus_t)0)
92 pcibus_t size;
93 pcibus_t filtered_size;
94 uint8_t type;
95 PCIMapIORegionFunc *map_func;
96 MemoryRegion *memory;
97 MemoryRegion *address_space;
98 } PCIIORegion;
100 #define PCI_ROM_SLOT 6
101 #define PCI_NUM_REGIONS 7
103 #include "pci_regs.h"
105 /* PCI HEADER_TYPE */
106 #define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
108 /* Size of the standard PCI config header */
109 #define PCI_CONFIG_HEADER_SIZE 0x40
110 /* Size of the standard PCI config space */
111 #define PCI_CONFIG_SPACE_SIZE 0x100
112 /* Size of the standart PCIe config space: 4KB */
113 #define PCIE_CONFIG_SPACE_SIZE 0x1000
115 #define PCI_NUM_PINS 4 /* A-D */
117 /* Bits in cap_present field. */
118 enum {
119 QEMU_PCI_CAP_MSI = 0x1,
120 QEMU_PCI_CAP_MSIX = 0x2,
121 QEMU_PCI_CAP_EXPRESS = 0x4,
123 /* multifunction capable device */
124 #define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
125 QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
127 /* command register SERR bit enabled */
128 #define QEMU_PCI_CAP_SERR_BITNR 4
129 QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
132 struct PCIDevice {
133 DeviceState qdev;
134 /* PCI config space */
135 uint8_t *config;
137 /* Used to enable config checks on load. Note that writable bits are
138 * never checked even if set in cmask. */
139 uint8_t *cmask;
141 /* Used to implement R/W bytes */
142 uint8_t *wmask;
144 /* Used to implement RW1C(Write 1 to Clear) bytes */
145 uint8_t *w1cmask;
147 /* Used to allocate config space for capabilities. */
148 uint8_t *used;
150 /* the following fields are read only */
151 PCIBus *bus;
152 uint32_t devfn;
153 char name[64];
154 PCIIORegion io_regions[PCI_NUM_REGIONS];
156 /* do not access the following fields */
157 PCIConfigReadFunc *config_read;
158 PCIConfigWriteFunc *config_write;
160 /* IRQ objects for the INTA-INTD pins. */
161 qemu_irq *irq;
163 /* Current IRQ levels. Used internally by the generic PCI code. */
164 uint8_t irq_state;
166 /* Capability bits */
167 uint32_t cap_present;
169 /* Offset of MSI-X capability in config space */
170 uint8_t msix_cap;
172 /* MSI-X entries */
173 int msix_entries_nr;
175 /* Space to store MSIX table */
176 uint8_t *msix_table_page;
177 /* MMIO index used to map MSIX table and pending bit entries. */
178 MemoryRegion msix_mmio;
179 /* Reference-count for entries actually in use by driver. */
180 unsigned *msix_entry_used;
181 /* Region including the MSI-X table */
182 uint32_t msix_bar_size;
183 /* Version id needed for VMState */
184 int32_t version_id;
186 /* Offset of MSI capability in config space */
187 uint8_t msi_cap;
189 /* PCI Express */
190 PCIExpressDevice exp;
192 /* Location of option rom */
193 char *romfile;
194 bool has_rom;
195 MemoryRegion rom;
196 uint32_t rom_bar;
199 PCIDevice *pci_register_device(PCIBus *bus, const char *name,
200 int instance_size, int devfn,
201 PCIConfigReadFunc *config_read,
202 PCIConfigWriteFunc *config_write);
204 void pci_register_bar_region(PCIDevice *pci_dev, int region_num,
205 uint8_t attr, MemoryRegion *memory);
206 pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
208 int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
209 uint8_t offset, uint8_t size);
211 void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
213 void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
215 uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
218 uint32_t pci_default_read_config(PCIDevice *d,
219 uint32_t address, int len);
220 void pci_default_write_config(PCIDevice *d,
221 uint32_t address, uint32_t val, int len);
222 void pci_device_save(PCIDevice *s, QEMUFile *f);
223 int pci_device_load(PCIDevice *s, QEMUFile *f);
225 typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
226 typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
228 typedef enum {
229 PCI_HOTPLUG_DISABLED,
230 PCI_HOTPLUG_ENABLED,
231 PCI_COLDPLUG_ENABLED,
232 } PCIHotplugState;
234 typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
235 PCIHotplugState state);
236 void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
237 const char *name,
238 MemoryRegion *address_space_mem,
239 MemoryRegion *address_space_io,
240 uint8_t devfn_min);
241 PCIBus *pci_bus_new(DeviceState *parent, const char *name,
242 MemoryRegion *address_space_mem,
243 MemoryRegion *address_space_io,
244 uint8_t devfn_min);
245 void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
246 void *irq_opaque, int nirq);
247 int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
248 void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
249 PCIBus *pci_register_bus(DeviceState *parent, const char *name,
250 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
251 void *irq_opaque,
252 MemoryRegion *address_space_mem,
253 MemoryRegion *address_space_io,
254 uint8_t devfn_min, int nirq);
255 void pci_device_reset(PCIDevice *dev);
256 void pci_bus_reset(PCIBus *bus);
258 void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base);
260 PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
261 const char *default_devaddr);
262 PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
263 const char *default_devaddr);
264 int pci_bus_num(PCIBus *s);
265 void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
266 PCIBus *pci_find_root_bus(int domain);
267 int pci_find_domain(const PCIBus *bus);
268 PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
269 PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
270 int pci_qdev_find_device(const char *id, PCIDevice **pdev);
271 PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
273 int pci_parse_devaddr(const char *addr, int *domp, int *busp,
274 unsigned int *slotp, unsigned int *funcp);
275 int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
276 unsigned *slotp);
278 void do_pci_info_print(Monitor *mon, const QObject *data);
279 void do_pci_info(Monitor *mon, QObject **ret_data);
280 void pci_bridge_update_mappings(PCIBus *b);
282 void pci_device_deassert_intx(PCIDevice *dev);
284 static inline void
285 pci_set_byte(uint8_t *config, uint8_t val)
287 *config = val;
290 static inline uint8_t
291 pci_get_byte(const uint8_t *config)
293 return *config;
296 static inline void
297 pci_set_word(uint8_t *config, uint16_t val)
299 cpu_to_le16wu((uint16_t *)config, val);
302 static inline uint16_t
303 pci_get_word(const uint8_t *config)
305 return le16_to_cpupu((const uint16_t *)config);
308 static inline void
309 pci_set_long(uint8_t *config, uint32_t val)
311 cpu_to_le32wu((uint32_t *)config, val);
314 static inline uint32_t
315 pci_get_long(const uint8_t *config)
317 return le32_to_cpupu((const uint32_t *)config);
320 static inline void
321 pci_set_quad(uint8_t *config, uint64_t val)
323 cpu_to_le64w((uint64_t *)config, val);
326 static inline uint64_t
327 pci_get_quad(const uint8_t *config)
329 return le64_to_cpup((const uint64_t *)config);
332 static inline void
333 pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
335 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
338 static inline void
339 pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
341 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
344 static inline void
345 pci_config_set_revision(uint8_t *pci_config, uint8_t val)
347 pci_set_byte(&pci_config[PCI_REVISION_ID], val);
350 static inline void
351 pci_config_set_class(uint8_t *pci_config, uint16_t val)
353 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
356 static inline void
357 pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
359 pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
362 static inline void
363 pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
365 pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
369 * helper functions to do bit mask operation on configuration space.
370 * Just to set bit, use test-and-set and discard returned value.
371 * Just to clear bit, use test-and-clear and discard returned value.
372 * NOTE: They aren't atomic.
374 static inline uint8_t
375 pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
377 uint8_t val = pci_get_byte(config);
378 pci_set_byte(config, val & ~mask);
379 return val & mask;
382 static inline uint8_t
383 pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
385 uint8_t val = pci_get_byte(config);
386 pci_set_byte(config, val | mask);
387 return val & mask;
390 static inline uint16_t
391 pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
393 uint16_t val = pci_get_word(config);
394 pci_set_word(config, val & ~mask);
395 return val & mask;
398 static inline uint16_t
399 pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
401 uint16_t val = pci_get_word(config);
402 pci_set_word(config, val | mask);
403 return val & mask;
406 static inline uint32_t
407 pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
409 uint32_t val = pci_get_long(config);
410 pci_set_long(config, val & ~mask);
411 return val & mask;
414 static inline uint32_t
415 pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
417 uint32_t val = pci_get_long(config);
418 pci_set_long(config, val | mask);
419 return val & mask;
422 static inline uint64_t
423 pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
425 uint64_t val = pci_get_quad(config);
426 pci_set_quad(config, val & ~mask);
427 return val & mask;
430 static inline uint64_t
431 pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
433 uint64_t val = pci_get_quad(config);
434 pci_set_quad(config, val | mask);
435 return val & mask;
438 typedef int (*pci_qdev_initfn)(PCIDevice *dev);
439 typedef struct {
440 DeviceInfo qdev;
441 pci_qdev_initfn init;
442 PCIUnregisterFunc *exit;
443 PCIConfigReadFunc *config_read;
444 PCIConfigWriteFunc *config_write;
446 uint16_t vendor_id;
447 uint16_t device_id;
448 uint8_t revision;
449 uint16_t class_id;
450 uint16_t subsystem_vendor_id; /* only for header type = 0 */
451 uint16_t subsystem_id; /* only for header type = 0 */
454 * pci-to-pci bridge or normal device.
455 * This doesn't mean pci host switch.
456 * When card bus bridge is supported, this would be enhanced.
458 int is_bridge;
460 /* pcie stuff */
461 int is_express; /* is this device pci express? */
463 /* device isn't hot-pluggable */
464 int no_hotplug;
466 /* rom bar */
467 const char *romfile;
468 } PCIDeviceInfo;
470 void pci_qdev_register(PCIDeviceInfo *info);
471 void pci_qdev_register_many(PCIDeviceInfo *info);
473 PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
474 const char *name);
475 PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
476 bool multifunction,
477 const char *name);
478 PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn,
479 bool multifunction,
480 const char *name);
481 PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
482 PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
483 PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name);
485 static inline int pci_is_express(const PCIDevice *d)
487 return d->cap_present & QEMU_PCI_CAP_EXPRESS;
490 static inline uint32_t pci_config_size(const PCIDevice *d)
492 return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
495 #endif