2 * TriCore emulation for qemu: main CPU struct.
4 * Copyright (c) 2012-2014 Bastian Koppelmann C-Lab/University Paderborn
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
24 #include "exec/cpu-defs.h"
25 #include "tricore-defs.h"
27 struct tricore_boot_info
;
29 typedef struct tricore_def_t tricore_def_t
;
31 typedef struct CPUTriCoreState CPUTriCoreState
;
32 struct CPUTriCoreState
{
38 /* Frequently accessed PSW_USB bits are stored separately for efficiency.
39 This contains all the other bits. Use psw_{read,write} to access
43 /* PSW flag cache for faster execution
46 uint32_t PSW_USB_V
; /* Only if bit 31 set, then flag is set */
47 uint32_t PSW_USB_SV
; /* Only if bit 31 set, then flag is set */
48 uint32_t PSW_USB_AV
; /* Only if bit 31 set, then flag is set. */
49 uint32_t PSW_USB_SAV
; /* Only if bit 31 set, then flag is set. */
63 /* Mem Protection Register */
146 /* Memory Management Registers */
164 /* Debug Registers */
180 /* Floating Point Registers */
181 float_status fp_status
;
184 uint32_t hflags
; /* CPU State */
186 /* Internal CPU feature flags. */
189 const tricore_def_t
*cpu_model
;
191 struct QEMUTimer
*timer
; /* Internal timer */
196 * @env: #CPUTriCoreState
205 CPUNegativeOffsetState neg
;
210 hwaddr
tricore_cpu_get_phys_page_debug(CPUState
*cpu
, vaddr addr
);
211 void tricore_cpu_dump_state(CPUState
*cpu
, FILE *f
, int flags
);
214 #define MASK_PCXI_PCPN 0xff000000
215 #define MASK_PCXI_PIE_1_3 0x00800000
216 #define MASK_PCXI_PIE_1_6 0x00200000
217 #define MASK_PCXI_UL 0x00400000
218 #define MASK_PCXI_PCXS 0x000f0000
219 #define MASK_PCXI_PCXO 0x0000ffff
221 #define MASK_PSW_USB 0xff000000
222 #define MASK_USB_C 0x80000000
223 #define MASK_USB_V 0x40000000
224 #define MASK_USB_SV 0x20000000
225 #define MASK_USB_AV 0x10000000
226 #define MASK_USB_SAV 0x08000000
227 #define MASK_PSW_PRS 0x00003000
228 #define MASK_PSW_IO 0x00000c00
229 #define MASK_PSW_IS 0x00000200
230 #define MASK_PSW_GW 0x00000100
231 #define MASK_PSW_CDE 0x00000080
232 #define MASK_PSW_CDC 0x0000007f
233 #define MASK_PSW_FPU_RM 0x3000000
235 #define MASK_SYSCON_PRO_TEN 0x2
236 #define MASK_SYSCON_FCD_SF 0x1
238 #define MASK_CPUID_MOD 0xffff0000
239 #define MASK_CPUID_MOD_32B 0x0000ff00
240 #define MASK_CPUID_REV 0x000000ff
242 #define MASK_ICR_PIPN 0x00ff0000
243 #define MASK_ICR_IE_1_3 0x00000100
244 #define MASK_ICR_IE_1_6 0x00008000
245 #define MASK_ICR_CCPN 0x000000ff
247 #define MASK_FCX_FCXS 0x000f0000
248 #define MASK_FCX_FCXO 0x0000ffff
250 #define MASK_LCX_LCXS 0x000f0000
251 #define MASK_LCX_LCX0 0x0000ffff
253 #define MASK_DBGSR_DE 0x1
254 #define MASK_DBGSR_HALT 0x6
255 #define MASK_DBGSR_SUSP 0x10
256 #define MASK_DBGSR_PREVSUSP 0x20
257 #define MASK_DBGSR_PEVT 0x40
258 #define MASK_DBGSR_EVTSRC 0x1f00
260 #define TRICORE_HFLAG_KUU 0x3
261 #define TRICORE_HFLAG_UM0 0x00002 /* user mode-0 flag */
262 #define TRICORE_HFLAG_UM1 0x00001 /* user mode-1 flag */
263 #define TRICORE_HFLAG_SM 0x00000 /* kernel mode flag */
265 enum tricore_features
{
272 static inline int tricore_feature(CPUTriCoreState
*env
, int feature
)
274 return (env
->features
& (1ULL << feature
)) != 0;
277 /* TriCore Traps Classes*/
354 uint32_t psw_read(CPUTriCoreState
*env
);
355 void psw_write(CPUTriCoreState
*env
, uint32_t val
);
356 int tricore_cpu_gdb_read_register(CPUState
*cs
, GByteArray
*mem_buf
, int n
);
357 int tricore_cpu_gdb_write_register(CPUState
*cs
, uint8_t *mem_buf
, int n
);
359 void fpu_set_state(CPUTriCoreState
*env
);
361 #define MMU_USER_IDX 2
363 void tricore_cpu_list(void);
365 #define cpu_signal_handler cpu_tricore_signal_handler
366 #define cpu_list tricore_cpu_list
368 static inline int cpu_mmu_index(CPUTriCoreState
*env
, bool ifetch
)
373 typedef CPUTriCoreState CPUArchState
;
374 typedef TriCoreCPU ArchCPU
;
376 #include "exec/cpu-all.h"
379 /* 1 bit to define user level / supervisor access */
382 /* 1 bit to indicate direction */
384 /* Type of instruction that generated the access */
385 ACCESS_CODE
= 0x10, /* Code fetch access */
386 ACCESS_INT
= 0x20, /* Integer load/store access */
387 ACCESS_FLOAT
= 0x30, /* floating point load/store access */
390 void cpu_state_reset(CPUTriCoreState
*s
);
391 void tricore_tcg_init(void);
392 int cpu_tricore_signal_handler(int host_signum
, void *pinfo
, void *puc
);
394 static inline void cpu_get_tb_cpu_state(CPUTriCoreState
*env
, target_ulong
*pc
,
395 target_ulong
*cs_base
, uint32_t *flags
)
402 #define TRICORE_CPU_TYPE_SUFFIX "-" TYPE_TRICORE_CPU
403 #define TRICORE_CPU_TYPE_NAME(model) model TRICORE_CPU_TYPE_SUFFIX
404 #define CPU_RESOLVING_TYPE TYPE_TRICORE_CPU
407 bool tricore_cpu_tlb_fill(CPUState
*cs
, vaddr address
, int size
,
408 MMUAccessType access_type
, int mmu_idx
,
409 bool probe
, uintptr_t retaddr
);
411 #endif /* TRICORE_CPU_H */