virtio-gpu: don't clear QemuUIInfo information on reset
[qemu/ar7.git] / hw / ppc / virtex_ml507.c
blobfdbcf22a0cae917a3d4cf1778cfb72681f6f104d
1 /*
2 * Model of Xilinx Virtex5 ML507 PPC-440 refdesign.
4 * Copyright (c) 2010 Edgar E. Iglesias.
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
25 #include "qemu/osdep.h"
26 #include "cpu.h"
27 #include "hw/sysbus.h"
28 #include "hw/hw.h"
29 #include "hw/char/serial.h"
30 #include "hw/block/flash.h"
31 #include "sysemu/sysemu.h"
32 #include "hw/devices.h"
33 #include "hw/boards.h"
34 #include "sysemu/device_tree.h"
35 #include "hw/loader.h"
36 #include "elf.h"
37 #include "qemu/error-report.h"
38 #include "qemu/log.h"
39 #include "exec/address-spaces.h"
41 #include "hw/ppc/ppc.h"
42 #include "hw/ppc/ppc4xx.h"
43 #include "ppc405.h"
45 #include "sysemu/block-backend.h"
47 #define EPAPR_MAGIC (0x45504150)
48 #define FLASH_SIZE (16 * 1024 * 1024)
50 #define INTC_BASEADDR 0x81800000
51 #define UART16550_BASEADDR 0x83e01003
52 #define TIMER_BASEADDR 0x83c00000
53 #define PFLASH_BASEADDR 0xfc000000
55 #define TIMER_IRQ 3
56 #define UART16550_IRQ 9
58 static struct boot_info
60 uint32_t bootstrap_pc;
61 uint32_t cmdline;
62 uint32_t fdt;
63 uint32_t ima_size;
64 void *vfdt;
65 } boot_info;
67 /* Create reset TLB entries for BookE, spanning the 32bit addr space. */
68 static void mmubooke_create_initial_mapping(CPUPPCState *env,
69 target_ulong va,
70 hwaddr pa)
72 ppcemb_tlb_t *tlb = &env->tlb.tlbe[0];
74 tlb->attr = 0;
75 tlb->prot = PAGE_VALID | ((PAGE_READ | PAGE_WRITE | PAGE_EXEC) << 4);
76 tlb->size = 1U << 31; /* up to 0x80000000 */
77 tlb->EPN = va & TARGET_PAGE_MASK;
78 tlb->RPN = pa & TARGET_PAGE_MASK;
79 tlb->PID = 0;
81 tlb = &env->tlb.tlbe[1];
82 tlb->attr = 0;
83 tlb->prot = PAGE_VALID | ((PAGE_READ | PAGE_WRITE | PAGE_EXEC) << 4);
84 tlb->size = 1U << 31; /* up to 0xffffffff */
85 tlb->EPN = 0x80000000 & TARGET_PAGE_MASK;
86 tlb->RPN = 0x80000000 & TARGET_PAGE_MASK;
87 tlb->PID = 0;
90 static PowerPCCPU *ppc440_init_xilinx(ram_addr_t *ram_size,
91 int do_init,
92 const char *cpu_model,
93 uint32_t sysclk)
95 PowerPCCPU *cpu;
96 CPUPPCState *env;
97 qemu_irq *irqs;
99 cpu = cpu_ppc_init(cpu_model);
100 if (cpu == NULL) {
101 fprintf(stderr, "Unable to initialize CPU!\n");
102 exit(1);
104 env = &cpu->env;
106 ppc_booke_timers_init(cpu, sysclk, 0/* no flags */);
108 ppc_dcr_init(env, NULL, NULL);
110 /* interrupt controller */
111 irqs = g_malloc0(sizeof(qemu_irq) * PPCUIC_OUTPUT_NB);
112 irqs[PPCUIC_OUTPUT_INT] = ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_INT];
113 irqs[PPCUIC_OUTPUT_CINT] = ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_CINT];
114 ppcuic_init(env, irqs, 0x0C0, 0, 1);
115 return cpu;
118 static void main_cpu_reset(void *opaque)
120 PowerPCCPU *cpu = opaque;
121 CPUPPCState *env = &cpu->env;
122 struct boot_info *bi = env->load_info;
124 cpu_reset(CPU(cpu));
125 /* Linux Kernel Parameters (passing device tree):
126 * r3: pointer to the fdt
127 * r4: 0
128 * r5: 0
129 * r6: epapr magic
130 * r7: size of IMA in bytes
131 * r8: 0
132 * r9: 0
134 env->gpr[1] = (16<<20) - 8;
135 /* Provide a device-tree. */
136 env->gpr[3] = bi->fdt;
137 env->nip = bi->bootstrap_pc;
139 /* Create a mapping for the kernel. */
140 mmubooke_create_initial_mapping(env, 0, 0);
141 env->gpr[6] = tswap32(EPAPR_MAGIC);
142 env->gpr[7] = bi->ima_size;
145 #define BINARY_DEVICE_TREE_FILE "virtex-ml507.dtb"
146 static int xilinx_load_device_tree(hwaddr addr,
147 uint32_t ramsize,
148 hwaddr initrd_base,
149 hwaddr initrd_size,
150 const char *kernel_cmdline)
152 char *path;
153 int fdt_size;
154 void *fdt = NULL;
155 int r;
156 const char *dtb_filename;
158 dtb_filename = qemu_opt_get(qemu_get_machine_opts(), "dtb");
159 if (dtb_filename) {
160 fdt = load_device_tree(dtb_filename, &fdt_size);
161 if (!fdt) {
162 error_report("Error while loading device tree file '%s'",
163 dtb_filename);
165 } else {
166 /* Try the local "ppc.dtb" override. */
167 fdt = load_device_tree("ppc.dtb", &fdt_size);
168 if (!fdt) {
169 path = qemu_find_file(QEMU_FILE_TYPE_BIOS, BINARY_DEVICE_TREE_FILE);
170 if (path) {
171 fdt = load_device_tree(path, &fdt_size);
172 g_free(path);
176 if (!fdt) {
177 return 0;
180 r = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start",
181 initrd_base);
182 if (r < 0) {
183 error_report("couldn't set /chosen/linux,initrd-start");
186 r = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end",
187 (initrd_base + initrd_size));
188 if (r < 0) {
189 error_report("couldn't set /chosen/linux,initrd-end");
192 r = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", kernel_cmdline);
193 if (r < 0)
194 fprintf(stderr, "couldn't set /chosen/bootargs\n");
195 cpu_physical_memory_write(addr, fdt, fdt_size);
196 return fdt_size;
199 static void virtex_init(MachineState *machine)
201 ram_addr_t ram_size = machine->ram_size;
202 const char *kernel_filename = machine->kernel_filename;
203 const char *kernel_cmdline = machine->kernel_cmdline;
204 hwaddr initrd_base = 0;
205 int initrd_size = 0;
206 MemoryRegion *address_space_mem = get_system_memory();
207 DeviceState *dev;
208 PowerPCCPU *cpu;
209 CPUPPCState *env;
210 hwaddr ram_base = 0;
211 DriveInfo *dinfo;
212 MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
213 qemu_irq irq[32], *cpu_irq;
214 int kernel_size;
215 int i;
217 /* init CPUs */
218 if (machine->cpu_model == NULL) {
219 machine->cpu_model = "440-Xilinx";
222 cpu = ppc440_init_xilinx(&ram_size, 1, machine->cpu_model, 400000000);
223 env = &cpu->env;
225 if (env->mmu_model != POWERPC_MMU_BOOKE) {
226 fprintf(stderr, "MMU model %i not supported by this machine.\n",
227 env->mmu_model);
228 exit(1);
231 qemu_register_reset(main_cpu_reset, cpu);
233 memory_region_allocate_system_memory(phys_ram, NULL, "ram", ram_size);
234 memory_region_add_subregion(address_space_mem, ram_base, phys_ram);
236 dinfo = drive_get(IF_PFLASH, 0, 0);
237 pflash_cfi01_register(PFLASH_BASEADDR, NULL, "virtex.flash", FLASH_SIZE,
238 dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
239 (64 * 1024), FLASH_SIZE >> 16,
240 1, 0x89, 0x18, 0x0000, 0x0, 1);
242 cpu_irq = (qemu_irq *) &env->irq_inputs[PPC40x_INPUT_INT];
243 dev = qdev_create(NULL, "xlnx.xps-intc");
244 qdev_prop_set_uint32(dev, "kind-of-intr", 0);
245 qdev_init_nofail(dev);
246 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, INTC_BASEADDR);
247 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, cpu_irq[0]);
248 for (i = 0; i < 32; i++) {
249 irq[i] = qdev_get_gpio_in(dev, i);
252 serial_mm_init(address_space_mem, UART16550_BASEADDR, 2, irq[UART16550_IRQ],
253 115200, serial_hds[0], DEVICE_LITTLE_ENDIAN);
255 /* 2 timers at irq 2 @ 62 Mhz. */
256 dev = qdev_create(NULL, "xlnx.xps-timer");
257 qdev_prop_set_uint32(dev, "one-timer-only", 0);
258 qdev_prop_set_uint32(dev, "clock-frequency", 62 * 1000000);
259 qdev_init_nofail(dev);
260 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, TIMER_BASEADDR);
261 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[TIMER_IRQ]);
263 if (kernel_filename) {
264 uint64_t entry, low, high;
265 hwaddr boot_offset;
267 /* Boots a kernel elf binary. */
268 kernel_size = load_elf(kernel_filename, NULL, NULL,
269 &entry, &low, &high, 1, PPC_ELF_MACHINE,
270 0, 0);
271 boot_info.bootstrap_pc = entry & 0x00ffffff;
273 if (kernel_size < 0) {
274 boot_offset = 0x1200000;
275 /* If we failed loading ELF's try a raw image. */
276 kernel_size = load_image_targphys(kernel_filename,
277 boot_offset,
278 ram_size);
279 boot_info.bootstrap_pc = boot_offset;
280 high = boot_info.bootstrap_pc + kernel_size + 8192;
283 boot_info.ima_size = kernel_size;
285 /* Load initrd. */
286 if (machine->initrd_filename) {
287 initrd_base = high = ROUND_UP(high, 4);
288 initrd_size = load_image_targphys(machine->initrd_filename,
289 high, ram_size - high);
291 if (initrd_size < 0) {
292 error_report("couldn't load ram disk '%s'",
293 machine->initrd_filename);
294 exit(1);
296 high = ROUND_UP(high + initrd_size, 4);
299 /* Provide a device-tree. */
300 boot_info.fdt = high + (8192 * 2);
301 boot_info.fdt &= ~8191;
303 xilinx_load_device_tree(boot_info.fdt, ram_size,
304 initrd_base, initrd_size,
305 kernel_cmdline);
307 env->load_info = &boot_info;
310 static void virtex_machine_init(MachineClass *mc)
312 mc->desc = "Xilinx Virtex ML507 reference design";
313 mc->init = virtex_init;
316 DEFINE_MACHINE("virtex-ml507", virtex_machine_init)