4 * Copyright (c) 2012 SUSE LINUX Products GmbH
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
20 #ifndef QEMU_ARM_CPU_QOM_H
21 #define QEMU_ARM_CPU_QOM_H
23 #include "hw/core/cpu.h"
24 #include "qom/object.h"
28 #define TYPE_ARM_CPU "arm-cpu"
30 OBJECT_DECLARE_CPU_TYPE(ARMCPU
, ARMCPUClass
, ARM_CPU
)
32 #define TYPE_ARM_MAX_CPU "max-" TYPE_ARM_CPU
34 typedef struct ARMCPUInfo
{
36 void (*initfn
)(Object
*obj
);
37 void (*class_init
)(ObjectClass
*oc
, void *data
);
40 void arm_cpu_register(const ARMCPUInfo
*info
);
41 void aarch64_cpu_register(const ARMCPUInfo
*info
);
45 * @parent_realize: The parent class' realize handler.
46 * @parent_phases: The parent class' reset phase handlers.
52 CPUClass parent_class
;
55 const ARMCPUInfo
*info
;
56 DeviceRealize parent_realize
;
57 ResettablePhases parent_phases
;
61 #define TYPE_AARCH64_CPU "aarch64-cpu"
62 typedef struct AArch64CPUClass AArch64CPUClass
;
63 DECLARE_CLASS_CHECKERS(AArch64CPUClass
, AARCH64_CPU
,
66 struct AArch64CPUClass
{
68 ARMCPUClass parent_class
;
72 void register_cp_regs_for_features(ARMCPU
*cpu
);
73 void init_cpreg_list(ARMCPU
*cpu
);
75 /* Callback functions for the generic timer's timers. */
76 void arm_gt_ptimer_cb(void *opaque
);
77 void arm_gt_vtimer_cb(void *opaque
);
78 void arm_gt_htimer_cb(void *opaque
);
79 void arm_gt_stimer_cb(void *opaque
);
80 void arm_gt_hvtimer_cb(void *opaque
);
82 #define ARM_AFF0_SHIFT 0
83 #define ARM_AFF0_MASK (0xFFULL << ARM_AFF0_SHIFT)
84 #define ARM_AFF1_SHIFT 8
85 #define ARM_AFF1_MASK (0xFFULL << ARM_AFF1_SHIFT)
86 #define ARM_AFF2_SHIFT 16
87 #define ARM_AFF2_MASK (0xFFULL << ARM_AFF2_SHIFT)
88 #define ARM_AFF3_SHIFT 32
89 #define ARM_AFF3_MASK (0xFFULL << ARM_AFF3_SHIFT)
90 #define ARM_DEFAULT_CPUS_PER_CLUSTER 8
92 #define ARM32_AFFINITY_MASK (ARM_AFF0_MASK|ARM_AFF1_MASK|ARM_AFF2_MASK)
93 #define ARM64_AFFINITY_MASK \
94 (ARM_AFF0_MASK|ARM_AFF1_MASK|ARM_AFF2_MASK|ARM_AFF3_MASK)
95 #define ARM64_AFFINITY_INVALID (~ARM64_AFFINITY_MASK)