1 #include "qemu/osdep.h"
3 #include "exec/exec-all.h"
4 #include "sysemu/kvm.h"
5 #include "helper_regs.h"
6 #include "mmu-hash64.h"
7 #include "migration/cpu.h"
8 #include "qapi/error.h"
9 #include "qemu/main-loop.h"
11 #include "exec/helper-proto.h"
13 static int cpu_load_old(QEMUFile
*f
, void *opaque
, int version_id
)
15 PowerPCCPU
*cpu
= opaque
;
16 CPUPPCState
*env
= &cpu
->env
;
20 #if defined(TARGET_PPC64)
25 for (i
= 0; i
< 32; i
++) {
26 qemu_get_betls(f
, &env
->gpr
[i
]);
28 #if !defined(TARGET_PPC64)
29 for (i
= 0; i
< 32; i
++) {
30 qemu_get_betls(f
, &env
->gprh
[i
]);
33 qemu_get_betls(f
, &env
->lr
);
34 qemu_get_betls(f
, &env
->ctr
);
35 for (i
= 0; i
< 8; i
++) {
36 qemu_get_be32s(f
, &env
->crf
[i
]);
38 qemu_get_betls(f
, &xer
);
39 cpu_write_xer(env
, xer
);
40 qemu_get_betls(f
, &env
->reserve_addr
);
41 qemu_get_betls(f
, &env
->msr
);
42 for (i
= 0; i
< 4; i
++) {
43 qemu_get_betls(f
, &env
->tgpr
[i
]);
45 for (i
= 0; i
< 32; i
++) {
50 u
.l
= qemu_get_be64(f
);
51 *cpu_fpr_ptr(env
, i
) = u
.d
;
53 qemu_get_be32s(f
, &fpscr
);
55 qemu_get_sbe32s(f
, &env
->access_type
);
56 #if defined(TARGET_PPC64)
57 qemu_get_betls(f
, &env
->spr
[SPR_ASR
]);
58 qemu_get_sbe32s(f
, &slb_nr
);
60 qemu_get_betls(f
, &sdr1
);
61 for (i
= 0; i
< 32; i
++) {
62 qemu_get_betls(f
, &env
->sr
[i
]);
64 for (i
= 0; i
< 2; i
++) {
65 for (j
= 0; j
< 8; j
++) {
66 qemu_get_betls(f
, &env
->DBAT
[i
][j
]);
69 for (i
= 0; i
< 2; i
++) {
70 for (j
= 0; j
< 8; j
++) {
71 qemu_get_betls(f
, &env
->IBAT
[i
][j
]);
74 qemu_get_sbe32s(f
, &env
->nb_tlb
);
75 qemu_get_sbe32s(f
, &env
->tlb_per_way
);
76 qemu_get_sbe32s(f
, &env
->nb_ways
);
77 qemu_get_sbe32s(f
, &env
->last_way
);
78 qemu_get_sbe32s(f
, &env
->id_tlbs
);
79 qemu_get_sbe32s(f
, &env
->nb_pids
);
82 for (i
= 0; i
< env
->nb_tlb
; i
++) {
83 qemu_get_betls(f
, &env
->tlb
.tlb6
[i
].pte0
);
84 qemu_get_betls(f
, &env
->tlb
.tlb6
[i
].pte1
);
85 qemu_get_betls(f
, &env
->tlb
.tlb6
[i
].EPN
);
88 for (i
= 0; i
< 4; i
++) {
89 qemu_get_betls(f
, &env
->pb
[i
]);
91 for (i
= 0; i
< 1024; i
++) {
92 qemu_get_betls(f
, &env
->spr
[i
]);
95 ppc_store_sdr1(env
, sdr1
);
97 qemu_get_be32s(f
, &vscr
);
98 helper_mtvscr(env
, vscr
);
99 qemu_get_be64s(f
, &env
->spe_acc
);
100 qemu_get_be32s(f
, &env
->spe_fscr
);
101 qemu_get_betls(f
, &env
->msr_mask
);
102 qemu_get_be32s(f
, &env
->flags
);
103 qemu_get_sbe32s(f
, &env
->error_code
);
104 qemu_get_be32s(f
, &env
->pending_interrupts
);
105 qemu_get_be32s(f
, &env
->irq_input_state
);
106 for (i
= 0; i
< POWERPC_EXCP_NB
; i
++) {
107 qemu_get_betls(f
, &env
->excp_vectors
[i
]);
109 qemu_get_betls(f
, &env
->excp_prefix
);
110 qemu_get_betls(f
, &env
->ivor_mask
);
111 qemu_get_betls(f
, &env
->ivpr_mask
);
112 qemu_get_betls(f
, &env
->hreset_vector
);
113 qemu_get_betls(f
, &env
->nip
);
114 qemu_get_betls(f
, &env
->hflags
);
115 qemu_get_betls(f
, &env
->hflags_nmsr
);
116 qemu_get_sbe32(f
); /* Discard unused mmu_idx */
117 qemu_get_sbe32(f
); /* Discard unused power_mode */
119 /* Recompute mmu indices */
120 hreg_compute_mem_idx(env
);
125 static int get_avr(QEMUFile
*f
, void *pv
, size_t size
,
126 const VMStateField
*field
)
130 v
->u64
[0] = qemu_get_be64(f
);
131 v
->u64
[1] = qemu_get_be64(f
);
136 static int put_avr(QEMUFile
*f
, void *pv
, size_t size
,
137 const VMStateField
*field
, QJSON
*vmdesc
)
141 qemu_put_be64(f
, v
->u64
[0]);
142 qemu_put_be64(f
, v
->u64
[1]);
146 static const VMStateInfo vmstate_info_avr
= {
152 #define VMSTATE_AVR_ARRAY_V(_f, _s, _n, _v) \
153 VMSTATE_SUB_ARRAY(_f, _s, 32, _n, _v, vmstate_info_avr, ppc_avr_t)
155 #define VMSTATE_AVR_ARRAY(_f, _s, _n) \
156 VMSTATE_AVR_ARRAY_V(_f, _s, _n, 0)
158 static int get_fpr(QEMUFile
*f
, void *pv
, size_t size
,
159 const VMStateField
*field
)
163 v
->VsrD(0) = qemu_get_be64(f
);
168 static int put_fpr(QEMUFile
*f
, void *pv
, size_t size
,
169 const VMStateField
*field
, QJSON
*vmdesc
)
173 qemu_put_be64(f
, v
->VsrD(0));
177 static const VMStateInfo vmstate_info_fpr
= {
183 #define VMSTATE_FPR_ARRAY_V(_f, _s, _n, _v) \
184 VMSTATE_SUB_ARRAY(_f, _s, 0, _n, _v, vmstate_info_fpr, ppc_vsr_t)
186 #define VMSTATE_FPR_ARRAY(_f, _s, _n) \
187 VMSTATE_FPR_ARRAY_V(_f, _s, _n, 0)
189 static int get_vsr(QEMUFile
*f
, void *pv
, size_t size
,
190 const VMStateField
*field
)
194 v
->VsrD(1) = qemu_get_be64(f
);
199 static int put_vsr(QEMUFile
*f
, void *pv
, size_t size
,
200 const VMStateField
*field
, QJSON
*vmdesc
)
204 qemu_put_be64(f
, v
->VsrD(1));
208 static const VMStateInfo vmstate_info_vsr
= {
214 #define VMSTATE_VSR_ARRAY_V(_f, _s, _n, _v) \
215 VMSTATE_SUB_ARRAY(_f, _s, 0, _n, _v, vmstate_info_vsr, ppc_vsr_t)
217 #define VMSTATE_VSR_ARRAY(_f, _s, _n) \
218 VMSTATE_VSR_ARRAY_V(_f, _s, _n, 0)
220 static bool cpu_pre_2_8_migration(void *opaque
, int version_id
)
222 PowerPCCPU
*cpu
= opaque
;
224 return cpu
->pre_2_8_migration
;
227 #if defined(TARGET_PPC64)
228 static bool cpu_pre_3_0_migration(void *opaque
, int version_id
)
230 PowerPCCPU
*cpu
= opaque
;
232 return cpu
->pre_3_0_migration
;
236 static int cpu_pre_save(void *opaque
)
238 PowerPCCPU
*cpu
= opaque
;
239 CPUPPCState
*env
= &cpu
->env
;
241 uint64_t insns_compat_mask
=
242 PPC_INSNS_BASE
| PPC_ISEL
| PPC_STRING
| PPC_MFTB
243 | PPC_FLOAT
| PPC_FLOAT_FSEL
| PPC_FLOAT_FRES
244 | PPC_FLOAT_FSQRT
| PPC_FLOAT_FRSQRTE
| PPC_FLOAT_FRSQRTES
245 | PPC_FLOAT_STFIWX
| PPC_FLOAT_EXT
246 | PPC_CACHE
| PPC_CACHE_ICBI
| PPC_CACHE_DCBZ
247 | PPC_MEM_SYNC
| PPC_MEM_EIEIO
| PPC_MEM_TLBIE
| PPC_MEM_TLBSYNC
248 | PPC_64B
| PPC_64BX
| PPC_ALTIVEC
249 | PPC_SEGMENT_64B
| PPC_SLBI
| PPC_POPCNTB
| PPC_POPCNTWD
;
250 uint64_t insns_compat_mask2
= PPC2_VSX
| PPC2_VSX207
| PPC2_DFP
| PPC2_DBRX
251 | PPC2_PERM_ISA206
| PPC2_DIVE_ISA206
252 | PPC2_ATOMIC_ISA206
| PPC2_FP_CVT_ISA206
253 | PPC2_FP_TST_ISA206
| PPC2_BCTAR_ISA207
254 | PPC2_LSQ_ISA207
| PPC2_ALTIVEC_207
255 | PPC2_ISA205
| PPC2_ISA207S
| PPC2_FP_CVT_S64
| PPC2_TM
;
257 env
->spr
[SPR_LR
] = env
->lr
;
258 env
->spr
[SPR_CTR
] = env
->ctr
;
259 env
->spr
[SPR_XER
] = cpu_read_xer(env
);
260 #if defined(TARGET_PPC64)
261 env
->spr
[SPR_CFAR
] = env
->cfar
;
263 env
->spr
[SPR_BOOKE_SPEFSCR
] = env
->spe_fscr
;
265 for (i
= 0; (i
< 4) && (i
< env
->nb_BATs
); i
++) {
266 env
->spr
[SPR_DBAT0U
+ 2 * i
] = env
->DBAT
[0][i
];
267 env
->spr
[SPR_DBAT0U
+ 2 * i
+ 1] = env
->DBAT
[1][i
];
268 env
->spr
[SPR_IBAT0U
+ 2 * i
] = env
->IBAT
[0][i
];
269 env
->spr
[SPR_IBAT0U
+ 2 * i
+ 1] = env
->IBAT
[1][i
];
271 for (i
= 0; (i
< 4) && ((i
+ 4) < env
->nb_BATs
); i
++) {
272 env
->spr
[SPR_DBAT4U
+ 2 * i
] = env
->DBAT
[0][i
+ 4];
273 env
->spr
[SPR_DBAT4U
+ 2 * i
+ 1] = env
->DBAT
[1][i
+ 4];
274 env
->spr
[SPR_IBAT4U
+ 2 * i
] = env
->IBAT
[0][i
+ 4];
275 env
->spr
[SPR_IBAT4U
+ 2 * i
+ 1] = env
->IBAT
[1][i
+ 4];
278 /* Hacks for migration compatibility between 2.6, 2.7 & 2.8 */
279 if (cpu
->pre_2_8_migration
) {
281 * Mask out bits that got added to msr_mask since the versions
282 * which stupidly included it in the migration stream.
284 target_ulong metamask
= 0
285 #if defined(TARGET_PPC64)
290 cpu
->mig_msr_mask
= env
->msr_mask
& ~metamask
;
291 cpu
->mig_insns_flags
= env
->insns_flags
& insns_compat_mask
;
293 * CPU models supported by old machines all have
294 * PPC_MEM_TLBIE, so we set it unconditionally to allow
295 * backward migration from a POWER9 host to a POWER8 host.
297 cpu
->mig_insns_flags
|= PPC_MEM_TLBIE
;
298 cpu
->mig_insns_flags2
= env
->insns_flags2
& insns_compat_mask2
;
299 cpu
->mig_nb_BATs
= env
->nb_BATs
;
301 if (cpu
->pre_3_0_migration
) {
302 if (cpu
->hash64_opts
) {
303 cpu
->mig_slb_nr
= cpu
->hash64_opts
->slb_size
;
311 * Determine if a given PVR is a "close enough" match to the CPU
312 * object. For TCG and KVM PR it would probably be sufficient to
313 * require an exact PVR match. However for KVM HV the user is
314 * restricted to a PVR exactly matching the host CPU. The correct way
315 * to handle this is to put the guest into an architected
316 * compatibility mode. However, to allow a more forgiving transition
317 * and migration from before this was widely done, we allow migration
318 * between sufficiently similar PVRs, as determined by the CPU class's
321 static bool pvr_match(PowerPCCPU
*cpu
, uint32_t pvr
)
323 PowerPCCPUClass
*pcc
= POWERPC_CPU_GET_CLASS(cpu
);
325 if (pvr
== pcc
->pvr
) {
328 return pcc
->pvr_match(pcc
, pvr
);
331 static int cpu_post_load(void *opaque
, int version_id
)
333 PowerPCCPU
*cpu
= opaque
;
334 CPUPPCState
*env
= &cpu
->env
;
339 * If we're operating in compat mode, we should be ok as long as
340 * the destination supports the same compatiblity mode.
342 * Otherwise, however, we require that the destination has exactly
343 * the same CPU model as the source.
346 #if defined(TARGET_PPC64)
347 if (cpu
->compat_pvr
) {
348 uint32_t compat_pvr
= cpu
->compat_pvr
;
349 Error
*local_err
= NULL
;
352 ppc_set_compat(cpu
, compat_pvr
, &local_err
);
354 error_report_err(local_err
);
360 if (!pvr_match(cpu
, env
->spr
[SPR_PVR
])) {
366 * If we're running with KVM HV, there is a chance that the guest
367 * is running with KVM HV and its kernel does not have the
368 * capability of dealing with a different PVR other than this
369 * exact host PVR in KVM_SET_SREGS. If that happens, the
370 * guest freezes after migration.
372 * The function kvmppc_pvr_workaround_required does this verification
373 * by first checking if the kernel has the cap, returning true immediately
374 * if that is the case. Otherwise, it checks if we're running in KVM PR.
375 * If the guest kernel does not have the cap and we're not running KVM-PR
376 * (so, it is running KVM-HV), we need to ensure that KVM_SET_SREGS will
377 * receive the PVR it expects as a workaround.
380 if (kvmppc_pvr_workaround_required(cpu
)) {
381 env
->spr
[SPR_PVR
] = env
->spr_cb
[SPR_PVR
].default_value
;
384 env
->lr
= env
->spr
[SPR_LR
];
385 env
->ctr
= env
->spr
[SPR_CTR
];
386 cpu_write_xer(env
, env
->spr
[SPR_XER
]);
387 #if defined(TARGET_PPC64)
388 env
->cfar
= env
->spr
[SPR_CFAR
];
390 env
->spe_fscr
= env
->spr
[SPR_BOOKE_SPEFSCR
];
392 for (i
= 0; (i
< 4) && (i
< env
->nb_BATs
); i
++) {
393 env
->DBAT
[0][i
] = env
->spr
[SPR_DBAT0U
+ 2 * i
];
394 env
->DBAT
[1][i
] = env
->spr
[SPR_DBAT0U
+ 2 * i
+ 1];
395 env
->IBAT
[0][i
] = env
->spr
[SPR_IBAT0U
+ 2 * i
];
396 env
->IBAT
[1][i
] = env
->spr
[SPR_IBAT0U
+ 2 * i
+ 1];
398 for (i
= 0; (i
< 4) && ((i
+ 4) < env
->nb_BATs
); i
++) {
399 env
->DBAT
[0][i
+ 4] = env
->spr
[SPR_DBAT4U
+ 2 * i
];
400 env
->DBAT
[1][i
+ 4] = env
->spr
[SPR_DBAT4U
+ 2 * i
+ 1];
401 env
->IBAT
[0][i
+ 4] = env
->spr
[SPR_IBAT4U
+ 2 * i
];
402 env
->IBAT
[1][i
+ 4] = env
->spr
[SPR_IBAT4U
+ 2 * i
+ 1];
406 ppc_store_sdr1(env
, env
->spr
[SPR_SDR1
]);
410 * Invalidate all supported msr bits except MSR_TGPR/MSR_HVB
414 env
->msr
^= env
->msr_mask
& ~((1ULL << MSR_TGPR
) | MSR_HVB
);
415 ppc_store_msr(env
, msr
);
417 hreg_compute_mem_idx(env
);
422 static bool fpu_needed(void *opaque
)
424 PowerPCCPU
*cpu
= opaque
;
426 return cpu
->env
.insns_flags
& PPC_FLOAT
;
429 static const VMStateDescription vmstate_fpu
= {
432 .minimum_version_id
= 1,
433 .needed
= fpu_needed
,
434 .fields
= (VMStateField
[]) {
435 VMSTATE_FPR_ARRAY(env
.vsr
, PowerPCCPU
, 32),
436 VMSTATE_UINTTL(env
.fpscr
, PowerPCCPU
),
437 VMSTATE_END_OF_LIST()
441 static bool altivec_needed(void *opaque
)
443 PowerPCCPU
*cpu
= opaque
;
445 return cpu
->env
.insns_flags
& PPC_ALTIVEC
;
448 static int get_vscr(QEMUFile
*f
, void *opaque
, size_t size
,
449 const VMStateField
*field
)
451 PowerPCCPU
*cpu
= opaque
;
452 helper_mtvscr(&cpu
->env
, qemu_get_be32(f
));
456 static int put_vscr(QEMUFile
*f
, void *opaque
, size_t size
,
457 const VMStateField
*field
, QJSON
*vmdesc
)
459 PowerPCCPU
*cpu
= opaque
;
460 qemu_put_be32(f
, helper_mfvscr(&cpu
->env
));
464 static const VMStateInfo vmstate_vscr
= {
465 .name
= "cpu/altivec/vscr",
470 static const VMStateDescription vmstate_altivec
= {
471 .name
= "cpu/altivec",
473 .minimum_version_id
= 1,
474 .needed
= altivec_needed
,
475 .fields
= (VMStateField
[]) {
476 VMSTATE_AVR_ARRAY(env
.vsr
, PowerPCCPU
, 32),
478 * Save the architecture value of the vscr, not the internally
479 * expanded version. Since this architecture value does not
480 * exist in memory to be stored, this requires a but of hoop
481 * jumping. We want OFFSET=0 so that we effectively pass CPU
482 * to the helper functions.
487 .size
= sizeof(uint32_t),
488 .info
= &vmstate_vscr
,
492 VMSTATE_END_OF_LIST()
496 static bool vsx_needed(void *opaque
)
498 PowerPCCPU
*cpu
= opaque
;
500 return cpu
->env
.insns_flags2
& PPC2_VSX
;
503 static const VMStateDescription vmstate_vsx
= {
506 .minimum_version_id
= 1,
507 .needed
= vsx_needed
,
508 .fields
= (VMStateField
[]) {
509 VMSTATE_VSR_ARRAY(env
.vsr
, PowerPCCPU
, 32),
510 VMSTATE_END_OF_LIST()
515 /* Transactional memory state */
516 static bool tm_needed(void *opaque
)
518 PowerPCCPU
*cpu
= opaque
;
519 CPUPPCState
*env
= &cpu
->env
;
523 static const VMStateDescription vmstate_tm
= {
526 .minimum_version_id
= 1,
527 .minimum_version_id_old
= 1,
529 .fields
= (VMStateField
[]) {
530 VMSTATE_UINTTL_ARRAY(env
.tm_gpr
, PowerPCCPU
, 32),
531 VMSTATE_AVR_ARRAY(env
.tm_vsr
, PowerPCCPU
, 64),
532 VMSTATE_UINT64(env
.tm_cr
, PowerPCCPU
),
533 VMSTATE_UINT64(env
.tm_lr
, PowerPCCPU
),
534 VMSTATE_UINT64(env
.tm_ctr
, PowerPCCPU
),
535 VMSTATE_UINT64(env
.tm_fpscr
, PowerPCCPU
),
536 VMSTATE_UINT64(env
.tm_amr
, PowerPCCPU
),
537 VMSTATE_UINT64(env
.tm_ppr
, PowerPCCPU
),
538 VMSTATE_UINT64(env
.tm_vrsave
, PowerPCCPU
),
539 VMSTATE_UINT32(env
.tm_vscr
, PowerPCCPU
),
540 VMSTATE_UINT64(env
.tm_dscr
, PowerPCCPU
),
541 VMSTATE_UINT64(env
.tm_tar
, PowerPCCPU
),
542 VMSTATE_END_OF_LIST()
547 static bool sr_needed(void *opaque
)
550 PowerPCCPU
*cpu
= opaque
;
552 return !(cpu
->env
.mmu_model
& POWERPC_MMU_64
);
558 static const VMStateDescription vmstate_sr
= {
561 .minimum_version_id
= 1,
563 .fields
= (VMStateField
[]) {
564 VMSTATE_UINTTL_ARRAY(env
.sr
, PowerPCCPU
, 32),
565 VMSTATE_END_OF_LIST()
570 static int get_slbe(QEMUFile
*f
, void *pv
, size_t size
,
571 const VMStateField
*field
)
575 v
->esid
= qemu_get_be64(f
);
576 v
->vsid
= qemu_get_be64(f
);
581 static int put_slbe(QEMUFile
*f
, void *pv
, size_t size
,
582 const VMStateField
*field
, QJSON
*vmdesc
)
586 qemu_put_be64(f
, v
->esid
);
587 qemu_put_be64(f
, v
->vsid
);
591 static const VMStateInfo vmstate_info_slbe
= {
597 #define VMSTATE_SLB_ARRAY_V(_f, _s, _n, _v) \
598 VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_slbe, ppc_slb_t)
600 #define VMSTATE_SLB_ARRAY(_f, _s, _n) \
601 VMSTATE_SLB_ARRAY_V(_f, _s, _n, 0)
603 static bool slb_needed(void *opaque
)
605 PowerPCCPU
*cpu
= opaque
;
607 /* We don't support any of the old segment table based 64-bit CPUs */
608 return cpu
->env
.mmu_model
& POWERPC_MMU_64
;
611 static int slb_post_load(void *opaque
, int version_id
)
613 PowerPCCPU
*cpu
= opaque
;
614 CPUPPCState
*env
= &cpu
->env
;
618 * We've pulled in the raw esid and vsid values from the migration
619 * stream, but we need to recompute the page size pointers
621 for (i
= 0; i
< cpu
->hash64_opts
->slb_size
; i
++) {
622 if (ppc_store_slb(cpu
, i
, env
->slb
[i
].esid
, env
->slb
[i
].vsid
) < 0) {
623 /* Migration source had bad values in its SLB */
631 static const VMStateDescription vmstate_slb
= {
634 .minimum_version_id
= 1,
635 .needed
= slb_needed
,
636 .post_load
= slb_post_load
,
637 .fields
= (VMStateField
[]) {
638 VMSTATE_INT32_TEST(mig_slb_nr
, PowerPCCPU
, cpu_pre_3_0_migration
),
639 VMSTATE_SLB_ARRAY(env
.slb
, PowerPCCPU
, MAX_SLB_ENTRIES
),
640 VMSTATE_END_OF_LIST()
643 #endif /* TARGET_PPC64 */
645 static const VMStateDescription vmstate_tlb6xx_entry
= {
646 .name
= "cpu/tlb6xx_entry",
648 .minimum_version_id
= 1,
649 .fields
= (VMStateField
[]) {
650 VMSTATE_UINTTL(pte0
, ppc6xx_tlb_t
),
651 VMSTATE_UINTTL(pte1
, ppc6xx_tlb_t
),
652 VMSTATE_UINTTL(EPN
, ppc6xx_tlb_t
),
653 VMSTATE_END_OF_LIST()
657 static bool tlb6xx_needed(void *opaque
)
659 PowerPCCPU
*cpu
= opaque
;
660 CPUPPCState
*env
= &cpu
->env
;
662 return env
->nb_tlb
&& (env
->tlb_type
== TLB_6XX
);
665 static const VMStateDescription vmstate_tlb6xx
= {
666 .name
= "cpu/tlb6xx",
668 .minimum_version_id
= 1,
669 .needed
= tlb6xx_needed
,
670 .fields
= (VMStateField
[]) {
671 VMSTATE_INT32_EQUAL(env
.nb_tlb
, PowerPCCPU
, NULL
),
672 VMSTATE_STRUCT_VARRAY_POINTER_INT32(env
.tlb
.tlb6
, PowerPCCPU
,
674 vmstate_tlb6xx_entry
,
676 VMSTATE_UINTTL_ARRAY(env
.tgpr
, PowerPCCPU
, 4),
677 VMSTATE_END_OF_LIST()
681 static const VMStateDescription vmstate_tlbemb_entry
= {
682 .name
= "cpu/tlbemb_entry",
684 .minimum_version_id
= 1,
685 .fields
= (VMStateField
[]) {
686 VMSTATE_UINT64(RPN
, ppcemb_tlb_t
),
687 VMSTATE_UINTTL(EPN
, ppcemb_tlb_t
),
688 VMSTATE_UINTTL(PID
, ppcemb_tlb_t
),
689 VMSTATE_UINTTL(size
, ppcemb_tlb_t
),
690 VMSTATE_UINT32(prot
, ppcemb_tlb_t
),
691 VMSTATE_UINT32(attr
, ppcemb_tlb_t
),
692 VMSTATE_END_OF_LIST()
696 static bool tlbemb_needed(void *opaque
)
698 PowerPCCPU
*cpu
= opaque
;
699 CPUPPCState
*env
= &cpu
->env
;
701 return env
->nb_tlb
&& (env
->tlb_type
== TLB_EMB
);
704 static bool pbr403_needed(void *opaque
)
706 PowerPCCPU
*cpu
= opaque
;
707 uint32_t pvr
= cpu
->env
.spr
[SPR_PVR
];
709 return (pvr
& 0xffff0000) == 0x00200000;
712 static const VMStateDescription vmstate_pbr403
= {
713 .name
= "cpu/pbr403",
715 .minimum_version_id
= 1,
716 .needed
= pbr403_needed
,
717 .fields
= (VMStateField
[]) {
718 VMSTATE_UINTTL_ARRAY(env
.pb
, PowerPCCPU
, 4),
719 VMSTATE_END_OF_LIST()
723 static const VMStateDescription vmstate_tlbemb
= {
724 .name
= "cpu/tlb6xx",
726 .minimum_version_id
= 1,
727 .needed
= tlbemb_needed
,
728 .fields
= (VMStateField
[]) {
729 VMSTATE_INT32_EQUAL(env
.nb_tlb
, PowerPCCPU
, NULL
),
730 VMSTATE_STRUCT_VARRAY_POINTER_INT32(env
.tlb
.tlbe
, PowerPCCPU
,
732 vmstate_tlbemb_entry
,
734 /* 403 protection registers */
735 VMSTATE_END_OF_LIST()
737 .subsections
= (const VMStateDescription
*[]) {
743 static const VMStateDescription vmstate_tlbmas_entry
= {
744 .name
= "cpu/tlbmas_entry",
746 .minimum_version_id
= 1,
747 .fields
= (VMStateField
[]) {
748 VMSTATE_UINT32(mas8
, ppcmas_tlb_t
),
749 VMSTATE_UINT32(mas1
, ppcmas_tlb_t
),
750 VMSTATE_UINT64(mas2
, ppcmas_tlb_t
),
751 VMSTATE_UINT64(mas7_3
, ppcmas_tlb_t
),
752 VMSTATE_END_OF_LIST()
756 static bool tlbmas_needed(void *opaque
)
758 PowerPCCPU
*cpu
= opaque
;
759 CPUPPCState
*env
= &cpu
->env
;
761 return env
->nb_tlb
&& (env
->tlb_type
== TLB_MAS
);
764 static const VMStateDescription vmstate_tlbmas
= {
765 .name
= "cpu/tlbmas",
767 .minimum_version_id
= 1,
768 .needed
= tlbmas_needed
,
769 .fields
= (VMStateField
[]) {
770 VMSTATE_INT32_EQUAL(env
.nb_tlb
, PowerPCCPU
, NULL
),
771 VMSTATE_STRUCT_VARRAY_POINTER_INT32(env
.tlb
.tlbm
, PowerPCCPU
,
773 vmstate_tlbmas_entry
,
775 VMSTATE_END_OF_LIST()
779 static bool compat_needed(void *opaque
)
781 PowerPCCPU
*cpu
= opaque
;
783 assert(!(cpu
->compat_pvr
&& !cpu
->vhyp
));
784 return !cpu
->pre_2_10_migration
&& cpu
->compat_pvr
!= 0;
787 static const VMStateDescription vmstate_compat
= {
788 .name
= "cpu/compat",
790 .minimum_version_id
= 1,
791 .needed
= compat_needed
,
792 .fields
= (VMStateField
[]) {
793 VMSTATE_UINT32(compat_pvr
, PowerPCCPU
),
794 VMSTATE_END_OF_LIST()
798 const VMStateDescription vmstate_ppc_cpu
= {
801 .minimum_version_id
= 5,
802 .minimum_version_id_old
= 4,
803 .load_state_old
= cpu_load_old
,
804 .pre_save
= cpu_pre_save
,
805 .post_load
= cpu_post_load
,
806 .fields
= (VMStateField
[]) {
807 VMSTATE_UNUSED(sizeof(target_ulong
)), /* was _EQUAL(env.spr[SPR_PVR]) */
809 /* User mode architected state */
810 VMSTATE_UINTTL_ARRAY(env
.gpr
, PowerPCCPU
, 32),
811 #if !defined(TARGET_PPC64)
812 VMSTATE_UINTTL_ARRAY(env
.gprh
, PowerPCCPU
, 32),
814 VMSTATE_UINT32_ARRAY(env
.crf
, PowerPCCPU
, 8),
815 VMSTATE_UINTTL(env
.nip
, PowerPCCPU
),
818 VMSTATE_UINTTL_ARRAY(env
.spr
, PowerPCCPU
, 1024),
819 VMSTATE_UINT64(env
.spe_acc
, PowerPCCPU
),
822 VMSTATE_UINTTL(env
.reserve_addr
, PowerPCCPU
),
824 /* Supervisor mode architected state */
825 VMSTATE_UINTTL(env
.msr
, PowerPCCPU
),
828 VMSTATE_UINTTL(env
.hflags_nmsr
, PowerPCCPU
),
829 /* FIXME: access_type? */
831 /* Sanity checking */
832 VMSTATE_UINTTL_TEST(mig_msr_mask
, PowerPCCPU
, cpu_pre_2_8_migration
),
833 VMSTATE_UINT64_TEST(mig_insns_flags
, PowerPCCPU
, cpu_pre_2_8_migration
),
834 VMSTATE_UINT64_TEST(mig_insns_flags2
, PowerPCCPU
,
835 cpu_pre_2_8_migration
),
836 VMSTATE_UINT32_TEST(mig_nb_BATs
, PowerPCCPU
, cpu_pre_2_8_migration
),
837 VMSTATE_END_OF_LIST()
839 .subsections
= (const VMStateDescription
*[]) {
847 #endif /* TARGET_PPC64 */