2 * ARM RealView Baseboard System emulation.
4 * Copyright (c) 2006-2007 CodeSourcery.
5 * Written by Paul Brook
7 * This code is licensed under the GPL.
10 #include "qemu/osdep.h"
11 #include "qapi/error.h"
13 #include "hw/sysbus.h"
14 #include "hw/arm/boot.h"
15 #include "hw/arm/primecell.h"
16 #include "hw/core/split-irq.h"
17 #include "hw/net/lan9118.h"
18 #include "hw/net/smc91c111.h"
19 #include "hw/pci/pci.h"
20 #include "hw/qdev-core.h"
22 #include "sysemu/sysemu.h"
23 #include "hw/boards.h"
24 #include "hw/i2c/i2c.h"
25 #include "qemu/error-report.h"
26 #include "hw/char/pl011.h"
27 #include "hw/cpu/a9mpcore.h"
28 #include "hw/intc/realview_gic.h"
30 #include "hw/i2c/arm_sbcon_i2c.h"
33 #define SMP_BOOT_ADDR 0xe0000000
34 #define SMP_BOOTREG_ADDR 0x10000030
38 static struct arm_boot_info realview_binfo
= {
39 .smp_loader_start
= SMP_BOOT_ADDR
,
40 .smp_bootreg_addr
= SMP_BOOTREG_ADDR
,
43 /* The following two lists must be consistent. */
44 enum realview_board_type
{
51 static const int realview_board_id
[] = {
58 static void split_irq_from_named(DeviceState
*src
, const char* outname
,
59 qemu_irq out1
, qemu_irq out2
) {
60 DeviceState
*splitter
= qdev_new(TYPE_SPLIT_IRQ
);
62 qdev_prop_set_uint32(splitter
, "num-lines", 2);
64 qdev_realize_and_unref(splitter
, NULL
, &error_fatal
);
66 qdev_connect_gpio_out(splitter
, 0, out1
);
67 qdev_connect_gpio_out(splitter
, 1, out2
);
68 qdev_connect_gpio_out_named(src
, outname
, 0,
69 qdev_get_gpio_in(splitter
, 0));
72 static void realview_init(MachineState
*machine
,
73 enum realview_board_type board_type
)
77 MemoryRegion
*sysmem
= get_system_memory();
79 MemoryRegion
*ram_hi
= g_new(MemoryRegion
, 1);
80 MemoryRegion
*ram_alias
= g_new(MemoryRegion
, 1);
81 MemoryRegion
*ram_hack
= g_new(MemoryRegion
, 1);
82 DeviceState
*dev
, *sysctl
, *gpio2
, *pl041
;
85 PCIBus
*pci_bus
= NULL
;
90 unsigned int smp_cpus
= machine
->smp
.cpus
;
97 ram_addr_t low_ram_size
;
98 ram_addr_t ram_size
= machine
->ram_size
;
99 hwaddr periphbase
= 0;
101 switch (board_type
) {
104 case BOARD_EB_MPCORE
:
106 periphbase
= 0x10100000;
114 periphbase
= 0x1f000000;
118 for (n
= 0; n
< smp_cpus
; n
++) {
119 Object
*cpuobj
= object_new(machine
->cpu_type
);
121 /* By default A9,A15 and ARM1176 CPUs have EL3 enabled. This board
122 * does not currently support EL3 so the CPU EL3 property is disabled
123 * before realization.
125 if (object_property_find(cpuobj
, "has_el3")) {
126 object_property_set_bool(cpuobj
, "has_el3", false, &error_fatal
);
129 if (is_pb
&& is_mpcore
) {
130 object_property_set_int(cpuobj
, "reset-cbar", periphbase
,
134 qdev_realize(DEVICE(cpuobj
), NULL
, &error_fatal
);
136 cpu_irq
[n
] = qdev_get_gpio_in(DEVICE(cpuobj
), ARM_CPU_IRQ
);
138 cpu
= ARM_CPU(first_cpu
);
140 if (arm_feature(env
, ARM_FEATURE_V7
)) {
142 proc_id
= 0x0c000000;
144 proc_id
= 0x0e000000;
146 } else if (arm_feature(env
, ARM_FEATURE_V6K
)) {
147 proc_id
= 0x06000000;
148 } else if (arm_feature(env
, ARM_FEATURE_V6
)) {
149 proc_id
= 0x04000000;
151 proc_id
= 0x02000000;
154 if (is_pb
&& ram_size
> 0x20000000) {
156 ram_lo
= g_new(MemoryRegion
, 1);
157 low_ram_size
= ram_size
- 0x20000000;
158 ram_size
= 0x20000000;
159 memory_region_init_ram(ram_lo
, NULL
, "realview.lowmem", low_ram_size
,
161 memory_region_add_subregion(sysmem
, 0x20000000, ram_lo
);
164 memory_region_init_ram(ram_hi
, NULL
, "realview.highmem", ram_size
,
166 low_ram_size
= ram_size
;
167 if (low_ram_size
> 0x10000000)
168 low_ram_size
= 0x10000000;
169 /* SDRAM at address zero. */
170 memory_region_init_alias(ram_alias
, NULL
, "realview.alias",
171 ram_hi
, 0, low_ram_size
);
172 memory_region_add_subregion(sysmem
, 0, ram_alias
);
174 /* And again at a high address. */
175 memory_region_add_subregion(sysmem
, 0x70000000, ram_hi
);
177 ram_size
= low_ram_size
;
180 sys_id
= is_pb
? 0x01780500 : 0xc1400400;
181 sysctl
= qdev_new("realview_sysctl");
182 qdev_prop_set_uint32(sysctl
, "sys_id", sys_id
);
183 qdev_prop_set_uint32(sysctl
, "proc_id", proc_id
);
184 sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl
), &error_fatal
);
185 sysbus_mmio_map(SYS_BUS_DEVICE(sysctl
), 0, 0x10000000);
188 dev
= qdev_new(is_pb
? TYPE_A9MPCORE_PRIV
: "realview_mpcore");
189 qdev_prop_set_uint32(dev
, "num-cpu", smp_cpus
);
190 busdev
= SYS_BUS_DEVICE(dev
);
191 sysbus_realize_and_unref(busdev
, &error_fatal
);
192 sysbus_mmio_map(busdev
, 0, periphbase
);
193 for (n
= 0; n
< smp_cpus
; n
++) {
194 sysbus_connect_irq(busdev
, n
, cpu_irq
[n
]);
196 sysbus_create_varargs("l2x0", periphbase
+ 0x2000, NULL
);
197 /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
198 realview_binfo
.gic_cpu_if_addr
= periphbase
+ 0x100;
200 uint32_t gic_addr
= is_pb
? 0x1e000000 : 0x10040000;
201 /* For now just create the nIRQ GIC, and ignore the others. */
202 dev
= sysbus_create_simple(TYPE_REALVIEW_GIC
, gic_addr
, cpu_irq
[0]);
204 for (n
= 0; n
< 64; n
++) {
205 pic
[n
] = qdev_get_gpio_in(dev
, n
);
208 pl041
= qdev_new("pl041");
209 qdev_prop_set_uint32(pl041
, "nc_fifo_depth", 512);
210 sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041
), &error_fatal
);
211 sysbus_mmio_map(SYS_BUS_DEVICE(pl041
), 0, 0x10004000);
212 sysbus_connect_irq(SYS_BUS_DEVICE(pl041
), 0, pic
[19]);
214 sysbus_create_simple("pl050_keyboard", 0x10006000, pic
[20]);
215 sysbus_create_simple("pl050_mouse", 0x10007000, pic
[21]);
217 pl011_create(0x10009000, pic
[12], serial_hd(0));
218 pl011_create(0x1000a000, pic
[13], serial_hd(1));
219 pl011_create(0x1000b000, pic
[14], serial_hd(2));
220 pl011_create(0x1000c000, pic
[15], serial_hd(3));
222 /* DMA controller is optional, apparently. */
223 dev
= qdev_new("pl081");
224 object_property_set_link(OBJECT(dev
), "downstream", OBJECT(sysmem
),
226 busdev
= SYS_BUS_DEVICE(dev
);
227 sysbus_realize_and_unref(busdev
, &error_fatal
);
228 sysbus_mmio_map(busdev
, 0, 0x10030000);
229 sysbus_connect_irq(busdev
, 0, pic
[24]);
231 sysbus_create_simple("sp804", 0x10011000, pic
[4]);
232 sysbus_create_simple("sp804", 0x10012000, pic
[5]);
234 sysbus_create_simple("pl061", 0x10013000, pic
[6]);
235 sysbus_create_simple("pl061", 0x10014000, pic
[7]);
236 gpio2
= sysbus_create_simple("pl061", 0x10015000, pic
[8]);
238 sysbus_create_simple("pl111", 0x10020000, pic
[23]);
240 dev
= sysbus_create_varargs("pl181", 0x10005000, pic
[17], pic
[18], NULL
);
241 /* Wire up MMC card detect and read-only signals. These have
242 * to go to both the PL061 GPIO and the sysctl register.
243 * Note that the PL181 orders these lines (readonly,inserted)
244 * and the PL061 has them the other way about. Also the card
245 * detect line is inverted.
247 split_irq_from_named(dev
, "card-read-only",
248 qdev_get_gpio_in(sysctl
, ARM_SYSCTL_GPIO_MMC_WPROT
),
249 qdev_get_gpio_in(gpio2
, 1));
251 split_irq_from_named(dev
, "card-inserted",
252 qdev_get_gpio_in(sysctl
, ARM_SYSCTL_GPIO_MMC_CARDIN
),
253 qemu_irq_invert(qdev_get_gpio_in(gpio2
, 0)));
255 dinfo
= drive_get(IF_SD
, 0, 0);
259 card
= qdev_new(TYPE_SD_CARD
);
260 qdev_prop_set_drive_err(card
, "drive", blk_by_legacy_dinfo(dinfo
),
262 qdev_realize_and_unref(card
, qdev_get_child_bus(dev
, "sd-bus"),
266 sysbus_create_simple("pl031", 0x10017000, pic
[10]);
269 dev
= qdev_new("realview_pci");
270 busdev
= SYS_BUS_DEVICE(dev
);
271 sysbus_realize_and_unref(busdev
, &error_fatal
);
272 sysbus_mmio_map(busdev
, 0, 0x10019000); /* PCI controller registers */
273 sysbus_mmio_map(busdev
, 1, 0x60000000); /* PCI self-config */
274 sysbus_mmio_map(busdev
, 2, 0x61000000); /* PCI config */
275 sysbus_mmio_map(busdev
, 3, 0x62000000); /* PCI I/O */
276 sysbus_mmio_map(busdev
, 4, 0x63000000); /* PCI memory window 1 */
277 sysbus_mmio_map(busdev
, 5, 0x64000000); /* PCI memory window 2 */
278 sysbus_mmio_map(busdev
, 6, 0x68000000); /* PCI memory window 3 */
279 sysbus_connect_irq(busdev
, 0, pic
[48]);
280 sysbus_connect_irq(busdev
, 1, pic
[49]);
281 sysbus_connect_irq(busdev
, 2, pic
[50]);
282 sysbus_connect_irq(busdev
, 3, pic
[51]);
283 pci_bus
= (PCIBus
*)qdev_get_child_bus(dev
, "pci");
284 if (machine_usb(machine
)) {
285 pci_create_simple(pci_bus
, -1, "pci-ohci");
287 n
= drive_get_max_bus(IF_SCSI
);
289 dev
= DEVICE(pci_create_simple(pci_bus
, -1, "lsi53c895a"));
290 lsi53c8xx_handle_legacy_cmdline(dev
);
294 for(n
= 0; n
< nb_nics
; n
++) {
297 if (!done_nic
&& (!nd
->model
||
298 strcmp(nd
->model
, is_pb
? "lan9118" : "smc91c111") == 0)) {
300 lan9118_init(nd
, 0x4e000000, pic
[28]);
302 smc91c111_init(nd
, 0x4e000000, pic
[28]);
307 pci_nic_init_nofail(nd
, pci_bus
, "rtl8139", NULL
);
312 dev
= sysbus_create_simple(TYPE_VERSATILE_I2C
, 0x10002000, NULL
);
313 i2c
= (I2CBus
*)qdev_get_child_bus(dev
, "i2c");
314 i2c_slave_create_simple(i2c
, "ds1338", 0x68);
316 /* Memory map for RealView Emulation Baseboard: */
317 /* 0x10000000 System registers. */
318 /* 0x10001000 System controller. */
319 /* 0x10002000 Two-Wire Serial Bus. */
320 /* 0x10003000 Reserved. */
321 /* 0x10004000 AACI. */
322 /* 0x10005000 MCI. */
323 /* 0x10006000 KMI0. */
324 /* 0x10007000 KMI1. */
325 /* 0x10008000 Character LCD. (EB) */
326 /* 0x10009000 UART0. */
327 /* 0x1000a000 UART1. */
328 /* 0x1000b000 UART2. */
329 /* 0x1000c000 UART3. */
330 /* 0x1000d000 SSPI. */
331 /* 0x1000e000 SCI. */
332 /* 0x1000f000 Reserved. */
333 /* 0x10010000 Watchdog. */
334 /* 0x10011000 Timer 0+1. */
335 /* 0x10012000 Timer 2+3. */
336 /* 0x10013000 GPIO 0. */
337 /* 0x10014000 GPIO 1. */
338 /* 0x10015000 GPIO 2. */
339 /* 0x10002000 Two-Wire Serial Bus - DVI. (PB) */
340 /* 0x10017000 RTC. */
341 /* 0x10018000 DMC. */
342 /* 0x10019000 PCI controller config. */
343 /* 0x10020000 CLCD. */
344 /* 0x10030000 DMA Controller. */
345 /* 0x10040000 GIC1. (EB) */
346 /* 0x10050000 GIC2. (EB) */
347 /* 0x10060000 GIC3. (EB) */
348 /* 0x10070000 GIC4. (EB) */
349 /* 0x10080000 SMC. */
350 /* 0x1e000000 GIC1. (PB) */
351 /* 0x1e001000 GIC2. (PB) */
352 /* 0x1e002000 GIC3. (PB) */
353 /* 0x1e003000 GIC4. (PB) */
354 /* 0x40000000 NOR flash. */
355 /* 0x44000000 DoC flash. */
356 /* 0x48000000 SRAM. */
357 /* 0x4c000000 Configuration flash. */
358 /* 0x4e000000 Ethernet. */
359 /* 0x4f000000 USB. */
360 /* 0x50000000 PISMO. */
361 /* 0x54000000 PISMO. */
362 /* 0x58000000 PISMO. */
363 /* 0x5c000000 PISMO. */
364 /* 0x60000000 PCI. */
365 /* 0x60000000 PCI Self Config. */
366 /* 0x61000000 PCI Config. */
367 /* 0x62000000 PCI IO. */
368 /* 0x63000000 PCI mem 0. */
369 /* 0x64000000 PCI mem 1. */
370 /* 0x68000000 PCI mem 2. */
372 /* ??? Hack to map an additional page of ram for the secondary CPU
373 startup code. I guess this works on real hardware because the
374 BootROM happens to be in ROM/flash or in memory that isn't clobbered
375 until after Linux boots the secondary CPUs. */
376 memory_region_init_ram(ram_hack
, NULL
, "realview.hack", 0x1000,
378 memory_region_add_subregion(sysmem
, SMP_BOOT_ADDR
, ram_hack
);
380 realview_binfo
.ram_size
= ram_size
;
381 realview_binfo
.board_id
= realview_board_id
[board_type
];
382 realview_binfo
.loader_start
= (board_type
== BOARD_PB_A8
? 0x70000000 : 0);
383 arm_load_kernel(ARM_CPU(first_cpu
), machine
, &realview_binfo
);
386 static void realview_eb_init(MachineState
*machine
)
388 realview_init(machine
, BOARD_EB
);
391 static void realview_eb_mpcore_init(MachineState
*machine
)
393 realview_init(machine
, BOARD_EB_MPCORE
);
396 static void realview_pb_a8_init(MachineState
*machine
)
398 realview_init(machine
, BOARD_PB_A8
);
401 static void realview_pbx_a9_init(MachineState
*machine
)
403 realview_init(machine
, BOARD_PBX_A9
);
406 static void realview_eb_class_init(ObjectClass
*oc
, void *data
)
408 MachineClass
*mc
= MACHINE_CLASS(oc
);
410 mc
->desc
= "ARM RealView Emulation Baseboard (ARM926EJ-S)";
411 mc
->init
= realview_eb_init
;
412 mc
->block_default_type
= IF_SCSI
;
413 mc
->ignore_memory_transaction_failures
= true;
414 mc
->default_cpu_type
= ARM_CPU_TYPE_NAME("arm926");
417 static const TypeInfo realview_eb_type
= {
418 .name
= MACHINE_TYPE_NAME("realview-eb"),
419 .parent
= TYPE_MACHINE
,
420 .class_init
= realview_eb_class_init
,
423 static void realview_eb_mpcore_class_init(ObjectClass
*oc
, void *data
)
425 MachineClass
*mc
= MACHINE_CLASS(oc
);
427 mc
->desc
= "ARM RealView Emulation Baseboard (ARM11MPCore)";
428 mc
->init
= realview_eb_mpcore_init
;
429 mc
->block_default_type
= IF_SCSI
;
431 mc
->ignore_memory_transaction_failures
= true;
432 mc
->default_cpu_type
= ARM_CPU_TYPE_NAME("arm11mpcore");
435 static const TypeInfo realview_eb_mpcore_type
= {
436 .name
= MACHINE_TYPE_NAME("realview-eb-mpcore"),
437 .parent
= TYPE_MACHINE
,
438 .class_init
= realview_eb_mpcore_class_init
,
441 static void realview_pb_a8_class_init(ObjectClass
*oc
, void *data
)
443 MachineClass
*mc
= MACHINE_CLASS(oc
);
445 mc
->desc
= "ARM RealView Platform Baseboard for Cortex-A8";
446 mc
->init
= realview_pb_a8_init
;
447 mc
->ignore_memory_transaction_failures
= true;
448 mc
->default_cpu_type
= ARM_CPU_TYPE_NAME("cortex-a8");
451 static const TypeInfo realview_pb_a8_type
= {
452 .name
= MACHINE_TYPE_NAME("realview-pb-a8"),
453 .parent
= TYPE_MACHINE
,
454 .class_init
= realview_pb_a8_class_init
,
457 static void realview_pbx_a9_class_init(ObjectClass
*oc
, void *data
)
459 MachineClass
*mc
= MACHINE_CLASS(oc
);
461 mc
->desc
= "ARM RealView Platform Baseboard Explore for Cortex-A9";
462 mc
->init
= realview_pbx_a9_init
;
464 mc
->ignore_memory_transaction_failures
= true;
465 mc
->default_cpu_type
= ARM_CPU_TYPE_NAME("cortex-a9");
468 static const TypeInfo realview_pbx_a9_type
= {
469 .name
= MACHINE_TYPE_NAME("realview-pbx-a9"),
470 .parent
= TYPE_MACHINE
,
471 .class_init
= realview_pbx_a9_class_init
,
474 static void realview_machine_init(void)
476 type_register_static(&realview_eb_type
);
477 type_register_static(&realview_eb_mpcore_type
);
478 type_register_static(&realview_pb_a8_type
);
479 type_register_static(&realview_pbx_a9_type
);
482 type_init(realview_machine_init
)