2 * ARM Versatile/PB PCI host controller
4 * Copyright (c) 2006-2009 CodeSourcery.
5 * Written by Paul Brook
7 * This code is licenced under the LGPL.
20 static inline uint32_t vpb_pci_config_addr(target_phys_addr_t addr
)
22 return addr
& 0xffffff;
25 static void pci_vpb_config_writeb (void *opaque
, target_phys_addr_t addr
,
28 pci_data_write(opaque
, vpb_pci_config_addr (addr
), val
, 1);
31 static void pci_vpb_config_writew (void *opaque
, target_phys_addr_t addr
,
34 #ifdef TARGET_WORDS_BIGENDIAN
37 pci_data_write(opaque
, vpb_pci_config_addr (addr
), val
, 2);
40 static void pci_vpb_config_writel (void *opaque
, target_phys_addr_t addr
,
43 #ifdef TARGET_WORDS_BIGENDIAN
46 pci_data_write(opaque
, vpb_pci_config_addr (addr
), val
, 4);
49 static uint32_t pci_vpb_config_readb (void *opaque
, target_phys_addr_t addr
)
52 val
= pci_data_read(opaque
, vpb_pci_config_addr (addr
), 1);
56 static uint32_t pci_vpb_config_readw (void *opaque
, target_phys_addr_t addr
)
59 val
= pci_data_read(opaque
, vpb_pci_config_addr (addr
), 2);
60 #ifdef TARGET_WORDS_BIGENDIAN
66 static uint32_t pci_vpb_config_readl (void *opaque
, target_phys_addr_t addr
)
69 val
= pci_data_read(opaque
, vpb_pci_config_addr (addr
), 4);
70 #ifdef TARGET_WORDS_BIGENDIAN
76 static CPUWriteMemoryFunc
*pci_vpb_config_write
[] = {
77 &pci_vpb_config_writeb
,
78 &pci_vpb_config_writew
,
79 &pci_vpb_config_writel
,
82 static CPUReadMemoryFunc
*pci_vpb_config_read
[] = {
83 &pci_vpb_config_readb
,
84 &pci_vpb_config_readw
,
85 &pci_vpb_config_readl
,
88 static int pci_vpb_map_irq(PCIDevice
*d
, int irq_num
)
93 static void pci_vpb_set_irq(qemu_irq
*pic
, int irq_num
, int level
)
95 qemu_set_irq(pic
[irq_num
], level
);
98 static void pci_vpb_map(SysBusDevice
*dev
, target_phys_addr_t base
)
100 PCIVPBState
*s
= (PCIVPBState
*)dev
;
101 /* Selfconfig area. */
102 cpu_register_physical_memory(base
+ 0x01000000, 0x1000000, s
->mem_config
);
103 /* Normal config area. */
104 cpu_register_physical_memory(base
+ 0x02000000, 0x1000000, s
->mem_config
);
107 /* IO memory area. */
108 isa_mmio_init(base
+ 0x03000000, 0x00100000);
112 static void pci_vpb_init(SysBusDevice
*dev
)
114 PCIVPBState
*s
= FROM_SYSBUS(PCIVPBState
, dev
);
118 for (i
= 0; i
< 4; i
++) {
119 sysbus_init_irq(dev
, &s
->irq
[i
]);
121 bus
= pci_register_bus(&dev
->qdev
, "pci",
122 pci_vpb_set_irq
, pci_vpb_map_irq
, s
->irq
,
125 /* ??? Register memory space. */
127 s
->mem_config
= cpu_register_io_memory(pci_vpb_config_read
,
128 pci_vpb_config_write
, bus
);
129 sysbus_init_mmio_cb(dev
, 0x04000000, pci_vpb_map
);
131 pci_create_simple(bus
, -1, "versatile_pci_host");
134 static void pci_realview_init(SysBusDevice
*dev
)
136 PCIVPBState
*s
= FROM_SYSBUS(PCIVPBState
, dev
);
141 static void versatile_pci_host_init(PCIDevice
*d
)
143 pci_config_set_vendor_id(d
->config
, PCI_VENDOR_ID_XILINX
);
144 /* Both boards have the same device ID. Oh well. */
145 pci_config_set_device_id(d
->config
, PCI_DEVICE_ID_XILINX_XC2VP30
);
146 d
->config
[0x04] = 0x00;
147 d
->config
[0x05] = 0x00;
148 d
->config
[0x06] = 0x20;
149 d
->config
[0x07] = 0x02;
150 d
->config
[0x08] = 0x00; // revision
151 d
->config
[0x09] = 0x00; // programming i/f
152 pci_config_set_class(d
->config
, PCI_CLASS_PROCESSOR_CO
);
153 d
->config
[0x0D] = 0x10; // latency_timer
156 static PCIDeviceInfo versatile_pci_host_info
= {
157 .qdev
.name
= "versatile_pci_host",
158 .qdev
.size
= sizeof(PCIDevice
),
159 .init
= versatile_pci_host_init
,
162 static void versatile_pci_register_devices(void)
164 sysbus_register_dev("versatile_pci", sizeof(PCIVPBState
), pci_vpb_init
);
165 sysbus_register_dev("realview_pci", sizeof(PCIVPBState
),
167 pci_qdev_register(&versatile_pci_host_info
);
170 device_init(versatile_pci_register_devices
)