Avoid harmless unhandled wrmsr 0xc0010117 messages
[qemu-kvm/fedora.git] / hw / usb-ohci.c
blob6ddc2aae7e13c282e0937a4b59ba9b5cd7886eb9
1 /*
2 * QEMU USB OHCI Emulation
3 * Copyright (c) 2004 Gianni Tedesco
4 * Copyright (c) 2006 CodeSourcery
5 * Copyright (c) 2006 Openedhand Ltd.
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
21 * TODO:
22 * o Isochronous transfers
23 * o Allocate bandwidth in frames properly
24 * o Disable timers when nothing needs to be done, or remove timer usage
25 * all together.
26 * o Handle unrecoverable errors properly
27 * o BIOS work to boot from USB storage
30 #include "hw.h"
31 #include "qemu-timer.h"
32 #include "usb.h"
33 #include "pci.h"
34 #include "pxa.h"
36 //#define DEBUG_OHCI
37 /* Dump packet contents. */
38 //#define DEBUG_PACKET
39 //#define DEBUG_ISOCH
40 /* This causes frames to occur 1000x slower */
41 //#define OHCI_TIME_WARP 1
43 #ifdef DEBUG_OHCI
44 #define dprintf printf
45 #else
46 #define dprintf(...)
47 #endif
49 /* Number of Downstream Ports on the root hub. */
51 #define OHCI_MAX_PORTS 15
53 static int64_t usb_frame_time;
54 static int64_t usb_bit_time;
56 typedef struct OHCIPort {
57 USBPort port;
58 uint32_t ctrl;
59 } OHCIPort;
61 enum ohci_type {
62 OHCI_TYPE_PCI,
63 OHCI_TYPE_PXA
66 typedef struct {
67 qemu_irq irq;
68 enum ohci_type type;
69 int mem;
70 int num_ports;
71 const char *name;
73 QEMUTimer *eof_timer;
74 int64_t sof_time;
76 /* OHCI state */
77 /* Control partition */
78 uint32_t ctl, status;
79 uint32_t intr_status;
80 uint32_t intr;
82 /* memory pointer partition */
83 uint32_t hcca;
84 uint32_t ctrl_head, ctrl_cur;
85 uint32_t bulk_head, bulk_cur;
86 uint32_t per_cur;
87 uint32_t done;
88 int done_count;
90 /* Frame counter partition */
91 uint32_t fsmps:15;
92 uint32_t fit:1;
93 uint32_t fi:14;
94 uint32_t frt:1;
95 uint16_t frame_number;
96 uint16_t padding;
97 uint32_t pstart;
98 uint32_t lst;
100 /* Root Hub partition */
101 uint32_t rhdesc_a, rhdesc_b;
102 uint32_t rhstatus;
103 OHCIPort rhport[OHCI_MAX_PORTS];
105 /* PXA27x Non-OHCI events */
106 uint32_t hstatus;
107 uint32_t hmask;
108 uint32_t hreset;
109 uint32_t htest;
111 /* Active packets. */
112 uint32_t old_ctl;
113 USBPacket usb_packet;
114 uint8_t usb_buf[8192];
115 uint32_t async_td;
116 int async_complete;
118 } OHCIState;
120 /* Host Controller Communications Area */
121 struct ohci_hcca {
122 uint32_t intr[32];
123 uint16_t frame, pad;
124 uint32_t done;
127 static void ohci_bus_stop(OHCIState *ohci);
129 /* Bitfields for the first word of an Endpoint Desciptor. */
130 #define OHCI_ED_FA_SHIFT 0
131 #define OHCI_ED_FA_MASK (0x7f<<OHCI_ED_FA_SHIFT)
132 #define OHCI_ED_EN_SHIFT 7
133 #define OHCI_ED_EN_MASK (0xf<<OHCI_ED_EN_SHIFT)
134 #define OHCI_ED_D_SHIFT 11
135 #define OHCI_ED_D_MASK (3<<OHCI_ED_D_SHIFT)
136 #define OHCI_ED_S (1<<13)
137 #define OHCI_ED_K (1<<14)
138 #define OHCI_ED_F (1<<15)
139 #define OHCI_ED_MPS_SHIFT 16
140 #define OHCI_ED_MPS_MASK (0x7ff<<OHCI_ED_MPS_SHIFT)
142 /* Flags in the head field of an Endpoint Desciptor. */
143 #define OHCI_ED_H 1
144 #define OHCI_ED_C 2
146 /* Bitfields for the first word of a Transfer Desciptor. */
147 #define OHCI_TD_R (1<<18)
148 #define OHCI_TD_DP_SHIFT 19
149 #define OHCI_TD_DP_MASK (3<<OHCI_TD_DP_SHIFT)
150 #define OHCI_TD_DI_SHIFT 21
151 #define OHCI_TD_DI_MASK (7<<OHCI_TD_DI_SHIFT)
152 #define OHCI_TD_T0 (1<<24)
153 #define OHCI_TD_T1 (1<<24)
154 #define OHCI_TD_EC_SHIFT 26
155 #define OHCI_TD_EC_MASK (3<<OHCI_TD_EC_SHIFT)
156 #define OHCI_TD_CC_SHIFT 28
157 #define OHCI_TD_CC_MASK (0xf<<OHCI_TD_CC_SHIFT)
159 /* Bitfields for the first word of an Isochronous Transfer Desciptor. */
160 /* CC & DI - same as in the General Transfer Desciptor */
161 #define OHCI_TD_SF_SHIFT 0
162 #define OHCI_TD_SF_MASK (0xffff<<OHCI_TD_SF_SHIFT)
163 #define OHCI_TD_FC_SHIFT 24
164 #define OHCI_TD_FC_MASK (7<<OHCI_TD_FC_SHIFT)
166 /* Isochronous Transfer Desciptor - Offset / PacketStatusWord */
167 #define OHCI_TD_PSW_CC_SHIFT 12
168 #define OHCI_TD_PSW_CC_MASK (0xf<<OHCI_TD_PSW_CC_SHIFT)
169 #define OHCI_TD_PSW_SIZE_SHIFT 0
170 #define OHCI_TD_PSW_SIZE_MASK (0xfff<<OHCI_TD_PSW_SIZE_SHIFT)
172 #define OHCI_PAGE_MASK 0xfffff000
173 #define OHCI_OFFSET_MASK 0xfff
175 #define OHCI_DPTR_MASK 0xfffffff0
177 #define OHCI_BM(val, field) \
178 (((val) & OHCI_##field##_MASK) >> OHCI_##field##_SHIFT)
180 #define OHCI_SET_BM(val, field, newval) do { \
181 val &= ~OHCI_##field##_MASK; \
182 val |= ((newval) << OHCI_##field##_SHIFT) & OHCI_##field##_MASK; \
183 } while(0)
185 /* endpoint descriptor */
186 struct ohci_ed {
187 uint32_t flags;
188 uint32_t tail;
189 uint32_t head;
190 uint32_t next;
193 /* General transfer descriptor */
194 struct ohci_td {
195 uint32_t flags;
196 uint32_t cbp;
197 uint32_t next;
198 uint32_t be;
201 /* Isochronous transfer descriptor */
202 struct ohci_iso_td {
203 uint32_t flags;
204 uint32_t bp;
205 uint32_t next;
206 uint32_t be;
207 uint16_t offset[8];
210 #define USB_HZ 12000000
212 /* OHCI Local stuff */
213 #define OHCI_CTL_CBSR ((1<<0)|(1<<1))
214 #define OHCI_CTL_PLE (1<<2)
215 #define OHCI_CTL_IE (1<<3)
216 #define OHCI_CTL_CLE (1<<4)
217 #define OHCI_CTL_BLE (1<<5)
218 #define OHCI_CTL_HCFS ((1<<6)|(1<<7))
219 #define OHCI_USB_RESET 0x00
220 #define OHCI_USB_RESUME 0x40
221 #define OHCI_USB_OPERATIONAL 0x80
222 #define OHCI_USB_SUSPEND 0xc0
223 #define OHCI_CTL_IR (1<<8)
224 #define OHCI_CTL_RWC (1<<9)
225 #define OHCI_CTL_RWE (1<<10)
227 #define OHCI_STATUS_HCR (1<<0)
228 #define OHCI_STATUS_CLF (1<<1)
229 #define OHCI_STATUS_BLF (1<<2)
230 #define OHCI_STATUS_OCR (1<<3)
231 #define OHCI_STATUS_SOC ((1<<6)|(1<<7))
233 #define OHCI_INTR_SO (1<<0) /* Scheduling overrun */
234 #define OHCI_INTR_WD (1<<1) /* HcDoneHead writeback */
235 #define OHCI_INTR_SF (1<<2) /* Start of frame */
236 #define OHCI_INTR_RD (1<<3) /* Resume detect */
237 #define OHCI_INTR_UE (1<<4) /* Unrecoverable error */
238 #define OHCI_INTR_FNO (1<<5) /* Frame number overflow */
239 #define OHCI_INTR_RHSC (1<<6) /* Root hub status change */
240 #define OHCI_INTR_OC (1<<30) /* Ownership change */
241 #define OHCI_INTR_MIE (1<<31) /* Master Interrupt Enable */
243 #define OHCI_HCCA_SIZE 0x100
244 #define OHCI_HCCA_MASK 0xffffff00
246 #define OHCI_EDPTR_MASK 0xfffffff0
248 #define OHCI_FMI_FI 0x00003fff
249 #define OHCI_FMI_FSMPS 0xffff0000
250 #define OHCI_FMI_FIT 0x80000000
252 #define OHCI_FR_RT (1<<31)
254 #define OHCI_LS_THRESH 0x628
256 #define OHCI_RHA_RW_MASK 0x00000000 /* Mask of supported features. */
257 #define OHCI_RHA_PSM (1<<8)
258 #define OHCI_RHA_NPS (1<<9)
259 #define OHCI_RHA_DT (1<<10)
260 #define OHCI_RHA_OCPM (1<<11)
261 #define OHCI_RHA_NOCP (1<<12)
262 #define OHCI_RHA_POTPGT_MASK 0xff000000
264 #define OHCI_RHS_LPS (1<<0)
265 #define OHCI_RHS_OCI (1<<1)
266 #define OHCI_RHS_DRWE (1<<15)
267 #define OHCI_RHS_LPSC (1<<16)
268 #define OHCI_RHS_OCIC (1<<17)
269 #define OHCI_RHS_CRWE (1<<31)
271 #define OHCI_PORT_CCS (1<<0)
272 #define OHCI_PORT_PES (1<<1)
273 #define OHCI_PORT_PSS (1<<2)
274 #define OHCI_PORT_POCI (1<<3)
275 #define OHCI_PORT_PRS (1<<4)
276 #define OHCI_PORT_PPS (1<<8)
277 #define OHCI_PORT_LSDA (1<<9)
278 #define OHCI_PORT_CSC (1<<16)
279 #define OHCI_PORT_PESC (1<<17)
280 #define OHCI_PORT_PSSC (1<<18)
281 #define OHCI_PORT_OCIC (1<<19)
282 #define OHCI_PORT_PRSC (1<<20)
283 #define OHCI_PORT_WTC (OHCI_PORT_CSC|OHCI_PORT_PESC|OHCI_PORT_PSSC \
284 |OHCI_PORT_OCIC|OHCI_PORT_PRSC)
286 #define OHCI_TD_DIR_SETUP 0x0
287 #define OHCI_TD_DIR_OUT 0x1
288 #define OHCI_TD_DIR_IN 0x2
289 #define OHCI_TD_DIR_RESERVED 0x3
291 #define OHCI_CC_NOERROR 0x0
292 #define OHCI_CC_CRC 0x1
293 #define OHCI_CC_BITSTUFFING 0x2
294 #define OHCI_CC_DATATOGGLEMISMATCH 0x3
295 #define OHCI_CC_STALL 0x4
296 #define OHCI_CC_DEVICENOTRESPONDING 0x5
297 #define OHCI_CC_PIDCHECKFAILURE 0x6
298 #define OHCI_CC_UNDEXPETEDPID 0x7
299 #define OHCI_CC_DATAOVERRUN 0x8
300 #define OHCI_CC_DATAUNDERRUN 0x9
301 #define OHCI_CC_BUFFEROVERRUN 0xc
302 #define OHCI_CC_BUFFERUNDERRUN 0xd
304 #define OHCI_HRESET_FSBIR (1 << 0)
306 /* Update IRQ levels */
307 static inline void ohci_intr_update(OHCIState *ohci)
309 int level = 0;
311 if ((ohci->intr & OHCI_INTR_MIE) &&
312 (ohci->intr_status & ohci->intr))
313 level = 1;
315 qemu_set_irq(ohci->irq, level);
318 /* Set an interrupt */
319 static inline void ohci_set_interrupt(OHCIState *ohci, uint32_t intr)
321 ohci->intr_status |= intr;
322 ohci_intr_update(ohci);
325 /* Attach or detach a device on a root hub port. */
326 static void ohci_attach(USBPort *port1, USBDevice *dev)
328 OHCIState *s = port1->opaque;
329 OHCIPort *port = &s->rhport[port1->index];
330 uint32_t old_state = port->ctrl;
332 if (dev) {
333 if (port->port.dev) {
334 usb_attach(port1, NULL);
336 /* set connect status */
337 port->ctrl |= OHCI_PORT_CCS | OHCI_PORT_CSC;
339 /* update speed */
340 if (dev->speed == USB_SPEED_LOW)
341 port->ctrl |= OHCI_PORT_LSDA;
342 else
343 port->ctrl &= ~OHCI_PORT_LSDA;
344 port->port.dev = dev;
346 /* notify of remote-wakeup */
347 if ((s->ctl & OHCI_CTL_HCFS) == OHCI_USB_SUSPEND)
348 ohci_set_interrupt(s, OHCI_INTR_RD);
350 /* send the attach message */
351 usb_send_msg(dev, USB_MSG_ATTACH);
352 dprintf("usb-ohci: Attached port %d\n", port1->index);
353 } else {
354 /* set connect status */
355 if (port->ctrl & OHCI_PORT_CCS) {
356 port->ctrl &= ~OHCI_PORT_CCS;
357 port->ctrl |= OHCI_PORT_CSC;
359 /* disable port */
360 if (port->ctrl & OHCI_PORT_PES) {
361 port->ctrl &= ~OHCI_PORT_PES;
362 port->ctrl |= OHCI_PORT_PESC;
364 dev = port->port.dev;
365 if (dev) {
366 /* send the detach message */
367 usb_send_msg(dev, USB_MSG_DETACH);
369 port->port.dev = NULL;
370 dprintf("usb-ohci: Detached port %d\n", port1->index);
373 if (old_state != port->ctrl)
374 ohci_set_interrupt(s, OHCI_INTR_RHSC);
377 /* Reset the controller */
378 static void ohci_reset(void *opaque)
380 OHCIState *ohci = opaque;
381 OHCIPort *port;
382 int i;
384 ohci_bus_stop(ohci);
385 ohci->ctl = 0;
386 ohci->old_ctl = 0;
387 ohci->status = 0;
388 ohci->intr_status = 0;
389 ohci->intr = OHCI_INTR_MIE;
391 ohci->hcca = 0;
392 ohci->ctrl_head = ohci->ctrl_cur = 0;
393 ohci->bulk_head = ohci->bulk_cur = 0;
394 ohci->per_cur = 0;
395 ohci->done = 0;
396 ohci->done_count = 7;
398 /* FSMPS is marked TBD in OCHI 1.0, what gives ffs?
399 * I took the value linux sets ...
401 ohci->fsmps = 0x2778;
402 ohci->fi = 0x2edf;
403 ohci->fit = 0;
404 ohci->frt = 0;
405 ohci->frame_number = 0;
406 ohci->pstart = 0;
407 ohci->lst = OHCI_LS_THRESH;
409 ohci->rhdesc_a = OHCI_RHA_NPS | ohci->num_ports;
410 ohci->rhdesc_b = 0x0; /* Impl. specific */
411 ohci->rhstatus = 0;
413 for (i = 0; i < ohci->num_ports; i++)
415 port = &ohci->rhport[i];
416 port->ctrl = 0;
417 if (port->port.dev)
418 ohci_attach(&port->port, port->port.dev);
420 if (ohci->async_td) {
421 usb_cancel_packet(&ohci->usb_packet);
422 ohci->async_td = 0;
424 dprintf("usb-ohci: Reset %s\n", ohci->name);
427 /* Get an array of dwords from main memory */
428 static inline int get_dwords(uint32_t addr, uint32_t *buf, int num)
430 int i;
432 for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
433 cpu_physical_memory_rw(addr, (uint8_t *)buf, sizeof(*buf), 0);
434 *buf = le32_to_cpu(*buf);
437 return 1;
440 /* Put an array of dwords in to main memory */
441 static inline int put_dwords(uint32_t addr, uint32_t *buf, int num)
443 int i;
445 for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
446 uint32_t tmp = cpu_to_le32(*buf);
447 cpu_physical_memory_rw(addr, (uint8_t *)&tmp, sizeof(tmp), 1);
450 return 1;
453 /* Get an array of words from main memory */
454 static inline int get_words(uint32_t addr, uint16_t *buf, int num)
456 int i;
458 for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
459 cpu_physical_memory_rw(addr, (uint8_t *)buf, sizeof(*buf), 0);
460 *buf = le16_to_cpu(*buf);
463 return 1;
466 /* Put an array of words in to main memory */
467 static inline int put_words(uint32_t addr, uint16_t *buf, int num)
469 int i;
471 for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
472 uint16_t tmp = cpu_to_le16(*buf);
473 cpu_physical_memory_rw(addr, (uint8_t *)&tmp, sizeof(tmp), 1);
476 return 1;
479 static inline int ohci_read_ed(uint32_t addr, struct ohci_ed *ed)
481 return get_dwords(addr, (uint32_t *)ed, sizeof(*ed) >> 2);
484 static inline int ohci_read_td(uint32_t addr, struct ohci_td *td)
486 return get_dwords(addr, (uint32_t *)td, sizeof(*td) >> 2);
489 static inline int ohci_read_iso_td(uint32_t addr, struct ohci_iso_td *td)
491 return (get_dwords(addr, (uint32_t *)td, 4) &&
492 get_words(addr + 16, td->offset, 8));
495 static inline int ohci_put_ed(uint32_t addr, struct ohci_ed *ed)
497 return put_dwords(addr, (uint32_t *)ed, sizeof(*ed) >> 2);
500 static inline int ohci_put_td(uint32_t addr, struct ohci_td *td)
502 return put_dwords(addr, (uint32_t *)td, sizeof(*td) >> 2);
505 static inline int ohci_put_iso_td(uint32_t addr, struct ohci_iso_td *td)
507 return (put_dwords(addr, (uint32_t *)td, 4) &&
508 put_words(addr + 16, td->offset, 8));
511 /* Read/Write the contents of a TD from/to main memory. */
512 static void ohci_copy_td(struct ohci_td *td, uint8_t *buf, int len, int write)
514 uint32_t ptr;
515 uint32_t n;
517 ptr = td->cbp;
518 n = 0x1000 - (ptr & 0xfff);
519 if (n > len)
520 n = len;
521 cpu_physical_memory_rw(ptr, buf, n, write);
522 if (n == len)
523 return;
524 ptr = td->be & ~0xfffu;
525 buf += n;
526 cpu_physical_memory_rw(ptr, buf, len - n, write);
529 /* Read/Write the contents of an ISO TD from/to main memory. */
530 static void ohci_copy_iso_td(uint32_t start_addr, uint32_t end_addr,
531 uint8_t *buf, int len, int write)
533 uint32_t ptr;
534 uint32_t n;
536 ptr = start_addr;
537 n = 0x1000 - (ptr & 0xfff);
538 if (n > len)
539 n = len;
540 cpu_physical_memory_rw(ptr, buf, n, write);
541 if (n == len)
542 return;
543 ptr = end_addr & ~0xfffu;
544 buf += n;
545 cpu_physical_memory_rw(ptr, buf, len - n, write);
548 static void ohci_process_lists(OHCIState *ohci, int completion);
550 static void ohci_async_complete_packet(USBPacket *packet, void *opaque)
552 OHCIState *ohci = opaque;
553 #ifdef DEBUG_PACKET
554 dprintf("Async packet complete\n");
555 #endif
556 ohci->async_complete = 1;
557 ohci_process_lists(ohci, 1);
560 #define USUB(a, b) ((int16_t)((uint16_t)(a) - (uint16_t)(b)))
562 static int ohci_service_iso_td(OHCIState *ohci, struct ohci_ed *ed,
563 int completion)
565 int dir;
566 size_t len = 0;
567 const char *str = NULL;
568 int pid;
569 int ret;
570 int i;
571 USBDevice *dev;
572 struct ohci_iso_td iso_td;
573 uint32_t addr;
574 uint16_t starting_frame;
575 int16_t relative_frame_number;
576 int frame_count;
577 uint32_t start_offset, next_offset, end_offset = 0;
578 uint32_t start_addr, end_addr;
580 addr = ed->head & OHCI_DPTR_MASK;
582 if (!ohci_read_iso_td(addr, &iso_td)) {
583 printf("usb-ohci: ISO_TD read error at %x\n", addr);
584 return 0;
587 starting_frame = OHCI_BM(iso_td.flags, TD_SF);
588 frame_count = OHCI_BM(iso_td.flags, TD_FC);
589 relative_frame_number = USUB(ohci->frame_number, starting_frame);
591 #ifdef DEBUG_ISOCH
592 printf("--- ISO_TD ED head 0x%.8x tailp 0x%.8x\n"
593 "0x%.8x 0x%.8x 0x%.8x 0x%.8x\n"
594 "0x%.8x 0x%.8x 0x%.8x 0x%.8x\n"
595 "0x%.8x 0x%.8x 0x%.8x 0x%.8x\n"
596 "frame_number 0x%.8x starting_frame 0x%.8x\n"
597 "frame_count 0x%.8x relative %d\n"
598 "di 0x%.8x cc 0x%.8x\n",
599 ed->head & OHCI_DPTR_MASK, ed->tail & OHCI_DPTR_MASK,
600 iso_td.flags, iso_td.bp, iso_td.next, iso_td.be,
601 iso_td.offset[0], iso_td.offset[1], iso_td.offset[2], iso_td.offset[3],
602 iso_td.offset[4], iso_td.offset[5], iso_td.offset[6], iso_td.offset[7],
603 ohci->frame_number, starting_frame,
604 frame_count, relative_frame_number,
605 OHCI_BM(iso_td.flags, TD_DI), OHCI_BM(iso_td.flags, TD_CC));
606 #endif
608 if (relative_frame_number < 0) {
609 dprintf("usb-ohci: ISO_TD R=%d < 0\n", relative_frame_number);
610 return 1;
611 } else if (relative_frame_number > frame_count) {
612 /* ISO TD expired - retire the TD to the Done Queue and continue with
613 the next ISO TD of the same ED */
614 dprintf("usb-ohci: ISO_TD R=%d > FC=%d\n", relative_frame_number,
615 frame_count);
616 OHCI_SET_BM(iso_td.flags, TD_CC, OHCI_CC_DATAOVERRUN);
617 ed->head &= ~OHCI_DPTR_MASK;
618 ed->head |= (iso_td.next & OHCI_DPTR_MASK);
619 iso_td.next = ohci->done;
620 ohci->done = addr;
621 i = OHCI_BM(iso_td.flags, TD_DI);
622 if (i < ohci->done_count)
623 ohci->done_count = i;
624 ohci_put_iso_td(addr, &iso_td);
625 return 0;
628 dir = OHCI_BM(ed->flags, ED_D);
629 switch (dir) {
630 case OHCI_TD_DIR_IN:
631 str = "in";
632 pid = USB_TOKEN_IN;
633 break;
634 case OHCI_TD_DIR_OUT:
635 str = "out";
636 pid = USB_TOKEN_OUT;
637 break;
638 case OHCI_TD_DIR_SETUP:
639 str = "setup";
640 pid = USB_TOKEN_SETUP;
641 break;
642 default:
643 printf("usb-ohci: Bad direction %d\n", dir);
644 return 1;
647 if (!iso_td.bp || !iso_td.be) {
648 printf("usb-ohci: ISO_TD bp 0x%.8x be 0x%.8x\n", iso_td.bp, iso_td.be);
649 return 1;
652 start_offset = iso_td.offset[relative_frame_number];
653 next_offset = iso_td.offset[relative_frame_number + 1];
655 if (!(OHCI_BM(start_offset, TD_PSW_CC) & 0xe) ||
656 ((relative_frame_number < frame_count) &&
657 !(OHCI_BM(next_offset, TD_PSW_CC) & 0xe))) {
658 printf("usb-ohci: ISO_TD cc != not accessed 0x%.8x 0x%.8x\n",
659 start_offset, next_offset);
660 return 1;
663 if ((relative_frame_number < frame_count) && (start_offset > next_offset)) {
664 printf("usb-ohci: ISO_TD start_offset=0x%.8x > next_offset=0x%.8x\n",
665 start_offset, next_offset);
666 return 1;
669 if ((start_offset & 0x1000) == 0) {
670 start_addr = (iso_td.bp & OHCI_PAGE_MASK) |
671 (start_offset & OHCI_OFFSET_MASK);
672 } else {
673 start_addr = (iso_td.be & OHCI_PAGE_MASK) |
674 (start_offset & OHCI_OFFSET_MASK);
677 if (relative_frame_number < frame_count) {
678 end_offset = next_offset - 1;
679 if ((end_offset & 0x1000) == 0) {
680 end_addr = (iso_td.bp & OHCI_PAGE_MASK) |
681 (end_offset & OHCI_OFFSET_MASK);
682 } else {
683 end_addr = (iso_td.be & OHCI_PAGE_MASK) |
684 (end_offset & OHCI_OFFSET_MASK);
686 } else {
687 /* Last packet in the ISO TD */
688 end_addr = iso_td.be;
691 if ((start_addr & OHCI_PAGE_MASK) != (end_addr & OHCI_PAGE_MASK)) {
692 len = (end_addr & OHCI_OFFSET_MASK) + 0x1001
693 - (start_addr & OHCI_OFFSET_MASK);
694 } else {
695 len = end_addr - start_addr + 1;
698 if (len && dir != OHCI_TD_DIR_IN) {
699 ohci_copy_iso_td(start_addr, end_addr, ohci->usb_buf, len, 0);
702 if (completion) {
703 ret = ohci->usb_packet.len;
704 } else {
705 ret = USB_RET_NODEV;
706 for (i = 0; i < ohci->num_ports; i++) {
707 dev = ohci->rhport[i].port.dev;
708 if ((ohci->rhport[i].ctrl & OHCI_PORT_PES) == 0)
709 continue;
710 ohci->usb_packet.pid = pid;
711 ohci->usb_packet.devaddr = OHCI_BM(ed->flags, ED_FA);
712 ohci->usb_packet.devep = OHCI_BM(ed->flags, ED_EN);
713 ohci->usb_packet.data = ohci->usb_buf;
714 ohci->usb_packet.len = len;
715 ohci->usb_packet.complete_cb = ohci_async_complete_packet;
716 ohci->usb_packet.complete_opaque = ohci;
717 ret = dev->handle_packet(dev, &ohci->usb_packet);
718 if (ret != USB_RET_NODEV)
719 break;
722 if (ret == USB_RET_ASYNC) {
723 return 1;
727 #ifdef DEBUG_ISOCH
728 printf("so 0x%.8x eo 0x%.8x\nsa 0x%.8x ea 0x%.8x\ndir %s len %zu ret %d\n",
729 start_offset, end_offset, start_addr, end_addr, str, len, ret);
730 #endif
732 /* Writeback */
733 if (dir == OHCI_TD_DIR_IN && ret >= 0 && ret <= len) {
734 /* IN transfer succeeded */
735 ohci_copy_iso_td(start_addr, end_addr, ohci->usb_buf, ret, 1);
736 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
737 OHCI_CC_NOERROR);
738 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE, ret);
739 } else if (dir == OHCI_TD_DIR_OUT && ret == len) {
740 /* OUT transfer succeeded */
741 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
742 OHCI_CC_NOERROR);
743 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE, 0);
744 } else {
745 if (ret > (ssize_t) len) {
746 printf("usb-ohci: DataOverrun %d > %zu\n", ret, len);
747 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
748 OHCI_CC_DATAOVERRUN);
749 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE,
750 len);
751 } else if (ret >= 0) {
752 printf("usb-ohci: DataUnderrun %d\n", ret);
753 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
754 OHCI_CC_DATAUNDERRUN);
755 } else {
756 switch (ret) {
757 case USB_RET_NODEV:
758 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
759 OHCI_CC_DEVICENOTRESPONDING);
760 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE,
762 break;
763 case USB_RET_NAK:
764 case USB_RET_STALL:
765 printf("usb-ohci: got NAK/STALL %d\n", ret);
766 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
767 OHCI_CC_STALL);
768 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_SIZE,
770 break;
771 default:
772 printf("usb-ohci: Bad device response %d\n", ret);
773 OHCI_SET_BM(iso_td.offset[relative_frame_number], TD_PSW_CC,
774 OHCI_CC_UNDEXPETEDPID);
775 break;
780 if (relative_frame_number == frame_count) {
781 /* Last data packet of ISO TD - retire the TD to the Done Queue */
782 OHCI_SET_BM(iso_td.flags, TD_CC, OHCI_CC_NOERROR);
783 ed->head &= ~OHCI_DPTR_MASK;
784 ed->head |= (iso_td.next & OHCI_DPTR_MASK);
785 iso_td.next = ohci->done;
786 ohci->done = addr;
787 i = OHCI_BM(iso_td.flags, TD_DI);
788 if (i < ohci->done_count)
789 ohci->done_count = i;
791 ohci_put_iso_td(addr, &iso_td);
792 return 1;
795 /* Service a transport descriptor.
796 Returns nonzero to terminate processing of this endpoint. */
798 static int ohci_service_td(OHCIState *ohci, struct ohci_ed *ed)
800 int dir;
801 size_t len = 0;
802 const char *str = NULL;
803 int pid;
804 int ret;
805 int i;
806 USBDevice *dev;
807 struct ohci_td td;
808 uint32_t addr;
809 int flag_r;
810 int completion;
812 addr = ed->head & OHCI_DPTR_MASK;
813 /* See if this TD has already been submitted to the device. */
814 completion = (addr == ohci->async_td);
815 if (completion && !ohci->async_complete) {
816 #ifdef DEBUG_PACKET
817 dprintf("Skipping async TD\n");
818 #endif
819 return 1;
821 if (!ohci_read_td(addr, &td)) {
822 fprintf(stderr, "usb-ohci: TD read error at %x\n", addr);
823 return 0;
826 dir = OHCI_BM(ed->flags, ED_D);
827 switch (dir) {
828 case OHCI_TD_DIR_OUT:
829 case OHCI_TD_DIR_IN:
830 /* Same value. */
831 break;
832 default:
833 dir = OHCI_BM(td.flags, TD_DP);
834 break;
837 switch (dir) {
838 case OHCI_TD_DIR_IN:
839 str = "in";
840 pid = USB_TOKEN_IN;
841 break;
842 case OHCI_TD_DIR_OUT:
843 str = "out";
844 pid = USB_TOKEN_OUT;
845 break;
846 case OHCI_TD_DIR_SETUP:
847 str = "setup";
848 pid = USB_TOKEN_SETUP;
849 break;
850 default:
851 fprintf(stderr, "usb-ohci: Bad direction\n");
852 return 1;
854 if (td.cbp && td.be) {
855 if ((td.cbp & 0xfffff000) != (td.be & 0xfffff000)) {
856 len = (td.be & 0xfff) + 0x1001 - (td.cbp & 0xfff);
857 } else {
858 len = (td.be - td.cbp) + 1;
861 if (len && dir != OHCI_TD_DIR_IN && !completion) {
862 ohci_copy_td(&td, ohci->usb_buf, len, 0);
866 flag_r = (td.flags & OHCI_TD_R) != 0;
867 #ifdef DEBUG_PACKET
868 dprintf(" TD @ 0x%.8x %u bytes %s r=%d cbp=0x%.8x be=0x%.8x\n",
869 addr, len, str, flag_r, td.cbp, td.be);
871 if (len > 0 && dir != OHCI_TD_DIR_IN) {
872 dprintf(" data:");
873 for (i = 0; i < len; i++)
874 printf(" %.2x", ohci->usb_buf[i]);
875 dprintf("\n");
877 #endif
878 if (completion) {
879 ret = ohci->usb_packet.len;
880 ohci->async_td = 0;
881 ohci->async_complete = 0;
882 } else {
883 ret = USB_RET_NODEV;
884 for (i = 0; i < ohci->num_ports; i++) {
885 dev = ohci->rhport[i].port.dev;
886 if ((ohci->rhport[i].ctrl & OHCI_PORT_PES) == 0)
887 continue;
889 if (ohci->async_td) {
890 /* ??? The hardware should allow one active packet per
891 endpoint. We only allow one active packet per controller.
892 This should be sufficient as long as devices respond in a
893 timely manner.
895 #ifdef DEBUG_PACKET
896 dprintf("Too many pending packets\n");
897 #endif
898 return 1;
900 ohci->usb_packet.pid = pid;
901 ohci->usb_packet.devaddr = OHCI_BM(ed->flags, ED_FA);
902 ohci->usb_packet.devep = OHCI_BM(ed->flags, ED_EN);
903 ohci->usb_packet.data = ohci->usb_buf;
904 ohci->usb_packet.len = len;
905 ohci->usb_packet.complete_cb = ohci_async_complete_packet;
906 ohci->usb_packet.complete_opaque = ohci;
907 ret = dev->handle_packet(dev, &ohci->usb_packet);
908 if (ret != USB_RET_NODEV)
909 break;
911 #ifdef DEBUG_PACKET
912 dprintf("ret=%d\n", ret);
913 #endif
914 if (ret == USB_RET_ASYNC) {
915 ohci->async_td = addr;
916 return 1;
919 if (ret >= 0) {
920 if (dir == OHCI_TD_DIR_IN) {
921 ohci_copy_td(&td, ohci->usb_buf, ret, 1);
922 #ifdef DEBUG_PACKET
923 dprintf(" data:");
924 for (i = 0; i < ret; i++)
925 printf(" %.2x", ohci->usb_buf[i]);
926 dprintf("\n");
927 #endif
928 } else {
929 ret = len;
933 /* Writeback */
934 if (ret == len || (dir == OHCI_TD_DIR_IN && ret >= 0 && flag_r)) {
935 /* Transmission succeeded. */
936 if (ret == len) {
937 td.cbp = 0;
938 } else {
939 td.cbp += ret;
940 if ((td.cbp & 0xfff) + ret > 0xfff) {
941 td.cbp &= 0xfff;
942 td.cbp |= td.be & ~0xfff;
945 td.flags |= OHCI_TD_T1;
946 td.flags ^= OHCI_TD_T0;
947 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_NOERROR);
948 OHCI_SET_BM(td.flags, TD_EC, 0);
950 ed->head &= ~OHCI_ED_C;
951 if (td.flags & OHCI_TD_T0)
952 ed->head |= OHCI_ED_C;
953 } else {
954 if (ret >= 0) {
955 dprintf("usb-ohci: Underrun\n");
956 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_DATAUNDERRUN);
957 } else {
958 switch (ret) {
959 case USB_RET_NODEV:
960 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_DEVICENOTRESPONDING);
961 case USB_RET_NAK:
962 dprintf("usb-ohci: got NAK\n");
963 return 1;
964 case USB_RET_STALL:
965 dprintf("usb-ohci: got STALL\n");
966 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_STALL);
967 break;
968 case USB_RET_BABBLE:
969 dprintf("usb-ohci: got BABBLE\n");
970 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_DATAOVERRUN);
971 break;
972 default:
973 fprintf(stderr, "usb-ohci: Bad device response %d\n", ret);
974 OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_UNDEXPETEDPID);
975 OHCI_SET_BM(td.flags, TD_EC, 3);
976 break;
979 ed->head |= OHCI_ED_H;
982 /* Retire this TD */
983 ed->head &= ~OHCI_DPTR_MASK;
984 ed->head |= td.next & OHCI_DPTR_MASK;
985 td.next = ohci->done;
986 ohci->done = addr;
987 i = OHCI_BM(td.flags, TD_DI);
988 if (i < ohci->done_count)
989 ohci->done_count = i;
990 ohci_put_td(addr, &td);
991 return OHCI_BM(td.flags, TD_CC) != OHCI_CC_NOERROR;
994 /* Service an endpoint list. Returns nonzero if active TD were found. */
995 static int ohci_service_ed_list(OHCIState *ohci, uint32_t head, int completion)
997 struct ohci_ed ed;
998 uint32_t next_ed;
999 uint32_t cur;
1000 int active;
1002 active = 0;
1004 if (head == 0)
1005 return 0;
1007 for (cur = head; cur; cur = next_ed) {
1008 if (!ohci_read_ed(cur, &ed)) {
1009 fprintf(stderr, "usb-ohci: ED read error at %x\n", cur);
1010 return 0;
1013 next_ed = ed.next & OHCI_DPTR_MASK;
1015 if ((ed.head & OHCI_ED_H) || (ed.flags & OHCI_ED_K)) {
1016 uint32_t addr;
1017 /* Cancel pending packets for ED that have been paused. */
1018 addr = ed.head & OHCI_DPTR_MASK;
1019 if (ohci->async_td && addr == ohci->async_td) {
1020 usb_cancel_packet(&ohci->usb_packet);
1021 ohci->async_td = 0;
1023 continue;
1026 while ((ed.head & OHCI_DPTR_MASK) != ed.tail) {
1027 #ifdef DEBUG_PACKET
1028 dprintf("ED @ 0x%.8x fa=%u en=%u d=%u s=%u k=%u f=%u mps=%u "
1029 "h=%u c=%u\n head=0x%.8x tailp=0x%.8x next=0x%.8x\n", cur,
1030 OHCI_BM(ed.flags, ED_FA), OHCI_BM(ed.flags, ED_EN),
1031 OHCI_BM(ed.flags, ED_D), (ed.flags & OHCI_ED_S)!= 0,
1032 (ed.flags & OHCI_ED_K) != 0, (ed.flags & OHCI_ED_F) != 0,
1033 OHCI_BM(ed.flags, ED_MPS), (ed.head & OHCI_ED_H) != 0,
1034 (ed.head & OHCI_ED_C) != 0, ed.head & OHCI_DPTR_MASK,
1035 ed.tail & OHCI_DPTR_MASK, ed.next & OHCI_DPTR_MASK);
1036 #endif
1037 active = 1;
1039 if ((ed.flags & OHCI_ED_F) == 0) {
1040 if (ohci_service_td(ohci, &ed))
1041 break;
1042 } else {
1043 /* Handle isochronous endpoints */
1044 if (ohci_service_iso_td(ohci, &ed, completion))
1045 break;
1049 ohci_put_ed(cur, &ed);
1052 return active;
1055 /* Generate a SOF event, and set a timer for EOF */
1056 static void ohci_sof(OHCIState *ohci)
1058 ohci->sof_time = qemu_get_clock(vm_clock);
1059 qemu_mod_timer(ohci->eof_timer, ohci->sof_time + usb_frame_time);
1060 ohci_set_interrupt(ohci, OHCI_INTR_SF);
1063 /* Process Control and Bulk lists. */
1064 static void ohci_process_lists(OHCIState *ohci, int completion)
1066 if ((ohci->ctl & OHCI_CTL_CLE) && (ohci->status & OHCI_STATUS_CLF)) {
1067 if (ohci->ctrl_cur && ohci->ctrl_cur != ohci->ctrl_head)
1068 dprintf("usb-ohci: head %x, cur %x\n",
1069 ohci->ctrl_head, ohci->ctrl_cur);
1070 if (!ohci_service_ed_list(ohci, ohci->ctrl_head, completion)) {
1071 ohci->ctrl_cur = 0;
1072 ohci->status &= ~OHCI_STATUS_CLF;
1076 if ((ohci->ctl & OHCI_CTL_BLE) && (ohci->status & OHCI_STATUS_BLF)) {
1077 if (!ohci_service_ed_list(ohci, ohci->bulk_head, completion)) {
1078 ohci->bulk_cur = 0;
1079 ohci->status &= ~OHCI_STATUS_BLF;
1084 /* Do frame processing on frame boundary */
1085 static void ohci_frame_boundary(void *opaque)
1087 OHCIState *ohci = opaque;
1088 struct ohci_hcca hcca;
1090 cpu_physical_memory_rw(ohci->hcca, (uint8_t *)&hcca, sizeof(hcca), 0);
1092 /* Process all the lists at the end of the frame */
1093 if (ohci->ctl & OHCI_CTL_PLE) {
1094 int n;
1096 n = ohci->frame_number & 0x1f;
1097 ohci_service_ed_list(ohci, le32_to_cpu(hcca.intr[n]), 0);
1100 /* Cancel all pending packets if either of the lists has been disabled. */
1101 if (ohci->async_td &&
1102 ohci->old_ctl & (~ohci->ctl) & (OHCI_CTL_BLE | OHCI_CTL_CLE)) {
1103 usb_cancel_packet(&ohci->usb_packet);
1104 ohci->async_td = 0;
1106 ohci->old_ctl = ohci->ctl;
1107 ohci_process_lists(ohci, 0);
1109 /* Frame boundary, so do EOF stuf here */
1110 ohci->frt = ohci->fit;
1112 /* XXX: endianness */
1113 ohci->frame_number = (ohci->frame_number + 1) & 0xffff;
1114 hcca.frame = cpu_to_le32(ohci->frame_number);
1116 if (ohci->done_count == 0 && !(ohci->intr_status & OHCI_INTR_WD)) {
1117 if (!ohci->done)
1118 abort();
1119 if (ohci->intr & ohci->intr_status)
1120 ohci->done |= 1;
1121 hcca.done = cpu_to_le32(ohci->done);
1122 ohci->done = 0;
1123 ohci->done_count = 7;
1124 ohci_set_interrupt(ohci, OHCI_INTR_WD);
1127 if (ohci->done_count != 7 && ohci->done_count != 0)
1128 ohci->done_count--;
1130 /* Do SOF stuff here */
1131 ohci_sof(ohci);
1133 /* Writeback HCCA */
1134 cpu_physical_memory_rw(ohci->hcca, (uint8_t *)&hcca, sizeof(hcca), 1);
1137 /* Start sending SOF tokens across the USB bus, lists are processed in
1138 * next frame
1140 static int ohci_bus_start(OHCIState *ohci)
1142 ohci->eof_timer = qemu_new_timer(vm_clock,
1143 ohci_frame_boundary,
1144 ohci);
1146 if (ohci->eof_timer == NULL) {
1147 fprintf(stderr, "usb-ohci: %s: qemu_new_timer failed\n", ohci->name);
1148 /* TODO: Signal unrecoverable error */
1149 return 0;
1152 dprintf("usb-ohci: %s: USB Operational\n", ohci->name);
1154 ohci_sof(ohci);
1156 return 1;
1159 /* Stop sending SOF tokens on the bus */
1160 static void ohci_bus_stop(OHCIState *ohci)
1162 if (ohci->eof_timer)
1163 qemu_del_timer(ohci->eof_timer);
1164 ohci->eof_timer = NULL;
1167 /* Sets a flag in a port status register but only set it if the port is
1168 * connected, if not set ConnectStatusChange flag. If flag is enabled
1169 * return 1.
1171 static int ohci_port_set_if_connected(OHCIState *ohci, int i, uint32_t val)
1173 int ret = 1;
1175 /* writing a 0 has no effect */
1176 if (val == 0)
1177 return 0;
1179 /* If CurrentConnectStatus is cleared we set
1180 * ConnectStatusChange
1182 if (!(ohci->rhport[i].ctrl & OHCI_PORT_CCS)) {
1183 ohci->rhport[i].ctrl |= OHCI_PORT_CSC;
1184 if (ohci->rhstatus & OHCI_RHS_DRWE) {
1185 /* TODO: CSC is a wakeup event */
1187 return 0;
1190 if (ohci->rhport[i].ctrl & val)
1191 ret = 0;
1193 /* set the bit */
1194 ohci->rhport[i].ctrl |= val;
1196 return ret;
1199 /* Set the frame interval - frame interval toggle is manipulated by the hcd only */
1200 static void ohci_set_frame_interval(OHCIState *ohci, uint16_t val)
1202 val &= OHCI_FMI_FI;
1204 if (val != ohci->fi) {
1205 dprintf("usb-ohci: %s: FrameInterval = 0x%x (%u)\n",
1206 ohci->name, ohci->fi, ohci->fi);
1209 ohci->fi = val;
1212 static void ohci_port_power(OHCIState *ohci, int i, int p)
1214 if (p) {
1215 ohci->rhport[i].ctrl |= OHCI_PORT_PPS;
1216 } else {
1217 ohci->rhport[i].ctrl &= ~(OHCI_PORT_PPS|
1218 OHCI_PORT_CCS|
1219 OHCI_PORT_PSS|
1220 OHCI_PORT_PRS);
1224 /* Set HcControlRegister */
1225 static void ohci_set_ctl(OHCIState *ohci, uint32_t val)
1227 uint32_t old_state;
1228 uint32_t new_state;
1230 old_state = ohci->ctl & OHCI_CTL_HCFS;
1231 ohci->ctl = val;
1232 new_state = ohci->ctl & OHCI_CTL_HCFS;
1234 /* no state change */
1235 if (old_state == new_state)
1236 return;
1238 switch (new_state) {
1239 case OHCI_USB_OPERATIONAL:
1240 ohci_bus_start(ohci);
1241 break;
1242 case OHCI_USB_SUSPEND:
1243 ohci_bus_stop(ohci);
1244 dprintf("usb-ohci: %s: USB Suspended\n", ohci->name);
1245 break;
1246 case OHCI_USB_RESUME:
1247 dprintf("usb-ohci: %s: USB Resume\n", ohci->name);
1248 break;
1249 case OHCI_USB_RESET:
1250 ohci_reset(ohci);
1251 dprintf("usb-ohci: %s: USB Reset\n", ohci->name);
1252 break;
1256 static uint32_t ohci_get_frame_remaining(OHCIState *ohci)
1258 uint16_t fr;
1259 int64_t tks;
1261 if ((ohci->ctl & OHCI_CTL_HCFS) != OHCI_USB_OPERATIONAL)
1262 return (ohci->frt << 31);
1264 /* Being in USB operational state guarnatees sof_time was
1265 * set already.
1267 tks = qemu_get_clock(vm_clock) - ohci->sof_time;
1269 /* avoid muldiv if possible */
1270 if (tks >= usb_frame_time)
1271 return (ohci->frt << 31);
1273 tks = muldiv64(1, tks, usb_bit_time);
1274 fr = (uint16_t)(ohci->fi - tks);
1276 return (ohci->frt << 31) | fr;
1280 /* Set root hub status */
1281 static void ohci_set_hub_status(OHCIState *ohci, uint32_t val)
1283 uint32_t old_state;
1285 old_state = ohci->rhstatus;
1287 /* write 1 to clear OCIC */
1288 if (val & OHCI_RHS_OCIC)
1289 ohci->rhstatus &= ~OHCI_RHS_OCIC;
1291 if (val & OHCI_RHS_LPS) {
1292 int i;
1294 for (i = 0; i < ohci->num_ports; i++)
1295 ohci_port_power(ohci, i, 0);
1296 dprintf("usb-ohci: powered down all ports\n");
1299 if (val & OHCI_RHS_LPSC) {
1300 int i;
1302 for (i = 0; i < ohci->num_ports; i++)
1303 ohci_port_power(ohci, i, 1);
1304 dprintf("usb-ohci: powered up all ports\n");
1307 if (val & OHCI_RHS_DRWE)
1308 ohci->rhstatus |= OHCI_RHS_DRWE;
1310 if (val & OHCI_RHS_CRWE)
1311 ohci->rhstatus &= ~OHCI_RHS_DRWE;
1313 if (old_state != ohci->rhstatus)
1314 ohci_set_interrupt(ohci, OHCI_INTR_RHSC);
1317 /* Set root hub port status */
1318 static void ohci_port_set_status(OHCIState *ohci, int portnum, uint32_t val)
1320 uint32_t old_state;
1321 OHCIPort *port;
1323 port = &ohci->rhport[portnum];
1324 old_state = port->ctrl;
1326 /* Write to clear CSC, PESC, PSSC, OCIC, PRSC */
1327 if (val & OHCI_PORT_WTC)
1328 port->ctrl &= ~(val & OHCI_PORT_WTC);
1330 if (val & OHCI_PORT_CCS)
1331 port->ctrl &= ~OHCI_PORT_PES;
1333 ohci_port_set_if_connected(ohci, portnum, val & OHCI_PORT_PES);
1335 if (ohci_port_set_if_connected(ohci, portnum, val & OHCI_PORT_PSS))
1336 dprintf("usb-ohci: port %d: SUSPEND\n", portnum);
1338 if (ohci_port_set_if_connected(ohci, portnum, val & OHCI_PORT_PRS)) {
1339 dprintf("usb-ohci: port %d: RESET\n", portnum);
1340 usb_send_msg(port->port.dev, USB_MSG_RESET);
1341 port->ctrl &= ~OHCI_PORT_PRS;
1342 /* ??? Should this also set OHCI_PORT_PESC. */
1343 port->ctrl |= OHCI_PORT_PES | OHCI_PORT_PRSC;
1346 /* Invert order here to ensure in ambiguous case, device is
1347 * powered up...
1349 if (val & OHCI_PORT_LSDA)
1350 ohci_port_power(ohci, portnum, 0);
1351 if (val & OHCI_PORT_PPS)
1352 ohci_port_power(ohci, portnum, 1);
1354 if (old_state != port->ctrl)
1355 ohci_set_interrupt(ohci, OHCI_INTR_RHSC);
1357 return;
1360 static uint32_t ohci_mem_read(void *ptr, target_phys_addr_t addr)
1362 OHCIState *ohci = ptr;
1363 uint32_t retval;
1365 /* Only aligned reads are allowed on OHCI */
1366 if (addr & 3) {
1367 fprintf(stderr, "usb-ohci: Mis-aligned read\n");
1368 return 0xffffffff;
1369 } else if (addr >= 0x54 && addr < 0x54 + ohci->num_ports * 4) {
1370 /* HcRhPortStatus */
1371 retval = ohci->rhport[(addr - 0x54) >> 2].ctrl | OHCI_PORT_PPS;
1372 } else {
1373 switch (addr >> 2) {
1374 case 0: /* HcRevision */
1375 retval = 0x10;
1376 break;
1378 case 1: /* HcControl */
1379 retval = ohci->ctl;
1380 break;
1382 case 2: /* HcCommandStatus */
1383 retval = ohci->status;
1384 break;
1386 case 3: /* HcInterruptStatus */
1387 retval = ohci->intr_status;
1388 break;
1390 case 4: /* HcInterruptEnable */
1391 case 5: /* HcInterruptDisable */
1392 retval = ohci->intr;
1393 break;
1395 case 6: /* HcHCCA */
1396 retval = ohci->hcca;
1397 break;
1399 case 7: /* HcPeriodCurrentED */
1400 retval = ohci->per_cur;
1401 break;
1403 case 8: /* HcControlHeadED */
1404 retval = ohci->ctrl_head;
1405 break;
1407 case 9: /* HcControlCurrentED */
1408 retval = ohci->ctrl_cur;
1409 break;
1411 case 10: /* HcBulkHeadED */
1412 retval = ohci->bulk_head;
1413 break;
1415 case 11: /* HcBulkCurrentED */
1416 retval = ohci->bulk_cur;
1417 break;
1419 case 12: /* HcDoneHead */
1420 retval = ohci->done;
1421 break;
1423 case 13: /* HcFmInterretval */
1424 retval = (ohci->fit << 31) | (ohci->fsmps << 16) | (ohci->fi);
1425 break;
1427 case 14: /* HcFmRemaining */
1428 retval = ohci_get_frame_remaining(ohci);
1429 break;
1431 case 15: /* HcFmNumber */
1432 retval = ohci->frame_number;
1433 break;
1435 case 16: /* HcPeriodicStart */
1436 retval = ohci->pstart;
1437 break;
1439 case 17: /* HcLSThreshold */
1440 retval = ohci->lst;
1441 break;
1443 case 18: /* HcRhDescriptorA */
1444 retval = ohci->rhdesc_a;
1445 break;
1447 case 19: /* HcRhDescriptorB */
1448 retval = ohci->rhdesc_b;
1449 break;
1451 case 20: /* HcRhStatus */
1452 retval = ohci->rhstatus;
1453 break;
1455 /* PXA27x specific registers */
1456 case 24: /* HcStatus */
1457 retval = ohci->hstatus & ohci->hmask;
1458 break;
1460 case 25: /* HcHReset */
1461 retval = ohci->hreset;
1462 break;
1464 case 26: /* HcHInterruptEnable */
1465 retval = ohci->hmask;
1466 break;
1468 case 27: /* HcHInterruptTest */
1469 retval = ohci->htest;
1470 break;
1472 default:
1473 fprintf(stderr, "ohci_read: Bad offset %x\n", (int)addr);
1474 retval = 0xffffffff;
1478 #ifdef TARGET_WORDS_BIGENDIAN
1479 retval = bswap32(retval);
1480 #endif
1481 return retval;
1484 static void ohci_mem_write(void *ptr, target_phys_addr_t addr, uint32_t val)
1486 OHCIState *ohci = ptr;
1488 #ifdef TARGET_WORDS_BIGENDIAN
1489 val = bswap32(val);
1490 #endif
1492 /* Only aligned reads are allowed on OHCI */
1493 if (addr & 3) {
1494 fprintf(stderr, "usb-ohci: Mis-aligned write\n");
1495 return;
1498 if (addr >= 0x54 && addr < 0x54 + ohci->num_ports * 4) {
1499 /* HcRhPortStatus */
1500 ohci_port_set_status(ohci, (addr - 0x54) >> 2, val);
1501 return;
1504 switch (addr >> 2) {
1505 case 1: /* HcControl */
1506 ohci_set_ctl(ohci, val);
1507 break;
1509 case 2: /* HcCommandStatus */
1510 /* SOC is read-only */
1511 val = (val & ~OHCI_STATUS_SOC);
1513 /* Bits written as '0' remain unchanged in the register */
1514 ohci->status |= val;
1516 if (ohci->status & OHCI_STATUS_HCR)
1517 ohci_reset(ohci);
1518 break;
1520 case 3: /* HcInterruptStatus */
1521 ohci->intr_status &= ~val;
1522 ohci_intr_update(ohci);
1523 break;
1525 case 4: /* HcInterruptEnable */
1526 ohci->intr |= val;
1527 ohci_intr_update(ohci);
1528 break;
1530 case 5: /* HcInterruptDisable */
1531 ohci->intr &= ~val;
1532 ohci_intr_update(ohci);
1533 break;
1535 case 6: /* HcHCCA */
1536 ohci->hcca = val & OHCI_HCCA_MASK;
1537 break;
1539 case 8: /* HcControlHeadED */
1540 ohci->ctrl_head = val & OHCI_EDPTR_MASK;
1541 break;
1543 case 9: /* HcControlCurrentED */
1544 ohci->ctrl_cur = val & OHCI_EDPTR_MASK;
1545 break;
1547 case 10: /* HcBulkHeadED */
1548 ohci->bulk_head = val & OHCI_EDPTR_MASK;
1549 break;
1551 case 11: /* HcBulkCurrentED */
1552 ohci->bulk_cur = val & OHCI_EDPTR_MASK;
1553 break;
1555 case 13: /* HcFmInterval */
1556 ohci->fsmps = (val & OHCI_FMI_FSMPS) >> 16;
1557 ohci->fit = (val & OHCI_FMI_FIT) >> 31;
1558 ohci_set_frame_interval(ohci, val);
1559 break;
1561 case 15: /* HcFmNumber */
1562 break;
1564 case 16: /* HcPeriodicStart */
1565 ohci->pstart = val & 0xffff;
1566 break;
1568 case 17: /* HcLSThreshold */
1569 ohci->lst = val & 0xffff;
1570 break;
1572 case 18: /* HcRhDescriptorA */
1573 ohci->rhdesc_a &= ~OHCI_RHA_RW_MASK;
1574 ohci->rhdesc_a |= val & OHCI_RHA_RW_MASK;
1575 break;
1577 case 19: /* HcRhDescriptorB */
1578 break;
1580 case 20: /* HcRhStatus */
1581 ohci_set_hub_status(ohci, val);
1582 break;
1584 /* PXA27x specific registers */
1585 case 24: /* HcStatus */
1586 ohci->hstatus &= ~(val & ohci->hmask);
1588 case 25: /* HcHReset */
1589 ohci->hreset = val & ~OHCI_HRESET_FSBIR;
1590 if (val & OHCI_HRESET_FSBIR)
1591 ohci_reset(ohci);
1592 break;
1594 case 26: /* HcHInterruptEnable */
1595 ohci->hmask = val;
1596 break;
1598 case 27: /* HcHInterruptTest */
1599 ohci->htest = val;
1600 break;
1602 default:
1603 fprintf(stderr, "ohci_write: Bad offset %x\n", (int)addr);
1604 break;
1608 /* Only dword reads are defined on OHCI register space */
1609 static CPUReadMemoryFunc *ohci_readfn[3]={
1610 ohci_mem_read,
1611 ohci_mem_read,
1612 ohci_mem_read
1615 /* Only dword writes are defined on OHCI register space */
1616 static CPUWriteMemoryFunc *ohci_writefn[3]={
1617 ohci_mem_write,
1618 ohci_mem_write,
1619 ohci_mem_write
1622 static void usb_ohci_init(OHCIState *ohci, int num_ports, int devfn,
1623 qemu_irq irq, enum ohci_type type, const char *name)
1625 int i;
1627 if (usb_frame_time == 0) {
1628 #ifdef OHCI_TIME_WARP
1629 usb_frame_time = ticks_per_sec;
1630 usb_bit_time = muldiv64(1, ticks_per_sec, USB_HZ/1000);
1631 #else
1632 usb_frame_time = muldiv64(1, ticks_per_sec, 1000);
1633 if (ticks_per_sec >= USB_HZ) {
1634 usb_bit_time = muldiv64(1, ticks_per_sec, USB_HZ);
1635 } else {
1636 usb_bit_time = 1;
1638 #endif
1639 dprintf("usb-ohci: usb_bit_time=%lli usb_frame_time=%lli\n",
1640 usb_frame_time, usb_bit_time);
1643 ohci->mem = cpu_register_io_memory(0, ohci_readfn, ohci_writefn, ohci);
1644 ohci->name = name;
1646 ohci->irq = irq;
1647 ohci->type = type;
1649 ohci->num_ports = num_ports;
1650 for (i = 0; i < num_ports; i++) {
1651 qemu_register_usb_port(&ohci->rhport[i].port, ohci, i, ohci_attach);
1654 ohci->async_td = 0;
1655 qemu_register_reset(ohci_reset, ohci);
1656 ohci_reset(ohci);
1659 typedef struct {
1660 PCIDevice pci_dev;
1661 OHCIState state;
1662 } OHCIPCIState;
1664 static void ohci_mapfunc(PCIDevice *pci_dev, int i,
1665 uint32_t addr, uint32_t size, int type)
1667 OHCIPCIState *ohci = (OHCIPCIState *)pci_dev;
1668 cpu_register_physical_memory(addr, size, ohci->state.mem);
1671 void usb_ohci_init_pci(struct PCIBus *bus, int num_ports, int devfn)
1673 OHCIPCIState *ohci;
1675 ohci = (OHCIPCIState *)pci_register_device(bus, "OHCI USB", sizeof(*ohci),
1676 devfn, NULL, NULL);
1677 if (ohci == NULL) {
1678 fprintf(stderr, "usb-ohci: Failed to register PCI device\n");
1679 return;
1682 pci_config_set_vendor_id(ohci->pci_dev.config, PCI_VENDOR_ID_APPLE);
1683 pci_config_set_device_id(ohci->pci_dev.config, 0x003f); // device_id
1684 ohci->pci_dev.config[0x09] = 0x10; /* OHCI */
1685 pci_config_set_class(ohci->pci_dev.config, PCI_CLASS_SERIAL_USB);
1686 ohci->pci_dev.config[0x3d] = 0x01; /* interrupt pin 1 */
1688 usb_ohci_init(&ohci->state, num_ports, devfn, ohci->pci_dev.irq[0],
1689 OHCI_TYPE_PCI, ohci->pci_dev.name);
1691 pci_register_io_region((struct PCIDevice *)ohci, 0, 256,
1692 PCI_ADDRESS_SPACE_MEM, ohci_mapfunc);
1695 void usb_ohci_init_pxa(target_phys_addr_t base, int num_ports, int devfn,
1696 qemu_irq irq)
1698 OHCIState *ohci = (OHCIState *)qemu_mallocz(sizeof(OHCIState));
1700 usb_ohci_init(ohci, num_ports, devfn, irq,
1701 OHCI_TYPE_PXA, "OHCI USB");
1703 cpu_register_physical_memory(base, 0x1000, ohci->mem);