2 * QEMU Sparc SLAVIO aux io port emulation
4 * Copyright (c) 2005 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
32 * This is the auxio port, chip control and system control part of
33 * chip STP2001 (Slave I/O), also produced as NCR89C105. See
34 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
36 * This also includes the PMC CPU idle controller.
40 #define MISC_DPRINTF(fmt, ...) \
41 do { printf("MISC: " fmt , ## __VA_ARGS__); } while (0)
43 #define MISC_DPRINTF(fmt, ...)
46 typedef struct MiscState
{
58 #define SYSCTRL_SIZE 4
60 #define MISC_LEDS 0x01600000
61 #define MISC_CFG 0x01800000
62 #define MISC_DIAG 0x01a00000
63 #define MISC_MDM 0x01b00000
64 #define MISC_SYS 0x01f00000
68 #define AUX2_PWROFF 0x01
69 #define AUX2_PWRINTCLR 0x02
70 #define AUX2_PWRFAIL 0x20
72 #define CFG_PWRINTEN 0x08
74 #define SYS_RESET 0x01
75 #define SYS_RESETSTAT 0x02
77 static void slavio_misc_update_irq(void *opaque
)
79 MiscState
*s
= opaque
;
81 if ((s
->aux2
& AUX2_PWRFAIL
) && (s
->config
& CFG_PWRINTEN
)) {
82 MISC_DPRINTF("Raise IRQ\n");
83 qemu_irq_raise(s
->irq
);
85 MISC_DPRINTF("Lower IRQ\n");
86 qemu_irq_lower(s
->irq
);
90 static void slavio_misc_reset(void *opaque
)
92 MiscState
*s
= opaque
;
94 // Diagnostic and system control registers not cleared in reset
95 s
->config
= s
->aux1
= s
->aux2
= s
->mctrl
= 0;
98 void slavio_set_power_fail(void *opaque
, int power_failing
)
100 MiscState
*s
= opaque
;
102 MISC_DPRINTF("Power fail: %d, config: %d\n", power_failing
, s
->config
);
103 if (power_failing
&& (s
->config
& CFG_PWRINTEN
)) {
104 s
->aux2
|= AUX2_PWRFAIL
;
106 s
->aux2
&= ~AUX2_PWRFAIL
;
108 slavio_misc_update_irq(s
);
111 static void slavio_cfg_mem_writeb(void *opaque
, target_phys_addr_t addr
,
114 MiscState
*s
= opaque
;
116 MISC_DPRINTF("Write config %2.2x\n", val
& 0xff);
117 s
->config
= val
& 0xff;
118 slavio_misc_update_irq(s
);
121 static uint32_t slavio_cfg_mem_readb(void *opaque
, target_phys_addr_t addr
)
123 MiscState
*s
= opaque
;
127 MISC_DPRINTF("Read config %2.2x\n", ret
);
131 static CPUReadMemoryFunc
*slavio_cfg_mem_read
[3] = {
132 slavio_cfg_mem_readb
,
137 static CPUWriteMemoryFunc
*slavio_cfg_mem_write
[3] = {
138 slavio_cfg_mem_writeb
,
143 static void slavio_diag_mem_writeb(void *opaque
, target_phys_addr_t addr
,
146 MiscState
*s
= opaque
;
148 MISC_DPRINTF("Write diag %2.2x\n", val
& 0xff);
149 s
->diag
= val
& 0xff;
152 static uint32_t slavio_diag_mem_readb(void *opaque
, target_phys_addr_t addr
)
154 MiscState
*s
= opaque
;
158 MISC_DPRINTF("Read diag %2.2x\n", ret
);
162 static CPUReadMemoryFunc
*slavio_diag_mem_read
[3] = {
163 slavio_diag_mem_readb
,
168 static CPUWriteMemoryFunc
*slavio_diag_mem_write
[3] = {
169 slavio_diag_mem_writeb
,
174 static void slavio_mdm_mem_writeb(void *opaque
, target_phys_addr_t addr
,
177 MiscState
*s
= opaque
;
179 MISC_DPRINTF("Write modem control %2.2x\n", val
& 0xff);
180 s
->mctrl
= val
& 0xff;
183 static uint32_t slavio_mdm_mem_readb(void *opaque
, target_phys_addr_t addr
)
185 MiscState
*s
= opaque
;
189 MISC_DPRINTF("Read modem control %2.2x\n", ret
);
193 static CPUReadMemoryFunc
*slavio_mdm_mem_read
[3] = {
194 slavio_mdm_mem_readb
,
199 static CPUWriteMemoryFunc
*slavio_mdm_mem_write
[3] = {
200 slavio_mdm_mem_writeb
,
205 static void slavio_aux1_mem_writeb(void *opaque
, target_phys_addr_t addr
,
208 MiscState
*s
= opaque
;
210 MISC_DPRINTF("Write aux1 %2.2x\n", val
& 0xff);
212 // Send a pulse to floppy terminal count line
214 qemu_irq_raise(s
->fdc_tc
);
215 qemu_irq_lower(s
->fdc_tc
);
219 s
->aux1
= val
& 0xff;
222 static uint32_t slavio_aux1_mem_readb(void *opaque
, target_phys_addr_t addr
)
224 MiscState
*s
= opaque
;
228 MISC_DPRINTF("Read aux1 %2.2x\n", ret
);
233 static CPUReadMemoryFunc
*slavio_aux1_mem_read
[3] = {
234 slavio_aux1_mem_readb
,
239 static CPUWriteMemoryFunc
*slavio_aux1_mem_write
[3] = {
240 slavio_aux1_mem_writeb
,
245 static void slavio_aux2_mem_writeb(void *opaque
, target_phys_addr_t addr
,
248 MiscState
*s
= opaque
;
250 val
&= AUX2_PWRINTCLR
| AUX2_PWROFF
;
251 MISC_DPRINTF("Write aux2 %2.2x\n", val
);
252 val
|= s
->aux2
& AUX2_PWRFAIL
;
253 if (val
& AUX2_PWRINTCLR
) // Clear Power Fail int
256 if (val
& AUX2_PWROFF
)
257 qemu_system_shutdown_request();
258 slavio_misc_update_irq(s
);
261 static uint32_t slavio_aux2_mem_readb(void *opaque
, target_phys_addr_t addr
)
263 MiscState
*s
= opaque
;
267 MISC_DPRINTF("Read aux2 %2.2x\n", ret
);
272 static CPUReadMemoryFunc
*slavio_aux2_mem_read
[3] = {
273 slavio_aux2_mem_readb
,
278 static CPUWriteMemoryFunc
*slavio_aux2_mem_write
[3] = {
279 slavio_aux2_mem_writeb
,
284 static void apc_mem_writeb(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
286 MiscState
*s
= opaque
;
288 MISC_DPRINTF("Write power management %2.2x\n", val
& 0xff);
289 qemu_irq_raise(s
->cpu_halt
);
292 static uint32_t apc_mem_readb(void *opaque
, target_phys_addr_t addr
)
296 MISC_DPRINTF("Read power management %2.2x\n", ret
);
300 static CPUReadMemoryFunc
*apc_mem_read
[3] = {
306 static CPUWriteMemoryFunc
*apc_mem_write
[3] = {
312 static uint32_t slavio_sysctrl_mem_readl(void *opaque
, target_phys_addr_t addr
)
314 MiscState
*s
= opaque
;
324 MISC_DPRINTF("Read system control %08x\n", ret
);
328 static void slavio_sysctrl_mem_writel(void *opaque
, target_phys_addr_t addr
,
331 MiscState
*s
= opaque
;
333 MISC_DPRINTF("Write system control %08x\n", val
);
336 if (val
& SYS_RESET
) {
337 s
->sysctrl
= SYS_RESETSTAT
;
338 qemu_system_reset_request();
346 static CPUReadMemoryFunc
*slavio_sysctrl_mem_read
[3] = {
349 slavio_sysctrl_mem_readl
,
352 static CPUWriteMemoryFunc
*slavio_sysctrl_mem_write
[3] = {
355 slavio_sysctrl_mem_writel
,
358 static uint32_t slavio_led_mem_readw(void *opaque
, target_phys_addr_t addr
)
360 MiscState
*s
= opaque
;
370 MISC_DPRINTF("Read diagnostic LED %04x\n", ret
);
374 static void slavio_led_mem_writew(void *opaque
, target_phys_addr_t addr
,
377 MiscState
*s
= opaque
;
379 MISC_DPRINTF("Write diagnostic LED %04x\n", val
& 0xffff);
389 static CPUReadMemoryFunc
*slavio_led_mem_read
[3] = {
391 slavio_led_mem_readw
,
395 static CPUWriteMemoryFunc
*slavio_led_mem_write
[3] = {
397 slavio_led_mem_writew
,
401 static void slavio_misc_save(QEMUFile
*f
, void *opaque
)
403 MiscState
*s
= opaque
;
407 qemu_put_be32s(f
, &tmp
); /* ignored, was IRQ. */
408 qemu_put_8s(f
, &s
->config
);
409 qemu_put_8s(f
, &s
->aux1
);
410 qemu_put_8s(f
, &s
->aux2
);
411 qemu_put_8s(f
, &s
->diag
);
412 qemu_put_8s(f
, &s
->mctrl
);
413 tmp8
= s
->sysctrl
& 0xff;
414 qemu_put_8s(f
, &tmp8
);
417 static int slavio_misc_load(QEMUFile
*f
, void *opaque
, int version_id
)
419 MiscState
*s
= opaque
;
426 qemu_get_be32s(f
, &tmp
);
427 qemu_get_8s(f
, &s
->config
);
428 qemu_get_8s(f
, &s
->aux1
);
429 qemu_get_8s(f
, &s
->aux2
);
430 qemu_get_8s(f
, &s
->diag
);
431 qemu_get_8s(f
, &s
->mctrl
);
432 qemu_get_8s(f
, &tmp8
);
433 s
->sysctrl
= (uint32_t)tmp8
;
437 void *slavio_misc_init(target_phys_addr_t base
, target_phys_addr_t power_base
,
438 target_phys_addr_t aux1_base
,
439 target_phys_addr_t aux2_base
, qemu_irq irq
,
440 qemu_irq cpu_halt
, qemu_irq
**fdc_tc
)
445 s
= qemu_mallocz(sizeof(MiscState
));
448 /* 8 bit registers */
451 io
= cpu_register_io_memory(0, slavio_cfg_mem_read
,
452 slavio_cfg_mem_write
, s
);
453 cpu_register_physical_memory(base
+ MISC_CFG
, MISC_SIZE
, io
);
456 io
= cpu_register_io_memory(0, slavio_diag_mem_read
,
457 slavio_diag_mem_write
, s
);
458 cpu_register_physical_memory(base
+ MISC_DIAG
, MISC_SIZE
, io
);
461 io
= cpu_register_io_memory(0, slavio_mdm_mem_read
,
462 slavio_mdm_mem_write
, s
);
463 cpu_register_physical_memory(base
+ MISC_MDM
, MISC_SIZE
, io
);
465 /* 16 bit registers */
466 io
= cpu_register_io_memory(0, slavio_led_mem_read
,
467 slavio_led_mem_write
, s
);
468 /* ss600mp diag LEDs */
469 cpu_register_physical_memory(base
+ MISC_LEDS
, MISC_SIZE
, io
);
471 /* 32 bit registers */
472 io
= cpu_register_io_memory(0, slavio_sysctrl_mem_read
,
473 slavio_sysctrl_mem_write
, s
);
475 cpu_register_physical_memory(base
+ MISC_SYS
, SYSCTRL_SIZE
, io
);
478 // AUX 1 (Misc System Functions)
480 io
= cpu_register_io_memory(0, slavio_aux1_mem_read
,
481 slavio_aux1_mem_write
, s
);
482 cpu_register_physical_memory(aux1_base
, MISC_SIZE
, io
);
485 // AUX 2 (Software Powerdown Control)
487 io
= cpu_register_io_memory(0, slavio_aux2_mem_read
,
488 slavio_aux2_mem_write
, s
);
489 cpu_register_physical_memory(aux2_base
, MISC_SIZE
, io
);
492 // Power management (APC) XXX: not a Slavio device
494 io
= cpu_register_io_memory(0, apc_mem_read
, apc_mem_write
, s
);
495 cpu_register_physical_memory(power_base
, MISC_SIZE
, io
);
499 s
->cpu_halt
= cpu_halt
;
500 *fdc_tc
= &s
->fdc_tc
;
502 register_savevm("slavio_misc", base
, 1, slavio_misc_save
, slavio_misc_load
,
504 qemu_register_reset(slavio_misc_reset
, 0, s
);
505 slavio_misc_reset(s
);