2 * QEMU ETRAX System Emulator
4 * Copyright (c) 2007 Edgar E. Iglesias, Axis Communications AB.
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 #include "qemu-char.h"
32 #define RW_TR_CTRL 0x00
33 #define RW_TR_DMA_EN 0x04
34 #define RW_REC_CTRL 0x08
36 #define RS_STAT_DIN 0x20
37 #define R_STAT_DIN 0x24
38 #define RW_INTR_MASK 0x2c
39 #define RW_ACK_INTR 0x30
41 #define R_MASKED_INTR 0x38
44 #define STAT_TR_IDLE 22
45 #define STAT_TR_RDY 24
53 target_phys_addr_t base
;
57 /* Control registers. */
59 uint32_t rw_tr_dma_en
;
63 uint32_t rw_intr_mask
;
66 uint32_t r_masked_intr
;
69 static void ser_update_irq(struct etrax_serial_t
*s
)
71 uint32_t o_irq
= s
->r_masked_intr
;
73 s
->r_intr
&= ~(s
->rw_ack_intr
);
74 s
->r_masked_intr
= s
->r_intr
& s
->rw_intr_mask
;
76 if (o_irq
!= s
->r_masked_intr
) {
77 D(printf("irq_mask=%x r_intr=%x rmi=%x airq=%x \n",
78 s
->rw_intr_mask
, s
->r_intr
,
79 s
->r_masked_intr
, s
->rw_ack_intr
));
81 qemu_irq_raise(s
->irq
[0]);
83 qemu_irq_lower(s
->irq
[0]);
89 static uint32_t ser_readb (void *opaque
, target_phys_addr_t addr
)
91 D(CPUState
*env
= opaque
);
92 D(printf ("%s %x\n", __func__
, addr
));
96 static uint32_t ser_readl (void *opaque
, target_phys_addr_t addr
)
98 struct etrax_serial_t
*s
= opaque
;
99 D(CPUState
*env
= s
->env
);
102 switch (addr
& 0xfff)
113 s
->rs_stat_din
&= ~(1 << STAT_DAV
);
119 D(printf("load rw_ack_intr=%x\n", s
->rw_ack_intr
));
126 D(printf("load r_intr=%x\n", s
->r_intr
));
130 D(printf("load r_maked_intr=%x\n", s
->r_masked_intr
));
131 r
= s
->r_masked_intr
;
135 D(printf ("%s %x\n", __func__
, addr
));
142 ser_writeb (void *opaque
, target_phys_addr_t addr
, uint32_t value
)
144 D(struct etrax_serial_t
*s
= opaque
);
145 D(CPUState
*env
= s
->env
);
146 D(printf ("%s %x %x\n", __func__
, addr
, value
));
149 ser_writel (void *opaque
, target_phys_addr_t addr
, uint32_t value
)
151 struct etrax_serial_t
*s
= opaque
;
152 unsigned char ch
= value
;
153 D(CPUState
*env
= s
->env
);
155 switch (addr
& 0xfff)
158 D(printf("rw_tr_ctrl=%x\n", value
));
159 s
->rw_tr_ctrl
= value
;
162 D(printf("rw_tr_dma_en=%x\n", value
));
163 s
->rw_tr_dma_en
= value
;
166 qemu_chr_write(s
->chr
, &ch
, 1);
171 D(printf("rw_ack_intr=%x\n", value
));
172 s
->rw_ack_intr
= value
;
173 if (s
->pending_tx
&& (s
->rw_ack_intr
& 1)) {
176 s
->rw_ack_intr
&= ~1;
180 D(printf("r_intr_mask=%x\n", value
));
181 s
->rw_intr_mask
= value
;
184 D(printf ("%s %x %x\n", __func__
, addr
, value
));
190 static CPUReadMemoryFunc
*ser_read
[] = {
196 static CPUWriteMemoryFunc
*ser_write
[] = {
202 static void serial_receive(void *opaque
, const uint8_t *buf
, int size
)
204 struct etrax_serial_t
*s
= opaque
;
207 s
->rs_stat_din
&= ~0xff;
208 s
->rs_stat_din
|= (buf
[0] & 0xff);
209 s
->rs_stat_din
|= (1 << STAT_DAV
); /* dav. */
213 static int serial_can_receive(void *opaque
)
215 struct etrax_serial_t
*s
= opaque
;
218 /* Is the receiver enabled? */
219 r
= s
->rw_rec_ctrl
& 1;
221 /* Pending rx data? */
222 r
|= !(s
->r_intr
& 8);
226 static void serial_event(void *opaque
, int event
)
231 void etraxfs_ser_init(CPUState
*env
, qemu_irq
*irq
, CharDriverState
*chr
,
232 target_phys_addr_t base
)
234 struct etrax_serial_t
*s
;
237 s
= qemu_mallocz(sizeof *s
);
247 /* transmitter begins ready and idle. */
248 s
->rs_stat_din
|= (1 << STAT_TR_RDY
);
249 s
->rs_stat_din
|= (1 << STAT_TR_IDLE
);
251 qemu_chr_add_handlers(chr
, serial_can_receive
, serial_receive
,
254 ser_regs
= cpu_register_io_memory(0, ser_read
, ser_write
, s
);
255 cpu_register_physical_memory (base
, 0x3c, ser_regs
);