kvm: user: ppc: add stub nmi handler
[qemu-kvm/fedora.git] / hw / pc.h
blobb31bd6eb4954cf00e9f52915bead5f9603617bf9
1 #ifndef HW_PC_H
2 #define HW_PC_H
3 /* PC-style peripherals (also used by other machines). */
5 /* serial.c */
7 SerialState *serial_init(int base, qemu_irq irq, int baudbase,
8 CharDriverState *chr);
9 SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
10 qemu_irq irq, int baudbase,
11 CharDriverState *chr, int ioregister);
12 uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
13 void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
14 uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
15 void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
16 uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
17 void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
19 /* parallel.c */
21 typedef struct ParallelState ParallelState;
22 ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
23 ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
25 /* i8259.c */
27 typedef struct PicState2 PicState2;
28 extern PicState2 *isa_pic;
29 void pic_set_irq(int irq, int level);
30 void pic_set_irq_new(void *opaque, int irq, int level);
31 qemu_irq *i8259_init(qemu_irq parent_irq);
32 void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
33 void *alt_irq_opaque);
34 int pic_read_irq(PicState2 *s);
35 void pic_update_irq(PicState2 *s);
36 uint32_t pic_intack_read(PicState2 *s);
37 void pic_info(void);
38 void irq_info(void);
40 /* APIC */
41 typedef struct IOAPICState IOAPICState;
43 int apic_init(CPUState *env);
44 int apic_accept_pic_intr(CPUState *env);
45 void apic_deliver_pic_intr(CPUState *env, int level);
46 int apic_get_interrupt(CPUState *env);
47 IOAPICState *ioapic_init(void);
48 void ioapic_set_irq(void *opaque, int vector, int level);
50 /* i8254.c */
52 #define PIT_FREQ 1193182
54 typedef struct PITState PITState;
56 PITState *pit_init(int base, qemu_irq irq);
57 void pit_set_gate(PITState *pit, int channel, int val);
58 int pit_get_gate(PITState *pit, int channel);
59 int pit_get_initial_count(PITState *pit, int channel);
60 int pit_get_mode(PITState *pit, int channel);
61 int pit_get_out(PITState *pit, int channel, int64_t current_time);
63 /* i8254-kvm.c */
65 PITState *kvm_pit_init(int base, qemu_irq irq);
67 /* vmport.c */
68 void vmport_init(void);
69 void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);
71 /* vmmouse.c */
72 void *vmmouse_init(void *m);
74 /* pckbd.c */
76 void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
77 void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
78 target_phys_addr_t base, int it_shift);
80 /* mc146818rtc.c */
82 typedef struct RTCState RTCState;
84 RTCState *rtc_init(int base, qemu_irq irq);
85 RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
86 void rtc_set_memory(RTCState *s, int addr, int val);
87 void rtc_set_date(RTCState *s, const struct tm *tm);
89 /* pc.c */
90 extern int fd_bootchk;
92 void ioport_set_a20(int enable);
93 int ioport_get_a20(void);
94 CPUState *pc_new_cpu(int cpu, const char *cpu_model, int pci_enabled);
96 /* acpi.c */
97 extern int acpi_enabled;
98 i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
99 qemu_irq sci_irq);
100 void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
101 void acpi_bios_init(void);
103 /* pcspk.c */
104 void pcspk_init(PITState *);
105 int pcspk_audio_init(AudioState *, qemu_irq *pic);
107 /* piix_pci.c */
108 PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
109 void i440fx_set_smm(PCIDevice *d, int val);
110 int piix3_init(PCIBus *bus, int devfn);
111 void i440fx_init_memory_mappings(PCIDevice *d);
113 extern PCIDevice *piix4_dev;
114 int piix4_init(PCIBus *bus, int devfn);
116 /* vga.c */
117 enum vga_retrace_method {
118 VGA_RETRACE_DUMB,
119 VGA_RETRACE_PRECISE
122 extern enum vga_retrace_method vga_retrace_method;
124 #ifndef TARGET_SPARC
125 #define VGA_RAM_SIZE (16 * 1024 * 1024)
126 #else
127 #define VGA_RAM_SIZE (17 * 1024 * 1024)
128 #endif
130 int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
131 unsigned long vga_ram_offset, int vga_ram_size);
132 int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
133 unsigned long vga_ram_offset, int vga_ram_size,
134 unsigned long vga_bios_offset, int vga_bios_size);
135 int isa_vga_mm_init(DisplayState *ds, uint8_t *vga_ram_base,
136 unsigned long vga_ram_offset, int vga_ram_size,
137 target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
138 int it_shift);
140 /* cirrus_vga.c */
141 void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
142 unsigned long vga_ram_offset, int vga_ram_size);
143 void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
144 unsigned long vga_ram_offset, int vga_ram_size);
146 /* ide.c */
147 void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
148 BlockDriverState *hd0, BlockDriverState *hd1);
149 void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
150 int secondary_ide_enabled);
151 void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
152 qemu_irq *pic);
153 void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
154 qemu_irq *pic);
156 /* ne2000.c */
158 void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
160 /* virtio-net.c */
162 PCIDevice *virtio_net_init(PCIBus *bus, NICInfo *nd, int devfn);
164 /* virtio-blk.h */
165 void *virtio_blk_init(PCIBus *bus, uint16_t vendor, uint16_t device,
166 BlockDriverState *bs);
168 /* extboot.c */
170 void extboot_init(BlockDriverState *bs, int cmd);
172 /* virtio-balloon.h */
173 void *virtio_balloon_init(PCIBus *bus);
175 #endif