1 \input texinfo @c -*-texinfo-*-
3 @setfilename openocd.info
4 @settitle Open On-Chip Debugger (OpenOCD)
5 @dircategory Development
8 * OpenOCD: (openocd). Open On-Chip Debugger.
17 @item Copyright @copyright{} 2008 The OpenOCD Project
18 @item Copyright @copyright{} 2007-2008 Spen @email{spen@@spen-soft.co.uk}
19 @item Copyright @copyright{} 2008 Oyvind Harboe @email{oyvind.harboe@@zylin.com}
20 @item Copyright @copyright{} 2008 Duane Ellis @email{openocd@@duaneellis.com}
24 Permission is granted to copy, distribute and/or modify this document
25 under the terms of the GNU Free Documentation License, Version 1.2 or
26 any later version published by the Free Software Foundation; with no
27 Invariant Sections, with no Front-Cover Texts, and with no Back-Cover
28 Texts. A copy of the license is included in the section entitled ``GNU
29 Free Documentation License''.
34 @title Open On-Chip Debugger (OpenOCD)
35 @subtitle Edition @value{EDITION} for OpenOCD version @value{VERSION}
36 @subtitle @value{UPDATED}
38 @vskip 0pt plus 1filll
45 @node Top, About, , (dir)
48 This manual documents edition @value{EDITION} of the Open On-Chip Debugger
49 (OpenOCD) version @value{VERSION}, @value{UPDATED}.
54 * About:: About OpenOCD.
55 * Developers:: OpenOCD developers
56 * Building:: Building OpenOCD
57 * JTAG Hardware Dongles:: JTAG Hardware Dongles
58 * Running:: Running OpenOCD
59 * Simple Configuration Files:: Simple Configuration Files
60 * Config File Guidelines:: Config File Guidelines
61 * About JIM-Tcl:: About JIM-Tcl
62 * Daemon Configuration:: Daemon Configuration
63 * Interface - Dongle Configuration:: Interface - Dongle Configuration
64 * Reset Configuration:: Reset Configuration
65 * Tap Creation:: Tap Creation
66 * Target Configuration:: Target Configuration
67 * Flash Configuration:: Flash Configuration
68 * General Commands:: General Commands
69 * JTAG Commands:: JTAG Commands
70 * Sample Scripts:: Sample Target Scripts
72 * GDB and OpenOCD:: Using GDB and OpenOCD
73 * TCL scripting API:: Tcl scripting API
74 * Upgrading:: Deprecated/Removed Commands
75 * Target library:: Target library
76 * FAQ:: Frequently Asked Questions
77 * TCL Crash Course:: TCL Crash Course
78 * License:: GNU Free Documentation License
79 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
80 @comment case issue with ``Index.html'' and ``index.html''
81 @comment Occurs when creating ``--html --no-split'' output
82 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
83 * OpenOCD Index:: Main index.
90 The Open On-Chip Debugger (OpenOCD) aims to provide debugging,
91 in-system programming and boundary-scan testing for embedded target
94 @b{JTAG:} OpenOCD uses a ``hardware interface dongle'' to communicate
95 with the JTAG (IEEE 1149.1) complient taps on your target board.
97 @b{Dongles:} OpenOCD currently many types of hardware dongles: USB
98 Based, Parallel Port Based, and other standalone boxes that run
99 OpenOCD internally. See the section titled: @xref{JTAG Hardware
102 @b{GDB Debug:} It allows ARM7 (ARM7TDMI and ARM720t), ARM9 (ARM920t,
103 ARM922t, ARM926ej--s, ARM966e--s), XScale (PXA25x, IXP42x) and
104 Cortex-M3 (Luminary Stellaris LM3 and ST STM32) based cores to be
105 debugged via the GDB Protocol.
107 @b{Flash Programing:} Flash writing is supported for external CFI
108 compatible flashes (Intel and AMD/Spansion command set) and several
109 internal flashes (LPC2000, AT91SAM7, STR7x, STR9x, LM3 and
110 STM32x). Preliminary support for using the LPC3180's NAND flash
111 controller is included.
117 OpenOCD was created by Dominic Rath as part of a diploma thesis written at the
118 University of Applied Sciences Augsburg (@uref{http://www.fh-augsburg.de}).
119 Others interested in improving the state of free and open debug and testing technology
120 are welcome to participate.
122 Other developers have contributed support for additional targets and flashes as well
123 as numerous bugfixes and enhancements. See the AUTHORS file for regular contributors.
125 The main OpenOCD web site is available at @uref{http://openocd.berlios.de/web/}
129 @cindex building OpenOCD
131 If you are interested in getting actual work done rather than building
132 OpenOCD, then check if your interface supplier provides binaries for
133 you. Chances are that that binary is from some SVN version that is more
134 stable than SVN trunk where bleeding edge development takes place.
137 You can download the current SVN version with SVN client of your choice from the
138 following repositories:
140 (@uref{svn://svn.berlios.de/openocd/trunk})
144 (@uref{http://svn.berlios.de/svnroot/repos/openocd/trunk})
146 Using the SVN command line client, you can use the following command to fetch the
147 latest version (make sure there is no (non-svn) directory called "openocd" in the
151 svn checkout svn://svn.berlios.de/openocd/trunk openocd
154 Building OpenOCD requires a recent version of the GNU autotools.
155 On my build system, I'm using autoconf 2.13 and automake 1.9. For building on Windows,
156 you have to use Cygwin. Make sure that your @env{PATH} environment variable contains no
157 other locations with Unix utils (like UnxUtils) - these can't handle the Cygwin
158 paths, resulting in obscure dependency errors (This is an observation I've gathered
159 from the logs of one user - correct me if I'm wrong).
161 You further need the appropriate driver files, if you want to build support for
162 a FTDI FT2232 based interface:
164 @item @b{ftdi2232} libftdi (@uref{http://www.intra2net.com/opensource/ftdi/})
165 @item @b{ftd2xx} libftd2xx (@uref{http://www.ftdichip.com/Drivers/D2XX.htm})
166 @item When using the Amontec JTAGkey, you have to get the drivers from the Amontec
167 homepage (@uref{www.amontec.com}), as the JTAGkey uses a non-standard VID/PID.
170 libftdi is supported under windows. Versions earlier than 0.13 will require patching.
171 see contrib/libftdi for more details.
173 In general, the D2XX driver provides superior performance (several times as fast),
174 but has the draw-back of being binary-only - though that isn't that bad, as it isn't
175 a kernel module, only a user space library.
177 To build OpenOCD (on both Linux and Cygwin), use the following commands:
181 Bootstrap generates the configure script, and prepares building on your system.
185 Configure generates the Makefiles used to build OpenOCD.
189 Make builds OpenOCD, and places the final executable in ./src/.
191 The configure script takes several options, specifying which JTAG interfaces
196 @option{--enable-parport}
198 @option{--enable-parport_ppdev}
200 @option{--enable-parport_giveio}
202 @option{--enable-amtjtagaccel}
204 @option{--enable-ft2232_ftd2xx}
205 @footnote{Using the latest D2XX drivers from FTDI and following their installation
206 instructions, I had to use @option{--enable-ft2232_libftd2xx} for OpenOCD to
209 @option{--enable-ft2232_libftdi}
211 @option{--with-ftd2xx=/path/to/d2xx/}
213 @option{--enable-gw16012}
215 @option{--enable-usbprog}
217 @option{--enable-presto_libftdi}
219 @option{--enable-presto_ftd2xx}
221 @option{--enable-jlink}
224 If you want to access the parallel port using the PPDEV interface you have to specify
225 both the @option{--enable-parport} AND the @option{--enable-parport_ppdev} option since
226 the @option{--enable-parport_ppdev} option actually is an option to the parport driver
227 (see @uref{http://forum.sparkfun.com/viewtopic.php?t=3795} for more info).
229 Cygwin users have to specify the location of the FTDI D2XX package. This should be an
230 absolute path containing no spaces.
232 Linux users should copy the various parts of the D2XX package to the appropriate
233 locations, i.e. /usr/include, /usr/lib.
235 Miscellaneous configure options
239 @option{--enable-gccwarnings} - enable extra gcc warnings during build
242 @node JTAG Hardware Dongles
243 @chapter JTAG Hardware Dongles
252 Defined: @b{dongle}: A small device that plugins into a computer and serves as
253 an adapter .... [snip]
255 In the OpenOCD case, this generally refers to @b{a small adapater} one
256 attaches to your computer via USB or the Parallel Printer Port. The
257 execption being the Zylin ZY1000 which is a small box you attach via
261 @section Choosing a Dongle
263 There are three things you should keep in mind when choosing a dongle.
266 @item @b{Voltage} What voltage is your target? 1.8, 2.8, 3.3, or 5V? Does your dongle support it?
267 @item @b{Connection} Printer Ports - Does your computer have one?
268 @item @b{Connection} Is that long printer bit-bang cable practical?
269 @item @b{RTCK} Do you require RTCK? Also known as ``adaptive clocking''
272 @section Stand alone Systems
274 @b{ZY1000} See: @url{http://www.zylin.com/zy1000.html} Technically, not a
275 dongle, but a standalone box.
277 @section USB FT2232 Based
279 There are many USB jtag dongles on the market, many of them are based
280 on a chip from ``Future Technology Devices International'' (FTDI)
281 known as the FTDI FT2232.
283 See: @url{http://www.ftdichip.com} or @url{http://www.ftdichip.com/Products/FT2232H.htm}
285 As of 28/Nov/2008, the following are supported:
289 @* Link Unknown [not easily verified]
291 @* See: @url{http://www.amontec.com/jtagkey.shtml}
293 @* See: @url{http://www.oocdlink.com} By Joern Kaipf
295 @* See: @url{http://www.signalyzer.com}
296 @item @b{evb_lm3s811}
297 @* See: @url{http://www.luminarymicro.com} - The Luminary Micro Stellaris LM3S811 eval board has an FTD2232C chip built in.
298 @item @b{olimex-jtag}
299 @* See: @url{http://www.olimex.com}
301 @* See: @url{http://www.tincantools.com}
302 @item @b{turtelizer2}
303 @* See: @url{http://www.ethernut.de}, or @url{http://www.ethernut.de/en/hardware/turtelizer/index.html}
305 @* Link: @url{http://www.hitex.com/index.php?id=383}
307 @* Link Unknown [not easily verified]
310 @section USB JLINK based
311 There are several OEM versions of the Segger @b{JLINK} adapter. It is
312 an example of a micro controller based JTAG adapter, it uses an
313 AT91SAM764 internally.
316 @item @b{ATMEL SAMICE} Only works with ATMEL chips!
317 @* Link: @url{http://www.atmel.com/dyn/products/tools_card.asp?tool_id=3892}
318 @item @b{SEGGER JLINK}
319 @* Link: @url{http://www.segger.com/jlink.html}
321 @* Link: @url{http://www.iar.com/website1/1.0.1.0/369/1/index.php}
327 @* Link: @url{http://www.embedded-projects.net/usbprog} - which uses an Atmel MEGA32 and a UBN9604
329 @item @b{USB - Presto}
330 @* Link: @url{http://tools.asix.net/prg_presto.htm}
333 @section IBM PC Parallel Printer Port Based
335 The two well known ``JTAG Parallel Ports'' cables are the Xilnx DLC5
336 and the MacGraigor Wiggler. There are many clones and variations of
341 @item @b{Wiggler} - There are many clones of this.
342 @* Link: @url{http://www.macraigor.com/wiggler.htm}
344 @item @b{DLC5} - From XILINX - There are many clones of this
345 @* Link: Search the web for: ``XILINX DLC5'' - it is no longer
346 produced, PDF schematics are easily found and it is easy to make.
348 @item @b{Amontec - JTAG Accelerator}
349 @* Link: @url{http://www.amontec.com/jtag_accelerator.shtml}
352 @* Link: @url{http://www.gateworks.com/products/avila_accessories/gw16042.php}
355 @* Link: @url{http://www.ccac.rwth-aachen.de/~michaels/index.php/hardware/armjtag}
357 @item @b{Wiggler_ntrst_inverted}
358 @* Yet another variation - See the source code, src/jtag/parport.c
360 @item @b{old_amt_wiggler}
361 @* Unknown - probably not on the market today
364 @* Link: Most likely @url{http://www.olimex.com/dev/arm-jtag.html} [another wiggler clone]
367 @* Link: @url{http://www.amontec.com/chameleon.shtml}
373 @* From Lattice Semiconductor [link unknown]
376 @* From ST Microsystems, link:
377 @url{http://www.st.com/stonline/products/literature/um/7889.pdf}
378 Title: FlashLINK JTAG programing cable for PSD and uPSD
386 @* An EP93xx based linux machine using the GPIO pins directly.
389 @* Like the EP93xx - but an ATMEL AT91RM9200 based solution using the GPIO pins on the chip.
395 @cindex running OpenOCD
397 @cindex --debug_level
401 The @option{--help} option shows:
405 --help | -h display this help
406 --version | -v display OpenOCD version
407 --file | -f use configuration file <name>
408 --search | -s dir to search for config files and scripts
409 --debug | -d set debug level <0-3>
410 --log_output | -l redirect log output to file <name>
411 --command | -c run <command>
414 By default openocd reads the file configuration file ``openocd.cfg''
415 in the current directory. To specify a different (or multiple)
416 configuration file, you can use the ``-f'' option. For example:
419 openocd -f config1.cfg -f config2.cfg -f config3.cfg
422 Once started, OpenOCD runs as a daemon, waiting for connections from
423 clients (Telnet, GDB, Other).
425 If you are having problems, you can enable internal debug messages via
428 Also it is possible to interleave commands w/config scripts using the
429 @option{-c} command line switch.
431 To enable debug output (when reporting problems or working on OpenOCD
432 itself), use the @option{-d} command line switch. This sets the
433 @option{debug_level} to "3", outputting the most information,
434 including debug messages. The default setting is "2", outputting only
435 informational messages, warnings and errors. You can also change this
436 setting from within a telnet or gdb session using @option{debug_level
437 <n>} @xref{debug_level}.
439 You can redirect all output from the daemon to a file using the
440 @option{-l <logfile>} switch.
442 Search paths for config/script files can be added to OpenOCD by using
443 the @option{-s <search>} switch. The current directory and the OpenOCD
444 target library is in the search path by default.
446 Note! OpenOCD will launch the GDB & telnet server even if it can not
447 establish a connection with the target. In general, it is possible for
448 the JTAG controller to be unresponsive until the target is set up
449 correctly via e.g. GDB monitor commands in a GDB init script.
451 @node Simple Configuration Files
452 @chapter Simple Configuration Files
453 @cindex configuration
456 There are 4 basic ways of ``configurating'' openocd to run, they are:
459 @item A small openocd.cfg file which ``sources'' other configuration files
460 @item A monolithic openocd.cfg file
461 @item Many -f filename options on the command line
462 @item Your Mixed Solution
465 @section Small configuration file method
467 This is the prefered method, it is simple and is works well for many
468 people. The developers of OpenOCD would encourage you to use this
469 method. If you create a new configuration please email new
470 configurations to the development list.
472 Here is an example of an openocd.cfg file for an ATMEL at91sam7x256
475 source [find interface/signalyzer.cfg]
477 # Change the default telnet port...
481 # GDB can also flash my flash!
482 gdb_memory_map enable
483 gdb_flash_program enable
485 source [find target/sam7x256.cfg]
488 There are many example configuration scripts you can work with. You
489 should look in the directory: @t{$(INSTALLDIR)/lib/openocd}. You
493 @item @b{board} - eval board level configurations
494 @item @b{interface} - specific dongle configurations
495 @item @b{target} - the target chips
496 @item @b{tcl} - helper scripts
497 @item @b{xscale} - things specific to the xscale.
500 Look first in the ``boards'' area, then the ``targets'' area. Often a board
501 configuration is a good example to work from.
503 @section Many -f filename options
504 Some believe this is a wonderful solution, others find it painful.
506 You can use a series of ``-f filename'' options on the command line,
507 OpenOCD will read each filename in sequence, for example:
510 openocd -f file1.cfg -f file2.cfg -f file2.cfg
513 You can also intermix various commands with the ``-c'' command line
516 @section Monolithic file
517 The ``Monolithic File'' dispenses with all ``source'' statements and
518 puts everything in one self contained (monolithic) file. This is not
521 Please try to ``source'' various files or use the multiple -f
524 @section Advice for you
525 Often, one uses a ``mixed approach''. Where possible, please try to
526 ``source'' common things, and if needed cut/paste parts of the
527 standard distribution configuration files as needed.
529 @b{REMEMBER:} The ``important parts'' of your configuration file are:
532 @item @b{Interface} - Defines the dongle
533 @item @b{Taps} - Defines the JTAG Taps
534 @item @b{GDB Targets} - What GDB talks to
535 @item @b{Flash Programing} - Very Helpful
538 Some key things you should look at and understand are:
541 @item The RESET configuration of your debug environment as a hole
542 @item Is there a ``work area'' that that OpenOCD can use?
543 @* For ARM - work areas mean up to 10x faster downloads.
544 @item For MMU/MPU based ARM chips (ie: ARM9 and later) will that work area still be available?
545 @item For complex targets (multiple chips) the JTAG SPEED becomes an issue.
550 @node Config File Guidelines
551 @chapter Config File Guidelines
553 This section/chapter is aimed at developers and integrators of
554 OpenOCD. These are guidelines for creating new boards and new target
555 configurations as of 28/Nov/2008.
557 However, you the user of OpenOCD should be some what familiar with
558 this section as it should help explain some of the internals of what
559 you might be looking at.
561 The user should find under @t{$(INSTALLDIR)/lib/openocd} the
562 following directories:
566 @*Think JTAG Dongle. Files that configure the jtag dongle go here.
568 @* Thing Circuit Board, PWA, PCB, they go by many names. Board files
569 contain initialization items that are specific to a board - for
570 example: The SDRAM initialization sequence for the board, or the type
571 of external flash and what address it is found at. Any initialization
572 sequence to enable that external flash or sdram should be found in the
573 board file. Boards may also contain multiple targets, ie: Two cpus, or
574 a CPU and an FPGA or CPLD.
576 @* Think CHIP. The ``target'' directory represents a jtag tap (or
577 chip) OpenOCD should control, not a board. Two common types of targets
578 are ARM chips and FPGA or CPLD chips.
581 @b{If needed...} The user in their ``openocd.cfg'' file or the board
582 file might override a specific feature in any of the above files by
583 setting a variable or two before sourcing the target file. Or adding
584 various commands specific to their situation.
586 @section Interface Config Files
588 The user should be able to source one of these files via a command like this:
591 source [find interface/FOOBAR.cfg]
593 openocd -f interface/FOOBAR.cfg
596 A preconfigured interface file should exist for every interface in use
597 today, that said, perhaps some interfaces have only been used by the
598 sole developer who created it.
600 @b{FIXME/NOTE:} We need to add support for a variable like TCL variable
601 tcl_platform(platform), it should be called jim_platform (because it
602 is jim, not real tcl) and it should contain 1 of 3 words: ``linux'',
603 ``cygwin'' or ``mingw''
605 Interface files should be found in @t{$(INSTALLDIR)/lib/openocd/interface}
607 @section Board Config Files
609 @b{Note: BOARD directory NEW as of 28/nov/2008}
611 The user should be able to source one of these files via a command like this:
614 source [find board/FOOBAR.cfg]
616 openocd -f board/FOOBAR.cfg
620 The board file should contain one or more @t{source [find
621 target/FOO.cfg]} statements along with any board specific things.
623 In summery the board files should contain (if present)
626 @item External flash configuration (ie: the flash on CS0)
627 @item SDRAM configuration (size, speed, etc)
628 @item Board specific IO configuration (ie: GPIO pins might disable a 2nd flash)
629 @item Multiple TARGET source statements
630 @item All things that are not ``inside a chip''
631 @item Things inside a chip go in a 'target' file
634 @section Target Config Files
636 The user should be able to source one of these files via a command like this:
639 source [find target/FOOBAR.cfg]
641 openocd -f target/FOOBAR.cfg
644 In summery the target files should contain
649 @item Reset Configuration
651 @item CPU/Chip/CPU-Core Specific features
655 @subsection Important variable names
657 By default, the end user should never need to set these
658 variables. However, if the user needs to override a setting they only
659 need to set the variable in a simple way.
663 @* This gives a name to the overall chip, and is used as part of the
664 tap identifier dotted name.
666 @* By default little - unless the chip or board is not normally used that way.
668 @* When OpenOCD examines the JTAG chain, it will attempt to identify
669 every chip. If the @t{-expected-id} is nonzero, OpenOCD attempts
670 to verify the tap id number verses configuration file and may issue an
671 error or warning like this. The hope is this will help pin point
672 problem openocd configurations.
675 Info: JTAG tap: sam7x256.cpu tap/device found: 0x3f0f0f0f (Manufacturer: 0x787, Part: 0xf0f0, Version: 0x3)
676 Error: ERROR: Tap: sam7x256.cpu - Expected id: 0x12345678, Got: 0x3f0f0f0f
677 Error: ERROR: expected: mfg: 0x33c, part: 0x2345, ver: 0x1
678 Error: ERROR: got: mfg: 0x787, part: 0xf0f0, ver: 0x3
681 @item @b{_TARGETNAME}
682 @* By convention, this variable is created by the target configuration
683 script. The board configuration file may make use of this variable to
684 configure things like a ``reset init'' script, or other things
685 specific to that board and that target.
687 If the chip has 2 targets, use the names @b{_TARGETNAME0},
688 @b{_TARGETNAME1}, ... etc.
690 @b{Remember:} The ``board file'' may include multiple targets.
692 At no time should the name ``target0'' (the default target name if
693 none was specified) be used. The name ``target0'' is a hard coded name
694 - the next target on the board will be some other number.
696 The user (or board file) should reasonably be able to:
699 source [find target/FOO.cfg]
700 $_TARGETNAME configure ... FOO specific parameters
702 source [find target/BAR.cfg]
703 $_TARGETNAME configure ... BAR specific parameters
708 @subsection TCL Variables Guide Line
709 The Full Tcl/Tk language supports ``namespaces'' - JIM-Tcl does not.
711 Thus the rule we follow in OpenOCD is this: Variables that begin with
712 a leading underscore are temporal in nature, and can be modified and
713 used at will within a ?TARGET? configuration file
715 @b{EXAMPLE:} The user should be able to do this:
719 # PXA270 #1 network side, big endian
720 # PXA270 #2 video side, little endian
724 source [find target/pxa270.cfg]
725 # variable: _TARGETNAME = network.cpu
726 # other commands can refer to the "network.cpu" tap.
727 $_TARGETNAME configure .... params for this cpu..
731 source [find target/pxa270.cfg]
732 # variable: _TARGETNAME = video.cpu
733 # other commands can refer to the "video.cpu" tap.
734 $_TARGETNAME configure .... params for this cpu..
738 source [find target/spartan3.cfg]
740 # Since $_TARGETNAME is temporal..
741 # these names still work!
742 network.cpu configure ... params
743 video.cpu configure ... params
747 @subsection Default Value Boiler Plate Code
749 All target configuration files should start with this (or a modified form)
753 if @{ [info exists CHIPNAME] @} @{
754 set _CHIPNAME $CHIPNAME
756 set _CHIPNAME sam7x256
759 if @{ [info exists ENDIAN] @} @{
765 if @{ [info exists CPUTAPID ] @} @{
766 set _CPUTAPID $CPUTAPID
768 set _CPUTAPID 0x3f0f0f0f
773 @subsection Creating Taps
774 After the ``defaults'' are choosen, [see above], the taps are created.
776 @b{SIMPLE example:} such as an Atmel AT91SAM7X256
780 set _TARGETNAME [format "%s.cpu" $_CHIPNAME]
781 jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID
786 This is an SNIP/example for an STR912 - which has 3 internal taps. Key features shown:
789 @item @b{Unform tap names} - See: Tap Naming Convention
790 @item @b{_TARGETNAME} is created at the end where used.
794 if @{ [info exists FLASHTAPID ] @} @{
795 set _FLASHTAPID $FLASHTAPID
797 set _FLASHTAPID 0x25966041
799 jtag newtap $_CHIPNAME flash -irlen 8 -ircapture 0x1 -irmask 0x1 -expected-id $_FLASHTAPID
801 if @{ [info exists CPUTAPID ] @} @{
802 set _CPUTAPID $CPUTAPID
804 set _CPUTAPID 0x25966041
806 jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0xf -irmask 0xe -expected-id $_CPUTAPID
809 if @{ [info exists BSTAPID ] @} @{
810 set _BSTAPID $BSTAPID
812 set _BSTAPID 0x1457f041
814 jtag newtap $_CHIPNAME bs -irlen 5 -ircapture 0x1 -irmask 0x1 -expected-id $_BSTAPID
816 set _TARGETNAME [format "%s.cpu" $_CHIPNAME]
819 @b{Tap Naming Convention}
821 See the command ``jtag newtap'' for detail, but in breif the names you should use are:
829 @item @b{unknownN} - it happens :-(
832 @subsection Reset Configuration
834 Some chips have specific ways the TRST and SRST signals are
835 managed. If these are @b{CHIP SPECIFIC} they go here, if they are
836 @b{BOARD SPECIFIC} they go in the board file.
838 @subsection Work Areas
840 Work areas are small RAM areas used by OpenOCD to speed up downloads,
841 and to download small snippits of code to program flash chips.
843 If the chip includes an form of ``on-chip-ram'' - and many do - define
844 a reasonable work area and use the ``backup'' option.
846 @b{PROBLEMS:} On more complex chips, this ``work area'' may become
847 inaccessable if/when the application code enables or disables the MMU.
849 @subsection ARM Core Specific Hacks
851 If the chip has a DCC, enable it. If the chip is an arm9 with some
852 special high speed download - enable it.
854 If the chip has an ARM ``vector catch'' feature - by defeault enable
855 it for Undefined Instructions, Data Abort, and Prefetch Abort, if the
856 user is really writing a handler for those situations - they can
857 easily disable it. Experiance has shown the ``vector catch'' is
858 helpful - for common programing errors.
860 If present, the MMU, the MPU and the CACHE should be disabled.
862 @subsection Internal Flash Configuration
864 This applies @b{ONLY TO MICROCONTROLLERS} that have flash built in.
866 @b{Never ever} in the ``target configuration file'' define any type of
867 flash that is external to the chip. (For example the BOOT flash on
868 Chip Select 0). The BOOT flash information goes in a board file - not
869 the TARGET (chip) file.
873 @item at91sam7x256 - has 256K flash YES enable it.
874 @item str912 - has flash internal YES enable it.
875 @item imx27 - uses boot flash on CS0 - it goes in the board file.
876 @item pxa270 - again - CS0 flash - it goes in the board file.
880 @chapter About JIM-Tcl
884 OpenOCD includes a small ``TCL Interpreter'' known as JIM-TCL. You can
885 learn more about JIM here: @url{http://jim.berlios.de}
888 @item @b{JIM vrs TCL}
889 @* JIM-TCL is a stripped down version of the well known Tcl language,
890 which can be found here: @url{http://www.tcl.tk}. JIM-Tcl has far
891 fewer features. JIM-Tcl is a single .C file and a single .H file and
892 impliments the basic TCL command set along. In contrast: Tcl 8.6 is a
893 4.2MEG zip file containing 1540 files.
895 @item @b{Missing Features}
896 @* Our practice has been: Add/clone the Real TCL feature if/when
897 needed. We welcome JIM Tcl improvements, not bloat.
900 @* OpenOCD configuration scripts are JIM Tcl Scripts. OpenOCD's
901 command interpretor today (28/nov/2008) is a mixture of (newer)
902 JIM-Tcl commands, and (older) the orginal command interpretor.
905 @* At the openocd telnet command line (or via the GDB mon command) one
906 can type a Tcl for() loop, set variables, etc.
908 @item @b{Historical Note}
909 @* JIM-Tcl was introduced to OpenOCD in Spring 2008.
911 @item @b{Need a Crash Course In TCL?}
912 @* See: @xref{TCL Crash Course}.
916 @node Daemon Configuration
917 @chapter Daemon Configuration
918 The commands here are commonly found inthe openocd.cfg file and are
919 used to specify what TCP/IP ports are used, and how GDB should be
923 This command terminates the configuration stage and
924 enters the normal command mode. This can be useful to add commands to
925 the startup scripts and commands such as resetting the target,
926 programming flash, etc. To reset the CPU upon startup, add "init" and
927 "reset" at the end of the config script or at the end of the OpenOCD
928 command line using the @option{-c} command line switch.
930 If this command does not appear in any startup/configuration file
931 OpenOCD executes the command for you after processing all
932 configuration files and/or command line options.
934 @b{NOTE:} This command normally occurs at or near the end of your
935 openocd.cfg file to force OpenOCD to ``initialize'' and make the
936 targets ready. For example: If your openocd.cfg file needs to
937 read/write memory on your target - the init command must occur before
938 the memory read/write commands.
940 @section TCP/IP Ports
942 @item @b{telnet_port} <@var{number}>
944 @*Intended for a human. Port on which to listen for incoming telnet connections.
946 @item @b{tcl_port} <@var{number}>
948 @*Intended as a machine interface. Port on which to listen for
949 incoming TCL syntax. This port is intended as a simplified RPC
950 connection that can be used by clients to issue commands and get the
951 output from the TCL engine.
953 @item @b{gdb_port} <@var{number}>
955 @*First port on which to listen for incoming GDB connections. The GDB port for the
956 first target will be gdb_port, the second target will listen on gdb_port + 1, and so on.
961 @item @b{gdb_breakpoint_override} <@var{hard|soft|disabled}>
962 @cindex gdb_breakpoint_override
963 @anchor{gdb_breakpoint_override}
964 @*Force breakpoint type for gdb 'break' commands.
965 The raison d'etre for this option is to support GDB GUI's without
966 a hard/soft breakpoint concept where the default OpenOCD and
967 GDB behaviour is not sufficient. Note that GDB will use hardware
968 breakpoints if the memory map has been set up for flash regions.
970 This option replaces older arm7_9 target commands that addressed
973 @item @b{gdb_detach} <@var{resume|reset|halt|nothing}>
975 @*Configures what OpenOCD will do when gdb detaches from the daeman.
976 Default behaviour is <@var{resume}>
978 @item @b{gdb_memory_map} <@var{enable|disable}>
979 @cindex gdb_memory_map
980 @*Set to <@var{enable}> to cause OpenOCD to send the memory configuration to gdb when
981 requested. gdb will then know when to set hardware breakpoints, and program flash
982 using the gdb load command. @option{gdb_flash_program enable} will also need enabling
983 for flash programming to work.
984 Default behaviour is <@var{enable}>
985 @xref{gdb_flash_program}.
987 @item @b{gdb_flash_program} <@var{enable|disable}>
988 @cindex gdb_flash_program
989 @anchor{gdb_flash_program}
990 @*Set to <@var{enable}> to cause OpenOCD to program the flash memory when a
991 vFlash packet is received.
992 Default behaviour is <@var{enable}>
993 @comment END GDB Items
996 @node Interface - Dongle Configuration
997 @chapter Interface - Dongle Configuration
998 Interface commands are normally found in an interface configuration
999 file which is sourced by your openocd.cfg file. These commands tell
1000 OpenOCD what type of JTAG dongle you have and how to talk to it.
1001 @section Simple Complete Interface Examples
1002 @b{A Turtelizer FT2232 Based JTAG Dongle}
1006 ft2232_device_desc "Turtelizer JTAG/RS232 Adapter A"
1007 ft2232_layout turtelizer2
1008 ft2232_vid_pid 0x0403 0xbdc8
1019 parport_cable wiggler
1022 @section Interface Conmmand
1024 The interface command tells OpenOCD what type of jtag dongle you are
1025 using. Depending upon the type of dongle, you may need to have one or
1026 more additional commands.
1030 @item @b{interface} <@var{name}>
1032 @*Use the interface driver <@var{name}> to connect to the
1033 target. Currently supported interfaces are
1038 @* PC parallel port bit-banging (Wigglers, PLD download cable, ...)
1040 @item @b{amt_jtagaccel}
1041 @* Amontec Chameleon in its JTAG Accelerator configuration connected to a PC's EPP
1045 @* FTDI FT2232 (USB) based devices using either the open-source libftdi or the binary only
1046 FTD2XX driver. The FTD2XX is superior in performance, but not available on every
1047 platform. The libftdi uses libusb, and should be portable to all systems that provide
1051 @*Cirrus Logic EP93xx based single-board computer bit-banging (in development)
1054 @* ASIX PRESTO USB JTAG programmer.
1057 @* usbprog is a freely programmable USB adapter.
1060 @* Gateworks GW16012 JTAG programmer.
1063 @* Segger jlink usb adapter
1064 @comment - End parameters
1066 @comment - End Interface
1068 @subsection parport options
1071 @item @b{parport_port} <@var{number}>
1072 @cindex parport_port
1073 @*Either the address of the I/O port (default: 0x378 for LPT1) or the number of
1074 the @file{/dev/parport} device
1076 When using PPDEV to access the parallel port, use the number of the parallel port:
1077 @option{parport_port 0} (the default). If @option{parport_port 0x378} is specified
1078 you may encounter a problem.
1079 @item @b{parport_cable} <@var{name}>
1080 @cindex parport_cable
1081 @*The layout of the parallel port cable used to connect to the target.
1082 Currently supported cables are
1086 The original Wiggler layout, also supported by several clones, such
1087 as the Olimex ARM-JTAG
1090 Same as original wiggler except an led is fitted on D5.
1091 @item @b{wiggler_ntrst_inverted}
1092 @cindex wiggler_ntrst_inverted
1093 Same as original wiggler except TRST is inverted.
1094 @item @b{old_amt_wiggler}
1095 @cindex old_amt_wiggler
1096 The Wiggler configuration that comes with Amontec's Chameleon Programmer. The new
1097 version available from the website uses the original Wiggler layout ('@var{wiggler}')
1100 The Amontec Chameleon's CPLD when operated in configuration mode. This is only used to
1101 program the Chameleon itself, not a connected target.
1104 The Xilinx Parallel cable III.
1107 The parallel port adapter found on the 'Karo Triton 1 Development Board'.
1108 This is also the layout used by the HollyGates design
1109 (see @uref{http://www.lartmaker.nl/projects/jtag/}).
1112 The ST Parallel cable.
1115 Same as original wiggler except SRST and TRST connections reversed and
1116 TRST is also inverted.
1119 Altium Universal JTAG cable.
1121 @item @b{parport_write_on_exit} <@var{on}|@var{off}>
1122 @cindex parport_write_on_exit
1123 @*This will configure the parallel driver to write a known value to the parallel
1124 interface on exiting OpenOCD
1127 @subsection amt_jtagaccel options
1129 @item @b{parport_port} <@var{number}>
1130 @cindex parport_port
1131 @*Either the address of the I/O port (default: 0x378 for LPT1) or the number of the
1132 @file{/dev/parport} device
1134 @subsection ft2232 options
1137 @item @b{ft2232_device_desc} <@var{description}>
1138 @cindex ft2232_device_desc
1139 @*The USB device description of the FTDI FT2232 device. If not
1140 specified, the FTDI default value is used. This setting is only valid
1141 if compiled with FTD2XX support.
1143 @b{TODO:} Confirm the following: On windows the name needs to end with
1144 a ``space A''? Or not? It has to do with the FTD2xx driver. When must
1145 this be added and when must it not be added? Why can't the code in the
1146 interface or in openocd automatically add this if needed? -- Duane.
1148 @item @b{ft2232_serial} <@var{serial-number}>
1149 @cindex ft2232_serial
1150 @*The serial number of the FTDI FT2232 device. If not specified, the FTDI default
1152 @item @b{ft2232_layout} <@var{name}>
1153 @cindex ft2232_layout
1154 @*The layout of the FT2232 GPIO signals used to control output-enables and reset
1155 signals. Valid layouts are
1158 "USBJTAG-1" layout described in the original OpenOCD diploma thesis
1160 Amontec JTAGkey and JTAGkey-tiny
1161 @item @b{signalyzer}
1163 @item @b{olimex-jtag}
1166 American Microsystems M5960
1167 @item @b{evb_lm3s811}
1168 Luminary Micro EVB_LM3S811 as a JTAG interface (not onboard processor), no TRST or
1169 SRST signals on external connector
1172 @item @b{stm32stick}
1173 Hitex STM32 Performance Stick
1174 @item @b{flyswatter}
1175 Tin Can Tools Flyswatter
1176 @item @b{turtelizer2}
1177 egnite Software turtelizer2
1182 @item @b{ft2232_vid_pid} <@var{vid}> <@var{pid}>
1183 @*The vendor ID and product ID of the FTDI FT2232 device. If not specified, the FTDI
1184 default values are used. Multiple <@var{vid}>, <@var{pid}> pairs may be given, eg.
1186 ft2232_vid_pid 0x0403 0xcff8 0x15ba 0x0003
1188 @item @b{ft2232_latency} <@var{ms}>
1189 @*On some systems using ft2232 based JTAG interfaces the FT_Read function call in
1190 ft2232_read() fails to return the expected number of bytes. This can be caused by
1191 USB communication delays and has proved hard to reproduce and debug. Setting the
1192 FT2232 latency timer to a larger value increases delays for short USB packages but it
1193 also reduces the risk of timeouts before receiving the expected number of bytes.
1194 The OpenOCD default value is 2 and for some systems a value of 10 has proved useful.
1197 @subsection ep93xx options
1198 @cindex ep93xx options
1199 Currently, there are no options available for the ep93xx interface.
1203 @item @b{jtag_khz} <@var{reset speed kHz}>
1206 It is debatable if this command belongs here - or in a board
1207 configuration file. In fact, in some situations the jtag speed is
1208 changed during the target initialization process (ie: (1) slow at
1209 reset, (2) program the cpu clocks, (3) run fast)
1211 Speed 0 (khz) selects RTCK method. A non-zero speed is in KHZ. Hence: 3000 is 3mhz.
1213 Not all interfaces support ``rtck''. If the interface device can not
1214 support the rate asked for, or can not translate from kHz to
1215 jtag_speed, then an error is returned.
1217 Make sure the jtag clock is no more than @math{1/6th × CPU-Clock}. This is
1218 especially true for synthesized cores (-S). Also see RTCK.
1220 @b{NOTE: Script writers} If the target chip requires/uses RTCK -
1221 please use the command: 'jtag_rclk FREQ'. This TCL proc (in
1222 startup.tcl) attempts to enable RTCK, if that fails it falls back to
1223 the specified frequency.
1226 # Fall back to 3mhz if RCLK is not supported
1230 @item @b{DEPRICATED} @b{jtag_speed} - please use jtag_khz above.
1232 @*Limit the maximum speed of the JTAG interface. Usually, a value of zero means maximum
1233 speed. The actual effect of this option depends on the JTAG interface used.
1235 The speed used during reset can be adjusted using setting jtag_speed during
1236 pre_reset and post_reset events.
1239 @item wiggler: maximum speed / @var{number}
1240 @item ft2232: 6MHz / (@var{number}+1)
1241 @item amt jtagaccel: 8 / 2**@var{number}
1242 @item jlink: maximum speed in kHz (0-12000), 0 will use RTCK
1243 @comment end speed list.
1246 @comment END command list
1249 @node Reset Configuration
1250 @chapter Reset Configuration
1251 @cindex reset configuration
1253 Every system configuration may require a different reset
1254 configuration. This can also be quite confusing. Please see the
1255 various board files for example.
1257 @section jtag_nsrst_delay <@var{ms}>
1258 @cindex jtag_nsrst_delay
1259 @*How long (in milliseconds) OpenOCD should wait after deasserting
1260 nSRST before starting new JTAG operations.
1262 @section jtag_ntrst_delay <@var{ms}>
1263 @cindex jtag_ntrst_delay
1264 @*Same @b{jtag_nsrst_delay}, but for nTRST
1266 The jtag_n[st]rst_delay options are useful if reset circuitry (like a
1267 big resistor/capacitor, reset supervisor, or on-chip features). This
1268 keeps the signal asserted for some time after the external reset got
1271 @section reset_config
1273 @b{Note:} To maintainer types and integrators. Where exactly the
1274 ``reset configuration'' goes is a good question. It touches several
1275 things at once. In the end, if you have a board file - the board file
1276 should define it and assume 100% that the DONGLE supports
1277 anything. However, that does not mean the target should not also make
1278 not of something the silicon vendor has done inside the
1279 chip. @i{Grr.... nothing is every pretty.}
1283 @item Every JTAG Dongle is slightly different, some dongles impliment reset differently.
1284 @item Every board is also slightly different; some boards tie TRST and SRST together.
1285 @item Every chip is slightly different; some chips internally tie the two signals together.
1286 @item Some may not impliment all of the signals the same way.
1287 @item Some signals might be push-pull, others open-drain/collector.
1289 @b{Best Case:} OpenOCD can hold the SRST (push-button-reset), then
1290 reset the TAP via TRST and send commands through the JTAG tap to halt
1291 the CPU at the reset vector before the 1st instruction is executed,
1292 and finally release the SRST signal.
1293 @*Depending upon your board vendor, your chip vendor, etc, these
1294 signals may have slightly different names.
1296 OpenOCD defines these signals in these terms:
1298 @item @b{TRST} - is Tap Reset - and should reset only the TAP.
1299 @item @b{SRST} - is System Reset - typically equal to a reset push button.
1305 @item @b{reset_config} <@var{signals}> [@var{combination}] [@var{trst_type}] [@var{srst_type}]
1306 @cindex reset_config
1307 @* The @t{reset_config} command tells OpenOCD the reset configuration
1308 of your combination of Dongle, Board, and Chips.
1309 If the JTAG interface provides SRST, but the target doesn't connect
1310 that signal properly, then OpenOCD can't use it. <@var{signals}> can
1311 be @option{none}, @option{trst_only}, @option{srst_only} or
1312 @option{trst_and_srst}.
1314 [@var{combination}] is an optional value specifying broken reset
1315 signal implementations. @option{srst_pulls_trst} states that the
1316 testlogic is reset together with the reset of the system (e.g. Philips
1317 LPC2000, "broken" board layout), @option{trst_pulls_srst} says that
1318 the system is reset together with the test logic (only hypothetical, I
1319 haven't seen hardware with such a bug, and can be worked around).
1320 @option{combined} imples both @option{srst_pulls_trst} and
1321 @option{trst_pulls_srst}. The default behaviour if no option given is
1324 The [@var{trst_type}] and [@var{srst_type}] parameters allow the
1325 driver type of the reset lines to be specified. Possible values are
1326 @option{trst_push_pull} (default) and @option{trst_open_drain} for the
1327 test reset signal, and @option{srst_open_drain} (default) and
1328 @option{srst_push_pull} for the system reset. These values only affect
1329 JTAG interfaces with support for different drivers, like the Amontec
1330 JTAGkey and JTAGAccelerator.
1332 @comment - end command
1338 @chapter Tap Creation
1339 @cindex tap creation
1340 @cindex tap configuration
1342 In order for OpenOCD to control a target, a JTAG tap must be
1345 Commands to create taps are normally found in a configuration file and
1346 are not normally typed by a human.
1348 When a tap is created a @b{dotted.name} is created for the tap. Other
1349 commands use that dotted.name to manipulate or refer to the tap.
1353 @item @b{Debug Target} A tap can be used by a GDB debug target
1354 @item @b{Flash Programing} Some chips program the flash via JTAG
1355 @item @b{Boundry Scan} Some chips support boundry scan.
1359 @section jtag newtap
1360 @b{@t{jtag newtap CHIPNAME TAPNAME configparams ....}}
1365 @cindex tap geometry
1367 @comment START options
1370 @* is a symbolic name of the chip.
1372 @* is a symbol name of a tap present on the chip.
1373 @item @b{Required configparams}
1374 @* Every tap has 3 required configparams, and several ``optional
1375 parameters'', the required parameters are:
1376 @comment START REQUIRED
1378 @item @b{-irlen NUMBER} - the length in bits of the instruction register
1379 @item @b{-ircapture NUMBER} - the ID code capture command.
1380 @item @b{-irmask NUMBER} - the corrisponding mask for the ir register.
1381 @comment END REQUIRED
1383 An example of a FOOBAR Tap
1385 jtag newtap foobar tap -irlen 7 -ircapture 0x42 -irmask 0x55
1387 Creates the tap ``foobar.tap'' with the instruction register (IR) is 7
1388 bits long, during Capture-IR 0x42 is loaded into the IR, and bits
1389 [6,4,2,0] are checked.
1391 FIXME: The IDCODE - this was not used in the old code, it should be?
1393 @item @b{Optional configparams}
1394 @comment START Optional
1396 @item @b{-expected-id NUMBER}
1397 @* By default it is zero. If non-zero represents the
1398 expected tap ID used when the Jtag Chain is examined. See below.
1401 @* By default not specified the tap is enabled. Some chips have a
1402 jtag route controller (JRC) that is used to enable and/or disable
1403 specific jtag taps. You can later enable or disable any JTAG tap via
1404 the command @b{jtag tapenable DOTTED.NAME} or @b{jtag tapdisable
1406 @comment END Optional
1409 @comment END OPTIONS
1412 @comment START NOTES
1414 @item @b{Technically}
1415 @* newtap is a sub command of the ``jtag'' command
1416 @item @b{Big Picture Background}
1417 @*GDB Talks to OpenOCD using the GDB protocol via
1418 tcpip. OpenOCD then uses the JTAG interface (the dongle) to
1419 control the JTAG chain on your board. Your board has one or more chips
1420 in a @i{daisy chain configuration}. Each chip may have one or more
1421 jtag taps. GDB ends up talking via OpenOCD to one of the taps.
1422 @item @b{NAME Rules}
1423 @*Names follow ``C'' symbol name rules (start with alpha ...)
1424 @item @b{TAPNAME - Conventions}
1426 @item @b{tap} - should be used only FPGA or CPLD like devices with a single tap.
1427 @item @b{cpu} - the main cpu of the chip, alternatively @b{foo.arm} and @b{foo.dsp}
1428 @item @b{flash} - if the chip has a flash tap, example: str912.flash
1429 @item @b{bs} - for boundary scan if this is a seperate tap.
1430 @item @b{jrc} - for jtag route controller (example: OMAP3530 found on Beagleboards)
1431 @item @b{unknownN} - where N is a number if you have no idea what the tap is for
1432 @item @b{Other names} - Freescale IMX31 has a SDMA (smart dma) with a JTAG tap, that tap should be called the ``sdma'' tap.
1433 @item @b{When in doubt} - use the chip makers name in their data sheet.
1435 @item @b{DOTTED.NAME}
1436 @* @b{CHIPNAME}.@b{TAPNAME} creates the tap name, aka: the
1437 @b{Dotted.Name} is the @b{CHIPNAME} and @b{TAPNAME} combined with a
1438 dot (period); for example: @b{xilinx.tap}, @b{str912.flash},
1439 @b{omap3530.jrc}, or @b{stm32.cpu} The @b{dotted.name} is used in
1440 numerous other places to refer to various taps.
1442 @* The order this command appears via the config files is
1444 @item @b{Multi Tap Example}
1445 @* This example is based on the ST Microsystems STR912. See the ST
1446 document titled: @b{STR91xFAxxx, Section 3.15 Jtag Interface, Page:
1447 28/102, Figure 3: Jtag chaining inside the STR91xFA}.
1449 @url{http://eu.st.com/stonline/products/literature/ds/13495.pdf}
1450 @*@b{checked: 28/nov/2008}
1452 The diagram shows the TDO pin connects to the flash tap, flash TDI
1453 connects to the CPU debug tap, CPU TDI connects to the boundary scan
1454 tap which then connects to the TDI pin.
1458 # create tap: 'str912.flash'
1459 jtag newtap str912 flash ... params ...
1460 # create tap: 'str912.cpu'
1461 jtag newtap str912 cpu ... params ...
1462 # create tap: 'str912.bs'
1463 jtag newtap str912 bs ... params ...
1466 @item @b{Note: Deprecated} - Index Numbers
1467 @* Prior to 28/nov/2008, JTAG taps where numbered from 0..N this
1468 feature is still present, however its use is highly discouraged and
1469 should not be counted upon.
1470 @item @b{Multiple chips}
1471 @* If your board has multiple chips, you should be
1472 able to @b{source} two configuration files, in the proper order, and
1473 have the taps created in the proper order.
1476 @comment at command level
1477 @comment DOCUMENT old command
1478 @section jtag_device - REMOVED
1480 @b{jtag_device} <@var{IR length}> <@var{IR capture}> <@var{IR mask}> <@var{IDCODE instruction}>
1484 @* @b{Removed: 28/nov/2008} This command has been removed and replaced
1485 by the ``jtag newtap'' command. The documentation remains here so that
1486 one can easily convert the old syntax to the new syntax. About the old
1487 syntax: The old syntax is positional, ie: The 4th parameter is the
1488 ``irmask'' The new syntax requires named prefixes, and supports
1489 additional options, for example ``-irmask 4'' Please refer to the
1490 @b{jtag newtap} command for deails.
1492 OLD: jtag_device 8 0x01 0x0e3 0xfe
1493 NEW: jtag newtap CHIPNAME TAPNAME -irlen 8 -ircapture 0xe3 -irmask 0xfe
1496 @section Enable/Disable Taps
1497 @b{Note:} These commands are intended to be used as a machine/script
1498 interface. Humans might find the ``scan_chain'' command more helpful
1499 when querying the state of the JTAG taps.
1501 @b{By default, all taps are enabled}
1504 @item @b{jtag tapenable} @var{DOTTED.NAME}
1505 @item @b{jtag tapdisable} @var{DOTTED.NAME}
1506 @item @b{jtag tapisenabled} @var{DOTTED.NAME}
1511 @cindex route controller
1513 These commands are used when your target has a JTAG Route controller
1514 that effectively adds or removes a tap from the jtag chain in a
1517 The ``standard way'' to remove a tap would be to place the tap in
1518 bypass mode. But with the advent of modern chips, this is not always a
1519 good solution. Some taps operate slowly, others operate fast, and
1520 there are other JTAG clock syncronization problems one must face. To
1521 solve that problem, the JTAG Route controller was introduced. Rather
1522 then ``bypass'' the tap, the tap is completely removed from the
1523 circuit and skipped.
1526 From OpenOCDs view point, a JTAG TAP is in one of 3 states:
1529 @item @b{Enabled - Not In ByPass} and has a variable bit length
1530 @item @b{Enabled - In ByPass} and has a length of exactly 1 bit.
1531 @item @b{Disabled} and has a length of ZERO and is removed from the circuit.
1534 The IEEE JTAG definition has no concept of a ``disabled'' tap.
1535 @b{Historical note:} this feature was added 28/nov/2008
1537 @b{jtag tapisenabled DOTTED.NAME}
1539 This command return 1 if the named tap is currently enabled, 0 if not.
1540 This command exists so that scripts that manipulate a JRC (like the
1541 Omap3530 has) can determine if OpenOCD thinks a tap is presently
1542 enabled, or disabled.
1545 @node Target Configuration
1546 @chapter Target Configuration
1548 This chapter discusses how to create a GDB Debug Target. Before
1549 creating a ``target'' a JTAG Tap DOTTED.NAME must exist first.
1551 @section targets [NAME]
1552 @b{Note:} This command name is PLURAL - not singular.
1554 With NO parameter, this pural @b{targets} command lists all known
1555 targets in a human friendly form.
1557 With a parameter, this pural @b{targets} command sets the current
1558 target to the given name. (ie: If there are multiple debug targets)
1563 CmdName Type Endian ChainPos State
1564 -- ---------- ---------- ---------- -------- ----------
1565 0: target0 arm7tdmi little 0 halted
1568 @section target COMMANDS
1569 @b{Note:} This command name is SINGULAR - not plural. It is used to
1570 manipulate specific targets, to create targets and other things.
1572 Once a target is created, a TARGETNAME (object) command is created;
1573 see below for details.
1575 The TARGET command accepts these sub-commands:
1577 @item @b{create} .. parameters ..
1578 @* creates a new target, See below for details.
1580 @* Lists all supported target types (perhaps some are not yet in this document).
1582 @* Lists all current debug target names, for example: 'str912.cpu' or 'pxa27.cpu' example usage:
1584 foreach t [target names] {
1585 puts [format "Target: %s\n" $t]
1589 @* Returns the current target. OpenOCD always has, or refers to the ``current target'' in some way.
1590 By default, commands like: ``mww'' (used to write memory) operate on the current target.
1591 @item @b{number} @b{NUMBER}
1592 @* Internally OpenOCD maintains a list of targets - in numerical index
1593 (0..N-1) this command returns the name of the target at index N.
1596 set thename [target number $x]
1597 puts [format "Target %d is: %s\n" $x $thename]
1600 @* Returns the number of targets known to OpenOCD (see number above)
1603 set c [target count]
1604 for { set x 0 } { $x < $c } { incr x } {
1605 # Assuming you have created this function
1606 print_target_details $x
1612 @section TARGETNAME (object) commands
1613 @b{Use:} Once a target is created, an ``object name'' that represents the
1614 target is created. By convention, the target name is identical to the
1615 tap name. In a multiple target system, one can preceed many common
1616 commands with a specific target name and effect only that target.
1618 str912.cpu mww 0x1234 0x42
1619 omap3530.cpu mww 0x5555 123
1622 @b{Model:} The Tcl/Tk language has the concept of object commands. A
1623 good example is a on screen button, once a button is created a button
1624 has a name (a path in TK terms) and that name is useable as a 1st
1625 class command. For example in TK, one can create a button and later
1626 configure it like this:
1630 button .foobar -background red -command @{ foo @}
1632 .foobar configure -foreground blue
1634 set x [.foobar cget -background]
1636 puts [format "The button is %s" $x]
1639 In OpenOCDs terms, the ``target'' is an object just like a Tcl/Tk
1640 button. Commands avaialble as a ``target object'' are:
1642 @comment START targetobj commands.
1644 @item @b{configure} - configure the target; see Target Config/Cget Options below
1645 @item @b{cget} - query the target configuration; see Target Config/Cget Options below
1646 @item @b{curstate} - current target state (running, halt, etc)
1648 @* Intended for a human to see/read the currently configure target events.
1649 @item @b{Various Memory Commands} See the ``mww'' command elsewhere.
1650 @comment start memory
1660 @item @b{Memory To Array, Array To Memory}
1661 @* These are aimed at a machine interface to memory
1663 @item @b{mem2array ARRAYNAME WIDTH ADDRESS COUNT}
1664 @item @b{array2mem ARRAYNAME WIDTH ADDRESS COUNT}
1666 @* @b{ARRAYNAME} is the name of an array variable
1667 @* @b{WIDTH} is 8/16/32 - indicating the memory access size
1668 @* @b{ADDRESS} is the target memory address
1669 @* @b{COUNT} is the number of elements to process
1671 @item @b{Used during ``reset''}
1672 @* These commands are used internally by the OpenOCD scripts to deal
1673 with odd reset situations and are not documented here.
1675 @item @b{arp_examine}
1679 @item @b{arp_waitstate}
1681 @item @b{invoke-event} @b{EVENT-NAME}
1682 @* Invokes the specific event manually for the target
1685 @section Target Events
1686 At various times, certian things happen, or you want to happen.
1690 @item What should happen when GDB connects? Should your target reset?
1691 @item When GDB tries to flash the target, do you need to enable the flash via a special command?
1692 @item During reset, do you need to write to certian memory locations to reconfigure the SDRAM?
1695 All of the above items are handled by target events.
1697 To specify an event action, either during target creation, or later
1698 via ``$_TARGETNAME configure'' see this example.
1700 Syntactially, the option is: ``-event NAME BODY'' where NAME is a
1701 target event name, and BODY is a tcl procedure or string of commands
1704 The programers model is the: ``-command'' option used in Tcl/Tk
1705 buttons and events. Below are two identical examples, the first
1706 creates and invokes small procedure. The second inlines the procedure.
1709 proc my_attach_proc @{ @} @{
1713 mychip.cpu configure -event gdb-attach my_attach_proc
1714 mychip.cpu configure -event gdb-attach @{ puts "Reset..." ; reset halt @}
1720 @item @b{debug-halted}
1721 @* The target has halted for debug reasons (ie: breakpoint)
1722 @item @b{debug-resumed}
1723 @* The target has resumed (ie: gdb said run)
1724 @item @b{early-halted}
1725 @* Occurs early in the halt process
1726 @item @b{examine-end}
1727 @* Currently not used (goal: when JTAG examine completes)
1728 @item @b{examine-start}
1729 @* Currently not used (goal: when JTAG examine starts)
1730 @item @b{gdb-attach}
1731 @* When GDB connects
1732 @item @b{gdb-detach}
1733 @* When GDB disconnects
1735 @* When the taret has halted and GDB is not doing anything (see early halt)
1736 @item @b{gdb-flash-erase-start}
1737 @* Before the GDB flash process tries to erase the flash
1738 @item @b{gdb-flash-erase-end}
1739 @* After the GDB flash process has finished erasing the flash
1740 @item @b{gdb-flash-write-start}
1741 @* Before GDB writes to the flash
1742 @item @b{gdb-flash-write-end}
1743 @* After GDB writes to the flash
1745 @* Before the taret steps, gdb is trying to start/resume the tarfget
1747 @* The target has halted
1748 @item @b{old-gdb_program_config}
1749 @* DO NOT USE THIS: Used internally
1750 @item @b{old-pre_resume}
1751 @* DO NOT USE THIS: Used internally
1752 @item @b{reset-assert-pre}
1753 @* Before reset is asserted on the tap.
1754 @item @b{reset-assert-post}
1755 @* Reset is now asserted on the tap.
1756 @item @b{reset-deassert-pre}
1757 @* Reset is about to be released on the tap
1758 @item @b{reset-deassert-post}
1759 @* Reset has been released on the tap
1761 @* Currently not used.
1762 @item @b{reset-halt-post}
1763 @* Currently not usd
1764 @item @b{reset-halt-pre}
1765 @* Currently not used
1766 @item @b{reset-init}
1767 @* Currently not used
1768 @item @b{reset-start}
1769 @* Currently not used
1770 @item @b{reset-wait-pos}
1771 @* Currently not used
1772 @item @b{reset-wait-pre}
1773 @* Currently not used
1774 @item @b{resume-start}
1775 @* Before any target is resumed
1776 @item @b{resume-end}
1777 @* After all targets have resumed
1781 @* Target has resumed
1785 @section target create
1787 @cindex target creation
1790 @b{target} @b{create} <@var{NAME}> <@var{TYPE}> <@var{PARAMS ...}>
1792 @*This command creates a GDB debug target that refers to a specific JTAG tap.
1793 @comment START params
1796 @* Is the name of the debug target. By convention it should be the tap
1797 DOTTED.NAME, this name is also used to create the target object
1800 @* Specifies the target type, ie: arm7tdmi, or cortexM3. Currently supported targes are:
1801 @comment START types
1818 @*PARAMs are various target configure parameters, the following are manditory
1820 @comment START manditory
1822 @item @b{-endian big|little}
1823 @item @b{-chain-position DOTTED.NAME}
1824 @comment end MANDITORY
1829 @section Target Config/Cget Options
1830 These options can be specified when the target is created, or later
1831 via the configure option or to query the target via cget.
1833 @item @b{-type} - returns the target type
1834 @item @b{-event NAME BODY} see Target events
1835 @item @b{-work-area-virt [ADDRESS]} specify/set the work area
1836 @item @b{-work-area-phys [ADDRESS]} specify/set the work area
1837 @item @b{-work-area-size [ADDRESS]} specify/set the work area
1838 @item @b{-work-area-backup [0|1]} does the work area get backed up
1839 @item @b{-endian [big|little]}
1840 @item @b{-variant [NAME]} some chips have varients openocd needs to know about
1841 @item @b{-chain-position DOTTED.NAME} the tap name this target refers to.
1845 for @{ set x 0 @} @{ $x < [target count] @} @{ incr x @} @{
1846 set name [target number $x]
1847 set y [$name cget -endian]
1848 set z [$name cget -type]
1849 puts [format "Chip %d is %s, Endian: %s, type: %s" $x $y $z]
1853 @section Target Varients
1856 @* Unknown (please write me)
1858 @* Unknown (please write me) (simular to arm7tdmi)
1860 @* Varients: @option{arm920t}, @option{arm922t} and @option{arm940t}
1861 This enables the hardware single-stepping support found on these
1866 @* None (this is also used as the ARM946)
1868 @* use variant <@var{-variant lm3s}> when debugging luminary lm3s targets. This will cause
1869 openocd to use a software reset rather than asserting SRST to avoid a issue with clearing
1870 the debug registers. This is fixed in Fury Rev B, DustDevil Rev B, Tempest, these revisions will
1871 be detected and the normal reset behaviour used.
1873 @* Supported variants are @option{ixp42x}, @option{ixp45x}, @option{ixp46x},@option{pxa250}, @option{pxa255}, @option{pxa26x}.
1875 @* Supported variants are @option{arm1136}, @option{arm1156}, @option{arm1176}
1877 @* Use variant @option{ejtag_srst} when debugging targets that do not
1878 provide a functional SRST line on the EJTAG connector. This causes
1879 openocd to instead use an EJTAG software reset command to reset the
1880 processor. You still need to enable @option{srst} on the reset
1881 configuration command to enable openocd hardware reset functionality.
1882 @comment END varients
1884 @section working_area - Command Removed
1885 @cindex working_area
1886 @*@b{Please use the ``$_TARGETNAME configure -work-area-... parameters instead}
1887 @* This documentation remains because there are existing scripts that
1888 still use this that need to be converted.
1890 working_area target# address size backup| [virtualaddress]
1892 @* The target# is a the 0 based target numerical index.
1894 This command specifies a working area for the debugger to use. This
1895 may be used to speed-up downloads to target memory and flash
1896 operations, or to perform otherwise unavailable operations (some
1897 coprocessor operations on ARM7/9 systems, for example). The last
1898 parameter decides whether the memory should be preserved
1899 (<@var{backup}>) or can simply be overwritten (<@var{nobackup}>). If
1900 possible, use a working_area that doesn't need to be backed up, as
1901 performing a backup slows down operation.
1903 @node Flash Configuration
1904 @chapter Flash Programing
1905 @cindex Flash Configuration
1907 @b{Note:} As of 28/nov/2008 OpenOCD does not know how to program a SPI
1908 flash that a micro may boot from. Perhaps you the reader would like to
1909 contribute support for this.
1913 @item Configure via the command @b{flash bank}
1914 @* Normally this is done in a configuration file.
1915 @item Operate on the flash via @b{flash SOMECOMMAND}
1916 @* Often commands to manipulate the flash are typed by a human, or run
1917 via a script in some automated way. For example: To program the boot
1918 flash on your board.
1920 @* Flashing via GDB requires the flash be configured via ``flash
1921 bank'', and the GDB flash features be enabled. See the Daemon
1922 configuration section for more details.
1925 @section Flash commands
1926 @cindex Flash commands
1927 @subsection flash banks
1930 @*List configured flash banks
1931 @*@b{NOTE:} the singular form: 'flash bank' is used to configure the flash banks.
1932 @subsection flash info
1933 @b{flash info} <@var{num}>
1935 @*Print info about flash bank <@option{num}>
1936 @subsection flash probe
1937 @b{flash probe} <@var{num}>
1939 @*Identify the flash, or validate the parameters of the configured flash. Operation
1940 depends on the flash type.
1941 @subsection flash erase_check
1942 @b{flash erase_check} <@var{num}>
1943 @cindex flash erase_check
1944 @*Check erase state of sectors in flash bank <@var{num}>. This is the only operation that
1945 updates the erase state information displayed by @option{flash info}. That means you have
1946 to issue an @option{erase_check} command after erasing or programming the device to get
1947 updated information.
1948 @subsection flash protect_check
1949 @b{flash protect_check} <@var{num}>
1950 @cindex flash protect_check
1951 @*Check protection state of sectors in flash bank <num>.
1952 @option{flash erase_sector} using the same syntax.
1953 @subsection fash erase_sector
1954 @b{flash erase_sector} <@var{num}> <@var{first}> <@var{last}>
1955 @cindex flash erase_sector
1956 @anchor{flash erase_sector}
1957 @*Erase sectors at bank <@var{num}>, starting at sector <@var{first}> up to and including
1958 <@var{last}>. Sector numbering starts at 0. Depending on the flash type, erasing may
1959 require the protection to be disabled first (e.g. Intel Advanced Bootblock flash using
1961 @subsection flash erase_address
1962 @b{flash erase_address} <@var{address}> <@var{length}>
1963 @cindex flash erase_address
1964 @*Erase sectors starting at <@var{address}> for <@var{length}> bytes
1965 @subsection flash write_bank
1966 @b{flash write_bank} <@var{num}> <@var{file}> <@var{offset}>
1967 @cindex flash write_bank
1968 @anchor{flash write_bank}
1969 @*Write the binary <@var{file}> to flash bank <@var{num}>, starting at
1970 <@option{offset}> bytes from the beginning of the bank.
1971 @subsection flash write_image
1972 @b{flash write_image} [@var{erase}] <@var{file}> [@var{offset}] [@var{type}]
1973 @cindex flash write_image
1974 @anchor{flash write_image}
1975 @*Write the image <@var{file}> to the current target's flash bank(s). A relocation
1976 [@var{offset}] can be specified and the file [@var{type}] can be specified
1977 explicitly as @option{bin} (binary), @option{ihex} (Intel hex), @option{elf}
1978 (ELF file) or @option{s19} (Motorola s19). Flash memory will be erased prior to programming
1979 if the @option{erase} parameter is given.
1980 @subsection flash protect
1981 @b{flash protect} <@var{num}> <@var{first}> <@var{last}> <@option{on}|@option{off}>
1982 @cindex flash protect
1983 @*Enable (@var{on}) or disable (@var{off}) protection of flash sectors <@var{first}> to
1984 <@var{last}> of @option{flash bank} <@var{num}>.
1986 @subsection mFlash commands
1987 @cindex mFlash commands
1989 @item @b{mflash probe}
1990 @cindex mflash probe
1992 @item @b{mflash write} <@var{num}> <@var{file}> <@var{offset}>
1993 @cindex mflash write
1994 Write the binary <@var{file}> to mflash bank <@var{num}>, starting at
1995 <@var{offset}> bytes from the beginning of the bank.
1996 @item @b{mflash dump} <@var{num}> <@var{file}> <@var{offset}> <@var{size}>
1998 Dump <size> bytes, starting at <@var{offset}> bytes from the beginning of the <@var{num}> bank
2002 @section flash bank command
2003 The @b{flash bank} command is used to configure one or more flash chips (or banks in openocd terms)
2006 @b{flash bank} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}>
2007 <@var{bus_width}> <@var{target#}> [@var{driver_options ...}]
2010 @*Configures a flash bank at <@var{base}> of <@var{size}> bytes and <@var{chip_width}>
2011 and <@var{bus_width}> bytes using the selected flash <driver>.
2013 @subsection External Flash - cfi options
2015 CFI flash are external flash chips - often they are connected to a
2016 specific chip select on the micro. By default at hard reset most
2017 micros have the ablity to ``boot'' from some flash chip - typically
2018 attached to the chips CS0 pin.
2020 For other chip selects: OpenOCD does not know how to configure, or
2021 access a specific chip select. Instead you the human might need to via
2022 other commands (like: mww) configure additional chip selects, or
2023 perhaps configure a GPIO pin that controls the ``write protect'' pin
2026 @b{flash bank cfi} <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}>
2027 <@var{target#}> [@var{jedec_probe}|@var{x16_as_x8}]
2028 @*CFI flashes require the number of the target they're connected to as an additional
2029 argument. The CFI driver makes use of a working area (specified for the target)
2030 to significantly speed up operation.
2032 @var{chip_width} and @var{bus_width} are specified in bytes.
2034 The @var{jedec_probe} option is used to detect certain non-CFI flash roms, like AM29LV010 and similar types.
2038 @subsection Internal Flash (Micro Controllers)
2039 @subsubsection lpc2000 options
2040 @cindex lpc2000 options
2042 @b{flash bank lpc2000} <@var{base}> <@var{size}> 0 0 <@var{target#}> <@var{variant}>
2043 <@var{clock}> [@var{calc_checksum}]
2044 @*LPC flashes don't require the chip and bus width to be specified. Additional
2045 parameters are the <@var{variant}>, which may be @var{lpc2000_v1} (older LPC21xx and LPC22xx)
2046 or @var{lpc2000_v2} (LPC213x, LPC214x, LPC210[123], LPC23xx and LPC24xx), the number
2047 of the target this flash belongs to (first is 0), the frequency at which the core
2048 is currently running (in kHz - must be an integral number), and the optional keyword
2049 @var{calc_checksum}, telling the driver to calculate a valid checksum for the exception
2053 @subsubsection at91sam7 options
2054 @cindex at91sam7 options
2056 @b{flash bank at91sam7} 0 0 0 0 <@var{target#}>
2057 @*AT91SAM7 flashes only require the @var{target#}, all other values are looked up after
2058 reading the chip-id and type.
2060 @subsubsection str7 options
2061 @cindex str7 options
2063 @b{flash bank str7x} <@var{base}> <@var{size}> 0 0 <@var{target#}> <@var{variant}>
2064 @*variant can be either STR71x, STR73x or STR75x.
2066 @subsubsection str9 options
2067 @cindex str9 options
2069 @b{flash bank str9x} <@var{base}> <@var{size}> 0 0 <@var{target#}>
2070 @*The str9 needs the flash controller to be configured prior to Flash programming, eg.
2072 str9x flash_config 0 4 2 0 0x80000
2074 This will setup the BBSR, NBBSR, BBADR and NBBADR registers respectively.
2076 @subsubsection str9 options (str9xpec driver)
2078 @b{flash bank str9xpec} <@var{base}> <@var{size}> 0 0 <@var{target#}>
2079 @*Before using the flash commands the turbo mode will need enabling using str9xpec
2080 @option{enable_turbo} <@var{num>.}
2082 Only use this driver for locking/unlocking the device or configuring the option bytes.
2083 Use the standard str9 driver for programming.
2085 @subsubsection stellaris (LM3Sxxx) options
2086 @cindex stellaris (LM3Sxxx) options
2088 @b{flash bank stellaris} <@var{base}> <@var{size}> 0 0 <@var{target#}>
2089 @*stellaris flash plugin only require the @var{target#}.
2091 @subsubsection stm32x options
2092 @cindex stm32x options
2094 @b{flash bank stm32x} <@var{base}> <@var{size}> 0 0 <@var{target#}>
2095 @*stm32x flash plugin only require the @var{target#}.
2097 @subsubsection aduc702x options
2098 @cindex aduc702x options
2100 @b{flash bank aduc702x} <@var{base}> <@var{size}> 0 0 <@var{target#}>
2101 @*aduc702x flash plugin require the flash @var{base}, @var{size} and @var{target#}.
2103 @subsection mFlash configuration
2104 @cindex mFlash configuration
2105 @b{mflash bank} <@var{soc}> <@var{base}> <@var{chip_width}> <@var{bus_width}>
2106 <@var{RST pin}> <@var{WP pin}> <@var{DPD pin}> <@var{target #}>
2108 @*Configures a mflash for <@var{soc}> host bank at
2109 <@var{base}>. <@var{chip_width}> and <@var{bus_width}> are bytes
2110 order. Pin number format is dependent on host GPIO calling convention.
2111 If WP or DPD pin was not used, write -1. Currently, mflash bank
2112 support s3c2440 and pxa270.
2114 (ex. of s3c2440) mflash <@var{RST pin}> is GPIO B1, <@var{WP pin}> and <@var{DPD pin}> are not used.
2116 mflash bank s3c2440 0x10000000 2 2 1b -1 -1 0
2118 (ex. of pxa270) mflash <@var{RST pin}> is GPIO 43, <@var{DPD pin}> is not used and <@var{DPD pin}> is GPIO 51.
2120 mflash bank pxa270 0x08000000 2 2 43 -1 51 0
2123 @section Micro Controller Specific Flash Commands
2125 @subsection AT91SAM7 specific commands
2126 @cindex AT91SAM7 specific commands
2127 The flash configuration is deduced from the chip identification register. The flash
2128 controller handles erases automatically on a page (128/265 byte) basis so erase is
2129 not necessary for flash programming. AT91SAM7 processors with less than 512K flash
2130 only have a single flash bank embedded on chip. AT91SAM7xx512 have two flash planes
2131 that can be erased separatly. Only an EraseAll command is supported by the controller
2132 for each flash plane and this is called with
2134 @item @b{flash erase} <@var{num}> @var{first_plane} @var{last_plane}
2135 @*bulk erase flash planes first_plane to last_plane.
2136 @item @b{at91sam7 gpnvm} <@var{num}> <@var{bit}> <@option{set}|@option{clear}>
2137 @cindex at91sam7 gpnvm
2138 @*set or clear a gpnvm bit for the processor
2141 @subsection STR9 specific commands
2142 @cindex STR9 specific commands
2143 These are flash specific commands when using the str9xpec driver.
2145 @item @b{str9xpec enable_turbo} <@var{num}>
2146 @cindex str9xpec enable_turbo
2147 @*enable turbo mode, simply this will remove the str9 from the chain and talk
2148 directly to the embedded flash controller.
2149 @item @b{str9xpec disable_turbo} <@var{num}>
2150 @cindex str9xpec disable_turbo
2151 @*restore the str9 into jtag chain.
2152 @item @b{str9xpec lock} <@var{num}>
2153 @cindex str9xpec lock
2154 @*lock str9 device. The str9 will only respond to an unlock command that will
2156 @item @b{str9xpec unlock} <@var{num}>
2157 @cindex str9xpec unlock
2158 @*unlock str9 device.
2159 @item @b{str9xpec options_read} <@var{num}>
2160 @cindex str9xpec options_read
2161 @*read str9 option bytes.
2162 @item @b{str9xpec options_write} <@var{num}>
2163 @cindex str9xpec options_write
2164 @*write str9 option bytes.
2167 @subsection STR9 configuration
2168 @cindex STR9 configuration
2170 @item @b{str9x flash_config} <@var{bank}> <@var{BBSR}> <@var{NBBSR}>
2171 <@var{BBADR}> <@var{NBBADR}>
2172 @cindex str9x flash_config
2173 @*Configure str9 flash controller.
2175 eg. str9x flash_config 0 4 2 0 0x80000
2177 BBSR - Boot Bank Size register
2178 NBBSR - Non Boot Bank Size register
2179 BBADR - Boot Bank Start Address register
2180 NBBADR - Boot Bank Start Address register
2184 @subsection STR9 option byte configuration
2185 @cindex STR9 option byte configuration
2187 @item @b{str9xpec options_cmap} <@var{num}> <@option{bank0}|@option{bank1}>
2188 @cindex str9xpec options_cmap
2189 @*configure str9 boot bank.
2190 @item @b{str9xpec options_lvdthd} <@var{num}> <@option{2.4v}|@option{2.7v}>
2191 @cindex str9xpec options_lvdthd
2192 @*configure str9 lvd threshold.
2193 @item @b{str9xpec options_lvdsel} <@var{num}> <@option{vdd}|@option{vdd_vddq}>
2194 @cindex str9xpec options_lvdsel
2195 @*configure str9 lvd source.
2196 @item @b{str9xpec options_lvdwarn} <@var{bank}> <@option{vdd}|@option{vdd_vddq}>
2197 @cindex str9xpec options_lvdwarn
2198 @*configure str9 lvd reset warning source.
2201 @subsection STM32x specific commands
2202 @cindex STM32x specific commands
2204 These are flash specific commands when using the stm32x driver.
2206 @item @b{stm32x lock} <@var{num}>
2208 @*lock stm32 device.
2209 @item @b{stm32x unlock} <@var{num}>
2210 @cindex stm32x unlock
2211 @*unlock stm32 device.
2212 @item @b{stm32x options_read} <@var{num}>
2213 @cindex stm32x options_read
2214 @*read stm32 option bytes.
2215 @item @b{stm32x options_write} <@var{num}> <@option{SWWDG}|@option{HWWDG}>
2216 <@option{RSTSTNDBY}|@option{NORSTSTNDBY}> <@option{RSTSTOP}|@option{NORSTSTOP}>
2217 @cindex stm32x options_write
2218 @*write stm32 option bytes.
2219 @item @b{stm32x mass_erase} <@var{num}>
2220 @cindex stm32x mass_erase
2221 @*mass erase flash memory.
2224 @subsection Stellaris specific commands
2225 @cindex Stellaris specific commands
2227 These are flash specific commands when using the Stellaris driver.
2229 @item @b{stellaris mass_erase} <@var{num}>
2230 @cindex stellaris mass_erase
2231 @*mass erase flash memory.
2235 @node General Commands
2236 @chapter General Commands
2239 The commands documented in this chapter here are common commands that
2240 you a human may want to type and see the output of. Configuration type
2241 commands are documented elsewhere.
2245 @item @b{Source Of Commands}
2246 @* OpenOCD commands can occur in a configuration script (discussed
2247 elsewhere) or typed manually by a human or supplied programatically,
2248 or via one of several Tcp/Ip Ports.
2250 @item @b{From the human}
2251 @* A human should interact with the Telnet interface (default port: 4444,
2252 or via GDB, default port 3333)
2254 To issue commands from within a GDB session, use the @option{monitor}
2255 command, e.g. use @option{monitor poll} to issue the @option{poll}
2256 command. All output is relayed through the GDB session.
2258 @item @b{Machine Interface}
2259 The TCL interface intent is to be a machine interface. The default TCL
2264 @section Daemon Commands
2267 @b{sleep} <@var{msec}>
2269 @*Wait for n milliseconds before resuming. Useful in connection with script files
2270 (@var{script} command and @var{target_script} configuration).
2275 @*Close the OpenOCD daemon, disconnecting all clients (GDB, Telnet, Other).
2277 @subsection debug_level [@var{n}]
2279 @anchor{debug_level}
2280 @*Display or adjust debug level to n<0-3>
2282 @subsection fast [@var{enable|disable}]
2284 @*Default disabled. Set default behaviour of OpenOCD to be "fast and dangerous". For instance ARM7/9 DCC memory
2285 downloads and fast memory access will work if the JTAG interface isn't too fast and
2286 the core doesn't run at a too low frequency. Note that this option only changes the default
2287 and that the indvidual options, like DCC memory downloads, can be enabled and disabled
2290 The target specific "dangerous" optimisation tweaking options may come and go
2291 as more robust and user friendly ways are found to ensure maximum throughput
2292 and robustness with a minimum of configuration.
2294 Typically the "fast enable" is specified first on the command line:
2297 openocd -c "fast enable" -c "interface dummy" -f target/str710.cfg
2300 @subsection log_output <@var{file}>
2302 @*Redirect logging to <file> (default: stderr)
2304 @subsection script <@var{file}>
2306 @*Execute commands from <file>
2307 Also see: ``source [find FILENAME]''
2309 @section Target state handling
2310 @subsection power <@var{on}|@var{off}>
2312 @*Turn power switch to target on/off.
2313 No arguments: print status.
2314 Not all interfaces support this.
2316 @subsection reg [@option{#}|@option{name}] [value]
2318 @*Access a single register by its number[@option{#}] or by its [@option{name}].
2319 No arguments: list all available registers for the current target.
2320 Number or name argument: display a register
2321 Number or name and value arguments: set register value
2323 @subsection poll [@option{on}|@option{off}]
2325 @*Poll the target for its current state. If the target is in debug mode, architecture
2326 specific information about the current state is printed. An optional parameter
2327 allows continuous polling to be enabled and disabled.
2329 @subsection halt [@option{ms}]
2331 @*Send a halt request to the target and wait for it to halt for up to [@option{ms}] milliseconds.
2332 Default [@option{ms}] is 5 seconds if no arg given.
2333 Optional arg @option{ms} is a timeout in milliseconds. Using 0 as the [@option{ms}]
2334 will stop OpenOCD from waiting.
2336 @subsection wait_halt [@option{ms}]
2338 @*Wait for the target to enter debug mode. Optional [@option{ms}] is
2339 a timeout in milliseconds. Default [@option{ms}] is 5 seconds if no
2342 @subsection resume [@var{address}]
2344 @*Resume the target at its current code position, or at an optional address.
2345 OpenOCD will wait 5 seconds for the target to resume.
2347 @subsection step [@var{address}]
2349 @*Single-step the target at its current code position, or at an optional address.
2351 @subsection reset [@option{run}|@option{halt}|@option{init}]
2353 @*Perform a hard-reset. The optional parameter specifies what should happen after the reset.
2355 With no arguments a "reset run" is executed
2359 @*Let the target run.
2362 @*Immediately halt the target (works only with certain configurations).
2365 @*Immediately halt the target, and execute the reset script (works only with certain
2369 @subsection soft_reset_halt
2371 @*Requesting target halt and executing a soft reset. This often used
2372 when a target cannot be reset and halted. The target, after reset is
2373 released begins to execute code. OpenOCD attempts to stop the CPU and
2374 then sets the Program counter back at the reset vector. Unfortunatlly
2375 that code that was executed may have left hardware in an unknown
2379 @section Memory access commands
2381 display available ram memory.
2382 @subsection Memory Peek/Poke type commands
2383 These commands allow accesses of a specific size to the memory
2384 system. Often these are used to configure the current target in some
2385 special way. For example - one may need to write certian values to the
2386 SDRAM controller to enable SDRAM.
2389 @item To change the current target see the ``targets'' (plural) command
2390 @item In system level scripts these commands are depricated, please use the TARGET object versions.
2394 @item @b{mdw} <@var{addr}> [@var{count}]
2396 @*display memory words (32bit)
2397 @item @b{mdh} <@var{addr}> [@var{count}]
2399 @*display memory half-words (16bit)
2400 @item @b{mdb} <@var{addr}> [@var{count}]
2402 @*display memory bytes (8bit)
2403 @item @b{mww} <@var{addr}> <@var{value}>
2405 @*write memory word (32bit)
2406 @item @b{mwh} <@var{addr}> <@var{value}>
2408 @*write memory half-word (16bit)
2409 @item @b{mwb} <@var{addr}> <@var{value}>
2411 @*write memory byte (8bit)
2414 @section Image Loading Commands
2415 @subsection load_image
2416 @b{load_image} <@var{file}> <@var{address}> [@option{bin}|@option{ihex}|@option{elf}]
2419 @*Load image <@var{file}> to target memory at <@var{address}>
2420 @subsection fast_load_image
2421 @b{fast_load_image} <@var{file}> <@var{address}> [@option{bin}|@option{ihex}|@option{elf}]
2422 @cindex fast_load_image
2423 @anchor{fast_load_image}
2424 @*Normally you should be using @b{load_image} or GDB load. However, for
2425 testing purposes or when IO overhead is significant(OpenOCD running on embedded
2426 host), then storing the image in memory and uploading the image to the target
2427 can be a way to upload e.g. multiple debug sessions when the binary does not change.
2428 Arguments as @b{load_image}, but image is stored in OpenOCD host
2429 memory, i.e. does not affect target. This approach is also useful when profiling
2430 target programming performance as IO and target programming can easily be profiled
2432 @subsection fast_load
2436 @*Loads image stored in memory by @b{fast_load_image} to current target. Must be preceeded by fast_load_image.
2437 @subsection dump_image
2438 @b{dump_image} <@var{file}> <@var{address}> <@var{size}>
2441 @*Dump <@var{size}> bytes of target memory starting at <@var{address}> to a
2442 (binary) <@var{file}>.
2443 @subsection verify_image
2444 @b{verify_image} <@var{file}> <@var{address}> [@option{bin}|@option{ihex}|@option{elf}]
2445 @cindex verify_image
2446 @*Verify <@var{file}> against target memory starting at <@var{address}>.
2447 This will first attempt comparison using a crc checksum, if this fails it will try a binary compare.
2450 @section Breakpoint commands
2451 @cindex Breakpoint commands
2453 @item @b{bp} <@var{addr}> <@var{len}> [@var{hw}]
2455 @*set breakpoint <address> <length> [hw]
2456 @item @b{rbp} <@var{addr}>
2458 @*remove breakpoint <adress>
2459 @item @b{wp} <@var{addr}> <@var{len}> <@var{r}|@var{w}|@var{a}> [@var{value}] [@var{mask}]
2461 @*set watchpoint <address> <length> <r/w/a> [value] [mask]
2462 @item @b{rwp} <@var{addr}>
2464 @*remove watchpoint <adress>
2467 @section Misc Commands
2468 @cindex Other Target Commands
2470 @item @b{profile} <@var{seconds}> <@var{gmon.out}>
2472 Profiling samples the CPU PC as quickly as OpenOCD is able, which will be used as a random sampling of PC.
2475 @section Target Specific Commands
2476 @cindex Target Specific Commands
2480 @section Architecture Specific Commands
2481 @cindex Architecture Specific Commands
2483 @subsection ARMV4/5 specific commands
2484 @cindex ARMV4/5 specific commands
2486 These commands are specific to ARM architecture v4 and v5, like all ARM7/9 systems
2487 or Intel XScale (XScale isn't supported yet).
2489 @item @b{armv4_5 reg}
2491 @*Display a list of all banked core registers, fetching the current value from every
2492 core mode if necessary. OpenOCD versions before rev. 60 didn't fetch the current
2494 @item @b{armv4_5 core_mode} [@var{arm}|@var{thumb}]
2495 @cindex armv4_5 core_mode
2496 @*Displays the core_mode, optionally changing it to either ARM or Thumb mode.
2497 The target is resumed in the currently set @option{core_mode}.
2500 @subsection ARM7/9 specific commands
2501 @cindex ARM7/9 specific commands
2503 These commands are specific to ARM7 and ARM9 targets, like ARM7TDMI, ARM720t,
2504 ARM920t or ARM926EJ-S.
2506 @item @b{arm7_9 dbgrq} <@var{enable}|@var{disable}>
2507 @cindex arm7_9 dbgrq
2508 @*Enable use of the DBGRQ bit to force entry into debug mode. This should be
2509 safe for all but ARM7TDMI--S cores (like Philips LPC).
2510 @item @b{arm7_9 fast_memory_access} <@var{enable}|@var{disable}>
2511 @cindex arm7_9 fast_memory_access
2512 @anchor{arm7_9 fast_memory_access}
2513 @*Allow OpenOCD to read and write memory without checking completion of
2514 the operation. This provides a huge speed increase, especially with USB JTAG
2515 cables (FT2232), but might be unsafe if used with targets running at a very low
2516 speed, like the 32kHz startup clock of an AT91RM9200.
2517 @item @b{arm7_9 dcc_downloads} <@var{enable}|@var{disable}>
2518 @cindex arm7_9 dcc_downloads
2519 @*Enable the use of the debug communications channel (DCC) to write larger (>128 byte)
2520 amounts of memory. DCC downloads offer a huge speed increase, but might be potentially
2521 unsafe, especially with targets running at a very low speed. This command was introduced
2522 with OpenOCD rev. 60.
2525 @subsection ARM720T specific commands
2526 @cindex ARM720T specific commands
2529 @item @b{arm720t cp15} <@var{num}> [@var{value}]
2530 @cindex arm720t cp15
2531 @*display/modify cp15 register <@option{num}> [@option{value}].
2532 @item @b{arm720t md<bhw>_phys} <@var{addr}> [@var{count}]
2533 @cindex arm720t md<bhw>_phys
2534 @*Display memory at physical address addr.
2535 @item @b{arm720t mw<bhw>_phys} <@var{addr}> <@var{value}>
2536 @cindex arm720t mw<bhw>_phys
2537 @*Write memory at physical address addr.
2538 @item @b{arm720t virt2phys} <@var{va}>
2539 @cindex arm720t virt2phys
2540 @*Translate a virtual address to a physical address.
2543 @subsection ARM9TDMI specific commands
2544 @cindex ARM9TDMI specific commands
2547 @item @b{arm9tdmi vector_catch} <@var{all}|@var{none}>
2548 @cindex arm9tdmi vector_catch
2549 @*Catch arm9 interrupt vectors, can be @option{all} @option{none} or any of the following:
2550 @option{reset} @option{undef} @option{swi} @option{pabt} @option{dabt} @option{reserved}
2551 @option{irq} @option{fiq}.
2553 Can also be used on other arm9 based cores, arm966, arm920t and arm926ejs.
2556 @subsection ARM966E specific commands
2557 @cindex ARM966E specific commands
2560 @item @b{arm966e cp15} <@var{num}> [@var{value}]
2561 @cindex arm966e cp15
2562 @*display/modify cp15 register <@option{num}> [@option{value}].
2565 @subsection ARM920T specific commands
2566 @cindex ARM920T specific commands
2569 @item @b{arm920t cp15} <@var{num}> [@var{value}]
2570 @cindex arm920t cp15
2571 @*display/modify cp15 register <@option{num}> [@option{value}].
2572 @item @b{arm920t cp15i} <@var{num}> [@var{value}] [@var{address}]
2573 @cindex arm920t cp15i
2574 @*display/modify cp15 (interpreted access) <@option{opcode}> [@option{value}] [@option{address}]
2575 @item @b{arm920t cache_info}
2576 @cindex arm920t cache_info
2577 @*Print information about the caches found. This allows you to see if your target
2578 is a ARM920T (2x16kByte cache) or ARM922T (2x8kByte cache).
2579 @item @b{arm920t md<bhw>_phys} <@var{addr}> [@var{count}]
2580 @cindex arm920t md<bhw>_phys
2581 @*Display memory at physical address addr.
2582 @item @b{arm920t mw<bhw>_phys} <@var{addr}> <@var{value}>
2583 @cindex arm920t mw<bhw>_phys
2584 @*Write memory at physical address addr.
2585 @item @b{arm920t read_cache} <@var{filename}>
2586 @cindex arm920t read_cache
2587 @*Dump the content of ICache and DCache to a file.
2588 @item @b{arm920t read_mmu} <@var{filename}>
2589 @cindex arm920t read_mmu
2590 @*Dump the content of the ITLB and DTLB to a file.
2591 @item @b{arm920t virt2phys} <@var{va}>
2592 @cindex arm920t virt2phys
2593 @*Translate a virtual address to a physical address.
2596 @subsection ARM926EJS specific commands
2597 @cindex ARM926EJS specific commands
2600 @item @b{arm926ejs cp15} <@var{num}> [@var{value}]
2601 @cindex arm926ejs cp15
2602 @*display/modify cp15 register <@option{num}> [@option{value}].
2603 @item @b{arm926ejs cache_info}
2604 @cindex arm926ejs cache_info
2605 @*Print information about the caches found.
2606 @item @b{arm926ejs md<bhw>_phys} <@var{addr}> [@var{count}]
2607 @cindex arm926ejs md<bhw>_phys
2608 @*Display memory at physical address addr.
2609 @item @b{arm926ejs mw<bhw>_phys} <@var{addr}> <@var{value}>
2610 @cindex arm926ejs mw<bhw>_phys
2611 @*Write memory at physical address addr.
2612 @item @b{arm926ejs virt2phys} <@var{va}>
2613 @cindex arm926ejs virt2phys
2614 @*Translate a virtual address to a physical address.
2617 @subsection CORTEX_M3 specific commands
2618 @cindex CORTEX_M3 specific commands
2621 @item @b{cortex_m3 maskisr} <@var{on}|@var{off}>
2622 @cindex cortex_m3 maskisr
2623 @*Enable masking (disabling) interrupts during target step/resume.
2627 @section Debug commands
2628 @cindex Debug commands
2629 The following commands give direct access to the core, and are most likely
2630 only useful while debugging OpenOCD.
2632 @item @b{arm7_9 write_xpsr} <@var{32-bit value}> <@option{0=cpsr}, @option{1=spsr}>
2633 @cindex arm7_9 write_xpsr
2634 @*Immediately write either the current program status register (CPSR) or the saved
2635 program status register (SPSR), without changing the register cache (as displayed
2636 by the @option{reg} and @option{armv4_5 reg} commands).
2637 @item @b{arm7_9 write_xpsr_im8} <@var{8-bit value}> <@var{rotate 4-bit}>
2638 <@var{0=cpsr},@var{1=spsr}>
2639 @cindex arm7_9 write_xpsr_im8
2640 @*Write the 8-bit value rotated right by 2*rotate bits, using an immediate write
2641 operation (similar to @option{write_xpsr}).
2642 @item @b{arm7_9 write_core_reg} <@var{num}> <@var{mode}> <@var{value}>
2643 @cindex arm7_9 write_core_reg
2644 @*Write a core register, without changing the register cache (as displayed by the
2645 @option{reg} and @option{armv4_5 reg} commands). The <@var{mode}> argument takes the
2646 encoding of the [M4:M0] bits of the PSR.
2649 @section Target Requests
2650 @cindex Target Requests
2651 OpenOCD can handle certain target requests, currently debugmsg are only supported for arm7_9 and cortex_m3.
2652 See libdcc in the contrib dir for more details.
2654 @item @b{target_request debugmsgs} <@var{enable}|@var{disable}>
2655 @cindex target_request debugmsgs
2656 @*Enable/disable target debugmsgs requests. debugmsgs enable messages to be sent to the debugger while the target is running.
2660 @chapter JTAG Commands
2661 @cindex JTAG commands
2662 Generally most people will not use the bulk of these commands. They
2663 are mostly used by the OpenOCD developers or those who need to
2664 directly manipulate the JTAG taps.
2666 In general these commands control JTAG taps at a very low level. For
2667 example if you need to control a JTAG Route Controller (ie: the
2668 OMAP3530 on the Beagle Board has one) you might use these commands in
2669 a script or an event procedure.
2672 @item @b{scan_chain}
2674 @*Print current scan chain configuration.
2675 @item @b{jtag_reset} <@var{trst}> <@var{srst}>
2677 @*Toggle reset lines.
2678 @item @b{endstate} <@var{tap_state}>
2680 @*Finish JTAG operations in <@var{tap_state}>.
2681 @item @b{runtest} <@var{num_cycles}>
2683 @*Move to Run-Test/Idle, and execute <@var{num_cycles}>
2684 @item @b{statemove} [@var{tap_state}]
2686 @*Move to current endstate or [@var{tap_state}]
2687 @item @b{irscan} <@var{device}> <@var{instr}> [@var{dev2}] [@var{instr2}] ...
2689 @*Execute IR scan <@var{device}> <@var{instr}> [@var{dev2}] [@var{instr2}] ...
2690 @item @b{drscan} <@var{device}> [@var{dev2}] [@var{var2}] ...
2692 @*Execute DR scan <@var{device}> [@var{dev2}] [@var{var2}] ...
2693 @item @b{verify_ircapture} <@option{enable}|@option{disable}>
2694 @cindex verify_ircapture
2695 @*Verify value captured during Capture-IR. Default is enabled.
2696 @item @b{var} <@var{name}> [@var{num_fields}|@var{del}] [@var{size1}] ...
2698 @*Allocate, display or delete variable <@var{name}> [@var{num_fields}|@var{del}] [@var{size1}] ...
2699 @item @b{field} <@var{var}> <@var{field}> [@var{value}|@var{flip}]
2701 Display/modify variable field <@var{var}> <@var{field}> [@var{value}|@var{flip}].
2708 If OpenOCD runs on an embedded host(as ZY1000 does), then tftp can
2709 be used to access files on PCs(either developer PC or some other PC).
2711 The way this works on the ZY1000 is to prefix a filename by
2712 "/tftp/ip/" and append the tftp path on the tftp
2713 server(tftpd). E.g. "load_image /tftp/10.0.0.96/c:\temp\abc.elf" will
2714 load c:\temp\abc.elf from the developer pc (10.0.0.96) into memory as
2715 if the file was hosted on the embedded host.
2717 In order to achieve decent performance, you must choose a tftp server
2718 that supports a packet size bigger than the default packet size(512 bytes). There
2719 are numerous tftp servers out there(free and commercial) and you will have to do
2720 a bit of googling to find something that fits your requirements.
2722 @node Sample Scripts
2723 @chapter Sample Scripts
2726 This page shows how to use the target library.
2728 The configuration script can be divided in the following section:
2730 @item daemon configuration
2732 @item jtag scan chain
2733 @item target configuration
2734 @item flash configuration
2737 Detailed information about each section can be found at OpenOCD configuration.
2739 @section AT91R40008 example
2740 @cindex AT91R40008 example
2741 To start OpenOCD with a target script for the AT91R40008 CPU and reset
2742 the CPU upon startup of the OpenOCD daemon.
2744 openocd -f interface/parport.cfg -f target/at91r40008.cfg -c init -c reset
2748 @node GDB and OpenOCD
2749 @chapter GDB and OpenOCD
2750 @cindex GDB and OpenOCD
2751 OpenOCD complies with the remote gdbserver protocol, and as such can be used
2752 to debug remote targets.
2754 @section Connecting to gdb
2755 @cindex Connecting to gdb
2756 Use GDB 6.7 or newer with OpenOCD if you run into trouble. For
2757 instance 6.3 has a known bug where it produces bogus memory access
2758 errors, which has since been fixed: look up 1836 in
2759 @url{http://sourceware.org/cgi-bin/gnatsweb.pl?database=gdb}
2762 A connection is typically started as follows:
2764 target remote localhost:3333
2766 This would cause gdb to connect to the gdbserver on the local pc using port 3333.
2768 To see a list of available OpenOCD commands type @option{monitor help} on the
2771 OpenOCD supports the gdb @option{qSupported} packet, this enables information
2772 to be sent by the gdb server (openocd) to gdb. Typical information includes
2773 packet size and device memory map.
2775 Previous versions of OpenOCD required the following gdb options to increase
2776 the packet size and speed up gdb communication.
2778 set remote memory-write-packet-size 1024
2779 set remote memory-write-packet-size fixed
2780 set remote memory-read-packet-size 1024
2781 set remote memory-read-packet-size fixed
2783 This is now handled in the @option{qSupported} PacketSize.
2785 @section Programming using gdb
2786 @cindex Programming using gdb
2788 By default the target memory map is sent to gdb, this can be disabled by
2789 the following OpenOCD config option:
2791 gdb_memory_map disable
2793 For this to function correctly a valid flash config must also be configured
2794 in OpenOCD. For faster performance you should also configure a valid
2797 Informing gdb of the memory map of the target will enable gdb to protect any
2798 flash area of the target and use hardware breakpoints by default. This means
2799 that the OpenOCD option @option{gdb_breakpoint_override} is not required when
2800 using a memory map. @xref{gdb_breakpoint_override}.
2802 To view the configured memory map in gdb, use the gdb command @option{info mem}
2803 All other unasigned addresses within gdb are treated as RAM.
2805 GDB 6.8 and higher set any memory area not in the memory map as inaccessible,
2806 this can be changed to the old behaviour by using the following gdb command.
2808 set mem inaccessible-by-default off
2811 If @option{gdb_flash_program enable} is also used, gdb will be able to
2812 program any flash memory using the vFlash interface.
2814 gdb will look at the target memory map when a load command is given, if any
2815 areas to be programmed lie within the target flash area the vFlash packets
2818 If the target needs configuring before gdb programming, an event
2819 script can be executed.
2821 $_TARGETNAME configure -event EVENTNAME BODY
2824 To verify any flash programming the gdb command @option{compare-sections}
2827 @node TCL scripting API
2828 @chapter TCL scripting API
2829 @cindex TCL scripting API
2832 The commands are stateless. E.g. the telnet command line has a concept
2833 of currently active target, the Tcl API proc's take this sort of state
2834 information as an argument to each proc.
2836 There are three main types of return values: single value, name value
2837 pair list and lists.
2839 Name value pair. The proc 'foo' below returns a name/value pair
2845 > set foo(you) Oyvind
2846 > set foo(mouse) Micky
2847 > set foo(duck) Donald
2855 me Duane you Oyvind mouse Micky duck Donald
2857 Thus, to get the names of the associative array is easy:
2859 foreach { name value } [set foo] {
2860 puts "Name: $name, Value: $value"
2864 Lists returned must be relatively small. Otherwise a range
2865 should be passed in to the proc in question.
2867 Low level commands are prefixed with "openocd_", e.g. openocd_flash_banks
2868 is the low level API upon which "flash banks" is implemented.
2871 @item @b{ocd_mem2array} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
2873 Read memory and return as a TCL array for script processing
2874 @item @b{ocd_array2mem} <@var{varname}> <@var{width}> <@var{addr}> <@var{nelems}>
2876 Convert a TCL array to memory locations and write the values
2877 @item @b{ocd_flash_banks} <@var{driver}> <@var{base}> <@var{size}> <@var{chip_width}> <@var{bus_width}> <@var{target}> [@option{driver options} ...]
2879 Return information about the flash banks
2882 OpenOCD commands can consist of two words, e.g. "flash banks". The
2883 startup.tcl "unknown" proc will translate this into a tcl proc
2884 called "flash_banks".
2888 @chapter Deprecated/Removed Commands
2889 @cindex Deprecated/Removed Commands
2890 Certain OpenOCD commands have been deprecated/removed during the various revisions.
2893 @item @b{arm7_9 fast_writes}
2894 @cindex arm7_9 fast_writes
2895 @*use @option{arm7_9 fast_memory_access} command with same args. @xref{arm7_9 fast_memory_access}.
2896 @item @b{arm7_9 force_hw_bkpts}
2897 @cindex arm7_9 force_hw_bkpts
2898 @*Use @option{gdb_breakpoint_override} instead. Note that GDB will use hardware breakpoints
2899 for flash if the gdb memory map has been set up(default when flash is declared in
2900 target configuration). @xref{gdb_breakpoint_override}.
2901 @item @b{arm7_9 sw_bkpts}
2902 @cindex arm7_9 sw_bkpts
2903 @*On by default. See also @option{gdb_breakpoint_override}. @xref{gdb_breakpoint_override}.
2904 @item @b{daemon_startup}
2905 @cindex daemon_startup
2906 @*this config option has been removed, simply adding @option{init} and @option{reset halt} to
2907 the end of your config script will give the same behaviour as using @option{daemon_startup reset}
2908 and @option{target cortex_m3 little reset_halt 0}.
2909 @item @b{dump_binary}
2911 @*use @option{dump_image} command with same args. @xref{dump_image}.
2912 @item @b{flash erase}
2914 @*use @option{flash erase_sector} command with same args. @xref{flash erase_sector}.
2915 @item @b{flash write}
2917 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
2918 @item @b{flash write_binary}
2919 @cindex flash write_binary
2920 @*use @option{flash write_bank} command with same args. @xref{flash write_bank}.
2921 @item @b{flash auto_erase}
2922 @cindex flash auto_erase
2923 @*use @option{flash write_image} command passing @option{erase} as the first parameter. @xref{flash write_image}.
2924 @item @b{load_binary}
2926 @*use @option{load_image} command with same args. @xref{load_image}.
2927 @item @b{run_and_halt_time}
2928 @cindex run_and_halt_time
2929 @*This command has been removed for simpler reset behaviour, it can be simulated with the
2936 @item @b{target} <@var{type}> <@var{endian}> <@var{jtag-position}>
2938 @*use the create subcommand of @option{target}.
2939 @item @b{target_script} <@var{target#}> <@var{eventname}> <@var{scriptname}>
2940 @cindex target_script
2941 @*use <@var{target_name}> configure -event <@var{eventname}> "script <@var{scriptname}>"
2942 @item @b{working_area}
2943 @cindex working_area
2944 @*use the @option{configure} subcommand of @option{target} to set the work-area-virt, work-area-phy, work-area-size, and work-area-backup properties of the target.
2951 @item @b{RTCK, also known as: Adaptive Clocking - What is it?}
2953 @cindex adaptive clocking
2956 In digital circuit design it is often refered to as ``clock
2957 syncronization'' the JTAG interface uses one clock (TCK or TCLK)
2958 operating at some speed, your target is operating at another. The two
2959 clocks are not syncronized, they are ``asynchronous''
2961 In order for the two to work together they must syncronize. Otherwise
2962 the two systems will get out of sync with each other and nothing will
2963 work. There are 2 basic options. @b{1.} use a special circuit or
2964 @b{2.} one clock must be some multile slower the the other.
2966 @b{Does this really matter?} For some chips and some situations, this
2967 is a non-issue (ie: A 500mhz ARM926) but for others - for example some
2968 ATMEL SAM7 and SAM9 chips start operation from reset at 32khz -
2969 program/enable the oscillators and eventually the main clock. It is in
2970 those critical times you must slow the jtag clock to sometimes 1 to
2973 Imagine debugging that 500mhz arm926 hand held battery powered device
2974 that ``deep sleeps'' at 32khz between every keystroke. It can be
2977 @b{Solution #1 - A special circuit}
2979 In order to make use of this your jtag dongle must support the RTCK
2980 feature. Not all dongles support this - keep reading!
2982 The RTCK signal often found in some ARM chips is used to help with
2983 this problem. ARM has a good description of the problem described at
2984 this link: @url{http://www.arm.com/support/faqdev/4170.html} [checked
2985 28/nov/2008]. Link title: ``How does the jtag synchronisation logic
2986 work? / how does adaptive clocking working?''.
2988 The nice thing about adaptive clocking is that ``battery powered hand
2989 held device example'' - the adaptiveness works perfectly all the
2990 time. One can set a break point or halt the system in the deep power
2991 down code, slow step out until the system speeds up.
2993 @b{Solution #2 - Always works - but is slower}
2995 Often this is a perfectly acceptable solution.
2997 In the most simple terms: Often the JTAG clock must be 1/10 to 1/12 of
2998 the target clock speed. But what is that ``magic division'' it varies
2999 depending upon the chips on your board. @b{ARM Rule of thumb} Most ARM
3000 based systems require an 8:1 division. @b{Xilinx Rule of thumb} is
3001 1/12 the clock speed.
3003 Note: Many FTDI2232C based JTAG dongles are limited to 6mhz.
3005 You can still debug the 'lower power' situations - you just need to
3006 manually adjust the clock speed at every step. While painful and
3007 teadious, it is not always practical.
3009 It is however easy to ``code your way around it'' - ie: Cheat a little
3010 have a special debug mode in your application that does a ``high power
3011 sleep''. If you are careful - 98% of your problems can be debugged
3014 To set the JTAG frequency use the command:
3022 @item @b{Win32 Pathnames} Why does not backslashes in paths under Windows doesn't work?
3024 OpenOCD uses Tcl and a backslash is an escape char. Use @{ and @}
3025 around Windows filenames.
3038 @item @b{Missing: cygwin1.dll} OpenOCD complains about a missing cygwin1.dll.
3040 Make sure you have Cygwin installed, or at least a version of OpenOCD that
3041 claims to come with all the necessary dlls. When using Cygwin, try launching
3042 OpenOCD from the Cygwin shell.
3044 @item @b{Breakpoint Issue} I'm trying to set a breakpoint using GDB (or a frontend like Insight or
3045 Eclipse), but OpenOCD complains that "Info: arm7_9_common.c:213
3046 arm7_9_add_breakpoint(): sw breakpoint requested, but software breakpoints not enabled".
3048 GDB issues software breakpoints when a normal breakpoint is requested, or to implement
3049 source-line single-stepping. On ARMv4T systems, like ARM7TDMI, ARM720t or ARM920t,
3050 software breakpoints consume one of the two available hardware breakpoints.
3052 @item @b{LPC2000 Flash} When erasing or writing LPC2000 on-chip flash, the operation fails sometimes
3053 and works sometimes fine.
3055 Make sure the core frequency specified in the @option{flash lpc2000} line matches the
3056 clock at the time you're programming the flash. If you've specified the crystal's
3057 frequency, make sure the PLL is disabled, if you've specified the full core speed
3058 (e.g. 60MHz), make sure the PLL is enabled.
3060 @item @b{Amontec Chameleon} When debugging using an Amontec Chameleon in its JTAG Accelerator configuration,
3061 I keep getting "Error: amt_jtagaccel.c:184 amt_wait_scan_busy(): amt_jtagaccel timed
3062 out while waiting for end of scan, rtck was disabled".
3064 Make sure your PC's parallel port operates in EPP mode. You might have to try several
3065 settings in your PC BIOS (ECP, EPP, and different versions of those).
3067 @item @b{Data Aborts} When debugging with OpenOCD and GDB (plain GDB, Insight, or Eclipse),
3068 I get lots of "Error: arm7_9_common.c:1771 arm7_9_read_memory():
3069 memory read caused data abort".
3071 The errors are non-fatal, and are the result of GDB trying to trace stack frames
3072 beyond the last valid frame. It might be possible to prevent this by setting up
3073 a proper "initial" stack frame, if you happen to know what exactly has to
3074 be done, feel free to add this here.
3076 @b{Simple:} In your startup code - push 8 registers of ZEROs onto the
3077 stack before calling main(). What GDB is doing is ``climbing'' the run
3078 time stack by reading various values on the stack using the standard
3079 call frame for the target. GDB keeps going - until one of 2 things
3080 happen @b{#1} an invalid frame is found, or @b{#2} some huge number of
3081 stackframes have been processed. By pushing ZEROs on the stack, GDB
3084 @b{Debugging Interrupt Service Routines} - In your ISR before you call
3085 your C code, do the same, artifically push some zeros on to the stack,
3086 remember to pop them off when the ISR is done.
3088 @b{Also note:} If you have a multi-threaded operating system, they
3089 often do not @b{in the intrest of saving memory} waste these few
3093 @item @b{JTAG Reset Config} I get the following message in the OpenOCD console (or log file):
3094 "Warning: arm7_9_common.c:679 arm7_9_assert_reset(): srst resets test logic, too".
3096 This warning doesn't indicate any serious problem, as long as you don't want to
3097 debug your core right out of reset. Your .cfg file specified @option{jtag_reset
3098 trst_and_srst srst_pulls_trst} to tell OpenOCD that either your board,
3099 your debugger or your target uC (e.g. LPC2000) can't assert the two reset signals
3100 independently. With this setup, it's not possible to halt the core right out of
3101 reset, everything else should work fine.
3103 @item @b{USB Power} When using OpenOCD in conjunction with Amontec JTAGkey and the Yagarto
3104 Toolchain (Eclipse, arm-elf-gcc, arm-elf-gdb), the debugging seems to be
3105 unstable. When single-stepping over large blocks of code, GDB and OpenOCD
3106 quit with an error message. Is there a stability issue with OpenOCD?
3108 No, this is not a stability issue concerning OpenOCD. Most users have solved
3109 this issue by simply using a self-powered USB hub, which they connect their
3110 Amontec JTAGkey to. Apparently, some computers do not provide a USB power
3111 supply stable enough for the Amontec JTAGkey to be operated.
3113 @b{Laptops running on battery have this problem too...}
3115 @item @b{USB Power} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the
3116 following error messages: "Error: ft2232.c:201 ft2232_read(): FT_Read returned:
3117 4" and "Error: ft2232.c:365 ft2232_send_and_recv(): couldn't read from FT2232".
3118 What does that mean and what might be the reason for this?
3120 First of all, the reason might be the USB power supply. Try using a self-powered
3121 hub instead of a direct connection to your computer. Secondly, the error code 4
3122 corresponds to an FT_IO_ERROR, which means that the driver for the FTDI USB
3123 chip ran into some sort of error - this points us to a USB problem.
3125 @item @b{GDB Disconnects} When using the Amontec JTAGkey, sometimes OpenOCD crashes with the following
3126 error message: "Error: gdb_server.c:101 gdb_get_char(): read: 10054".
3127 What does that mean and what might be the reason for this?
3129 Error code 10054 corresponds to WSAECONNRESET, which means that the debugger (GDB)
3130 has closed the connection to OpenOCD. This might be a GDB issue.
3132 @item @b{LPC2000 Flash} In the configuration file in the section where flash device configurations
3133 are described, there is a parameter for specifying the clock frequency
3134 for LPC2000 internal flash devices (e.g. @option{flash bank lpc2000
3135 0x0 0x40000 0 0 0 lpc2000_v1 14746 calc_checksum}), which must be
3136 specified in kilohertz. However, I do have a quartz crystal of a
3137 frequency that contains fractions of kilohertz (e.g. 14,745,600 Hz,
3138 i.e. 14,745.600 kHz). Is it possible to specify real numbers for the
3141 No. The clock frequency specified here must be given as an integral number.
3142 However, this clock frequency is used by the In-Application-Programming (IAP)
3143 routines of the LPC2000 family only, which seems to be very tolerant concerning
3144 the given clock frequency, so a slight difference between the specified clock
3145 frequency and the actual clock frequency will not cause any trouble.
3147 @item @b{Command Order} Do I have to keep a specific order for the commands in the configuration file?
3149 Well, yes and no. Commands can be given in arbitrary order, yet the
3150 devices listed for the JTAG scan chain must be given in the right
3151 order (jtag newdevice), with the device closest to the TDO-Pin being
3152 listed first. In general, whenever objects of the same type exist
3153 which require an index number, then these objects must be given in the
3154 right order (jtag newtap, targets and flash banks - a target
3155 references a jtag newtap and a flash bank references a target).
3157 You can use the ``scan_chain'' command to verify and display the tap order.
3159 @item @b{JTAG Tap Order} JTAG Tap Order - Command Order
3161 Many newer devices have multiple JTAG taps. For example: ST
3162 Microsystems STM32 chips have two taps, a ``boundary scan tap'' and
3163 ``cortexM3'' tap. Example: The STM32 reference manual, Document ID:
3164 RM0008, Section 26.5, Figure 259, page 651/681, the ``TDI'' pin is
3165 connected to the Boundary Scan Tap, which then connects to the
3166 CortexM3 Tap, which then connects to the TDO pin.
3168 Thus, the proper order for the STM32 chip is: (1) The CortexM3, then
3169 (2) The Boundary Scan Tap. If your board includes an additional JTAG
3170 chip in the scan chain (for example a Xilinx CPLD or FPGA) you could
3171 place it before or after the stm32 chip in the chain. For example:
3174 @item OpenOCD_TDI(output) -> STM32 TDI Pin (BS Input)
3175 @item STM32 BS TDO (output) -> STM32 CortexM3 TDI (input)
3176 @item STM32 CortexM3 TDO (output) -> SM32 TDO Pin
3177 @item STM32 TDO Pin (output) -> Xilinx TDI Pin (input)
3178 @item Xilinx TDO Pin -> OpenOCD TDO (input)
3181 The ``jtag device'' commands would thus be in the order shown below. Note
3184 @item jtag newtap Xilinx tap -irlen ...
3185 @item jtag newtap stm32 cpu -irlen ...
3186 @item jtag newtap stm32 bs -irlen ...
3187 @item # Create the debug target and say where it is
3188 @item target create stm32.cpu -chain-position stm32.cpu ...
3192 @item @b{SYSCOMP} Sometimes my debugging session terminates with an error. When I look into the
3193 log file, I can see these error messages: Error: arm7_9_common.c:561
3194 arm7_9_execute_sys_speed(): timeout waiting for SYSCOMP
3200 @node TCL Crash Course
3201 @chapter TCL Crash Course
3204 Not everyone knows TCL - this is not intended to be a replacement for
3205 learning TCL, the intent of this chapter is to give you some idea of
3206 how the TCL Scripts work.
3208 This chapter is written with two audiences in mind. (1) OpenOCD users
3209 who need to understand a bit more of how JIM-Tcl works so they can do
3210 something useful, and (2) those that want to add a new command to
3213 @section TCL Rule #1
3214 There is a famous joke, it goes like this:
3216 @item Rule #1: The wife is aways correct
3217 @item Rule #2: If you think otherwise, See Rule #1
3220 The TCL equal is this:
3223 @item Rule #1: Everything is a string
3224 @item Rule #2: If you think otherwise, See Rule #1
3227 As in the famous joke, the consiquences of Rule #1 are profound. Once
3228 you understand Rule #1, you will understand TCL.
3230 @section TCL Rule #1b
3231 There is a second pair of rules.
3233 @item Rule #1: Control flow does not exist. Only commands
3234 @* For example: the classic FOR loop or IF statement is not a control
3235 flow item, they are commands, there is no such thing as control flow
3237 @item Rule #2: If you think otherwise, See Rule #1
3238 @* Actually what happens is this: There are commands that by
3239 convention, act like control flow key words in other languages. One of
3240 those commands is the word ``for'', another command is ``if''.
3243 @section Per Rule #1 - All Results are strings
3244 Every TCL command results in a string. The word ``result'' is used
3245 deliberatly. No result is just an empty string. Remember: @i{Rule #1 -
3246 Everything is a string}
3248 @section TCL Quoting Operators
3249 In life of a TCL script, there are two important periods of time, the
3250 difference is subtle.
3253 @item Evaluation Time
3256 The two key items here are how ``quoted things'' work in TCL. TCL has
3257 three primary quoting constructs, the [square-brackets] the
3258 @{curly-braces@} and ``double-quotes''
3260 By now you should know $VARIABLES always start with a $DOLLAR
3261 sign. BTW, to set a variable, you actually use the command ``set'', as
3262 in ``set VARNAME VALUE'' much like the ancient BASIC langauge ``let x
3263 = 1'' statement, but without the equal sign.
3266 @item @b{[square-brackets]}
3267 @* @b{[square-brackets]} are command subsitution. It operates much
3268 like Unix Shell `back-ticks`. The result of a [square-bracket]
3269 operation is exactly 1 string. @i{Remember Rule #1 - Everything is a
3270 string}. These two statments are roughly identical.
3274 echo "The Date is: $X"
3277 puts "The Date is: $X"
3279 @item @b{``double-quoted-things''}
3280 @* @b{``double-quoted-things''} are just simply quoted
3281 text. $VARIABLES and [square-brackets] are expanded in place - the
3282 result however is exactly 1 string. @i{Remember Rule #1 - Everything
3286 puts "It is now \"[date]\", $x is in 1 hour"
3288 @item @b{@{Curly-Braces@}}
3289 @*@b{@{Curly-Braces@}} are magic: $VARIABLES and [square-brackets] are
3290 parsed, but are NOT expanded or executed. @{Curly-Braces@} are like
3291 'single-quote' operators in BASH shell scripts, with the added
3292 feature: @{curly-braces@} nest, single quotes can not. @{@{@{this is
3293 nested 3 times@}@}@} NOTE: [date] is perhaps a bad example, as of
3294 28/nov/2008, Jim/OpenOCD does not have a date command.
3297 @section Consiquences of Rule 1/2/3/4
3299 The consiquences of Rule 1 is profound.
3301 @subsection Tokenizing & Execution.
3303 Of course, whitespace, blank lines and #comment lines are handled in
3306 As a script is parsed, each (multi) line in the script file is
3307 tokenized and according to the quoting rules. After tokenizing, that
3308 line is immedatly executed.
3310 Multi line statements end with one or more ``still-open''
3311 @{curly-braces@} which - eventually - a few lines later closes.
3313 @subsection Command Execution
3315 Remember earlier: There is no such thing as ``control flow''
3316 statements in TCL. Instead there are COMMANDS that simpily act like
3317 control flow operators.
3319 Commands are executed like this:
3322 @item Parse the next line into (argc) and (argv[]).
3323 @item Look up (argv[0]) in a table and call its function.
3324 @item Repeat until End Of File.
3327 It sort of works like this:
3330 ReadAndParse( &argc, &argv );
3332 cmdPtr = LookupCommand( argv[0] );
3334 (*cmdPtr->Execute)( argc, argv );
3338 When the command ``proc'' is parsed (which creates a procedure
3339 function) it gets 3 parameters on the command line. @b{1} the name of
3340 the proc (function), @b{2} the list of parameters, and @b{3} the body
3341 of the function. Not the choice of words: LIST and BODY. The PROC
3342 command stores these items in a table somewhere so it can be found by
3345 @subsection The FOR Command
3347 The most interesting command to look at is the FOR command. In TCL,
3348 the FOR command is normally implimented in C. Remember, FOR is a
3349 command just like any other command.
3351 When the ascii text containing the FOR command is parsed, the parser
3352 produces 5 parameter strings, @i{(If in doubt: Refer to Rule #1)} they
3356 @item The ascii text 'for'
3357 @item The start text
3358 @item The test expression
3363 Sort of reminds you of ``main( int argc, char **argv )'' does it not?
3364 Remember @i{Rule #1 - Everything is a string.} The key point is this:
3365 Often many of those parameters are in @{curly-braces@} - thus the
3366 variables inside are not expanded or replaced until later.
3368 Remember that every TCL command looks like the classic ``main( argc,
3369 argv )'' function in C. In JimTCL - they actually look like this:
3373 MyCommand( Jim_Interp *interp,
3375 Jim_Obj * const *argvs );
3378 Real TCL is nearly identical. Although the newer versions have
3379 introduced a byte-code parser and intepreter, but at the core, it
3380 still operates in the same basic way.
3382 @subsection FOR Command Implimentation
3384 To understand TCL it is perhaps most helpful to see the FOR
3385 command. Remember, it is a COMMAND not a control flow structure.
3387 In TCL there are two underying C helper functions.
3389 Remember Rule #1 - You are a string.
3391 The @b{first} helper parses and executes commands found in an ascii
3392 string. Commands can be seperated by semi-colons, or newlines. While
3393 parsing, variables are expanded per the quoting rules
3395 The @b{second} helper evaluates an ascii string as a numerical
3396 expression and returns a value.
3398 Here is an example of how the @b{FOR} command could be
3399 implimented. The pseudo code below does not show error handling.
3401 void Execute_AsciiString( void *interp, const char *string );
3403 int Evaluate_AsciiExpression( void *interp, const char *string );
3406 MyForCommand( void *interp,
3411 SetResult( interp, "WRONG number of parameters");
3415 // argv[0] = the ascii string just like C
3417 // Execute the start statement.
3418 Execute_AsciiString( interp, argv[1] );
3422 i = Evaluate_AsciiExpression(interp, argv[2]);
3427 Execute_AsciiString( interp, argv[3] );
3429 // Execute the LOOP part
3430 Execute_AsciiString( interp, argv[4] );
3434 SetResult( interp, "" );
3439 Every other command IF, WHILE, FORMAT, PUTS, EXPR, everything works
3440 in the same basic way.
3442 @section OpenOCD TCL Usage
3444 @subsection source and find commands
3445 @b{Where:} In many configuration files
3446 @* Example: @b{ source [find FILENAME] }
3447 @*Remember the parsing rules
3449 @item The FIND command is in square brackets.
3450 @* The FIND command is executed with the parameter FILENAME. It should
3451 find the full path to the named file. The RESULT is a string, which is
3452 subsituted on the orginal command line.
3453 @item The command source is executed with the resulting filename.
3454 @* SOURCE reads a file and executes as a script.
3456 @subsection format command
3457 @b{Where:} Generally occurs in numerous places.
3458 @* TCL no command like @b{printf()}, intead it has @b{format}, which is really more like
3464 puts [format "The answer: %d" [expr $x * $y]]
3467 @item The SET command creates 2 variables, X and Y.
3468 @item The double [nested] EXPR command performs math
3469 @* The EXPR command produces numerical result as a string.
3471 @item The format command is executed, producing a single string
3472 @* Refer to Rule #1.
3473 @item The PUTS command outputs the text.
3475 @subsection Body Or Inlined Text
3476 @b{Where:} Various TARGET scripts.
3479 proc someproc @{@} @{
3480 ... multiple lines of stuff ...
3482 $_TARGETNAME configure -event FOO someproc
3483 #2 Good - no variables
3484 $_TARGETNAME confgure -event foo "this ; that;"
3485 #3 Good Curly Braces
3486 $_TARGETNAME configure -event FOO @{
3489 #4 DANGER DANGER DANGER
3490 $_TARGETNAME configure -event foo "puts \"Time: [date]\""
3493 @item The $_TARGETNAME is an OpenOCD variable convention.
3494 @*@b{$_TARGETNAME} represents the last target created, the value changes
3495 each time a new target is created. Remember the parsing rules. When
3496 the ascii text is parsed, the @b{$_TARGETNAME} becomes a simple string,
3497 the name of the target which happens to be a TARGET (object)
3499 @item The 2nd parameter to the @option{-event} parameter is a TCBODY
3500 @*There are 4 examples:
3502 @item The TCLBODY is a simple string that happens to be a proc name
3503 @item The TCLBODY is several simple commands semi-colon seperated
3504 @item The TCLBODY is a multi-line @{curly-brace@} quoted string
3505 @item The TCLBODY is a string with variables that get expanded.
3508 In the end, when the target event FOO occurs the TCLBODY is
3509 evaluated. Method @b{#1} and @b{#2} are functionally identical. For
3510 Method @b{#3} and @b{#4} it is more interesting. What is the TCLBODY?
3512 Remember the parsing rules. In case #3, @{curly-braces@} mean the
3513 $VARS and [square-brackets] are expanded later, when the EVENT occurs,
3514 and the text is evaluated. In case #4, they are replaced before the
3515 ``Target Object Command'' is executed. This occurs at the same time
3516 $_TARGETNAME is replaced. In case #4 the date will never
3517 change. @{BTW: [date] is perhaps a bad example, as of 28/nov/2008,
3518 Jim/OpenOCD does not have a date command@}
3520 @subsection Global Variables
3521 @b{Where:} You might discover this when writing your own procs @* In
3522 simple terms: Inside a PROC, if you need to access a global variable
3523 you must say so. Also see ``upvar''. Example:
3525 proc myproc @{ @} @{
3526 set y 0 #Local variable Y
3527 global x #Global variable X
3528 puts [format "X=%d, Y=%d" $x $y]
3531 @section Other Tcl Hacks
3532 @b{Dynamic Variable Creation}
3534 # Dynamically create a bunch of variables.
3535 for @{ set x 0 @} @{ $x < 32 @} @{ set x [expr $x + 1]@} @{
3537 set vn [format "BIT%d" $x]
3541 set $vn [expr (1 << $x)]
3544 @b{Dynamic Proc/Command Creation}
3546 # One "X" function - 5 uart functions.
3547 foreach who @{A B C D E@}
3548 proc [format "show_uart%c" $who] @{ @} "show_UARTx $who"
3552 @node Target library
3553 @chapter Target library
3554 @cindex Target library
3556 OpenOCD comes with a target configuration script library. These scripts can be
3557 used as-is or serve as a starting point.
3559 The target library is published together with the openocd executable and
3560 the path to the target library is in the OpenOCD script search path.
3561 Similarly there are example scripts for configuring the JTAG interface.
3563 The command line below uses the example parport configuration scripts
3564 that ship with OpenOCD, then configures the str710.cfg target and
3565 finally issues the init and reset command. The communication speed
3566 is set to 10kHz for reset and 8MHz for post reset.
3570 openocd -f interface/parport.cfg -f target/str710.cfg -c "init" -c "reset"
3574 To list the target scripts available:
3577 $ ls /usr/local/lib/openocd/target
3579 arm7_fast.cfg lm3s6965.cfg pxa255.cfg stm32.cfg xba_revA3.cfg
3580 at91eb40a.cfg lpc2148.cfg pxa255_sst.cfg str710.cfg zy1000.cfg
3581 at91r40008.cfg lpc2294.cfg sam7s256.cfg str912.cfg
3582 at91sam9260.cfg nslu2.cfg sam7x256.cfg wi-9c.cfg
3590 @comment DO NOT use the plain word ``Index'', reason: CYGWIN filename
3591 @comment case issue with ``Index.html'' and ``index.html''
3592 @comment Occurs when creating ``--html --no-split'' output
3593 @comment This fix is based on: http://sourceware.org/ml/binutils/2006-05/msg00215.html
3594 @unnumbered OpenOCD Index