stm32f07/9: Both devices have 256 kByte Flash Maximum.
[openocd.git] / src / flash / nor / stm32f1x.c
blob0871b30862b15d77880d5e11ac07dd5752ba2346
1 /***************************************************************************
2 * Copyright (C) 2005 by Dominic Rath *
3 * Dominic.Rath@gmx.de *
4 * *
5 * Copyright (C) 2008 by Spencer Oliver *
6 * spen@spen-soft.co.uk *
7 * *
8 * Copyright (C) 2011 by Andreas Fritiofson *
9 * andreas.fritiofson@gmail.com *
11 * This program is free software; you can redistribute it and/or modify *
12 * it under the terms of the GNU General Public License as published by *
13 * the Free Software Foundation; either version 2 of the License, or *
14 * (at your option) any later version. *
15 * *
16 * This program is distributed in the hope that it will be useful, *
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
19 * GNU General Public License for more details. *
20 * *
21 * You should have received a copy of the GNU General Public License *
22 * along with this program; if not, write to the *
23 * Free Software Foundation, Inc., *
24 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA. *
25 ***************************************************************************/
27 #ifdef HAVE_CONFIG_H
28 #include "config.h"
29 #endif
31 #include "imp.h"
32 #include <helper/binarybuffer.h>
33 #include <target/algorithm.h>
34 #include <target/armv7m.h>
36 /* stm32x register locations */
38 #define FLASH_REG_BASE_B0 0x40022000
39 #define FLASH_REG_BASE_B1 0x40022040
41 #define STM32_FLASH_ACR 0x00
42 #define STM32_FLASH_KEYR 0x04
43 #define STM32_FLASH_OPTKEYR 0x08
44 #define STM32_FLASH_SR 0x0C
45 #define STM32_FLASH_CR 0x10
46 #define STM32_FLASH_AR 0x14
47 #define STM32_FLASH_OBR 0x1C
48 #define STM32_FLASH_WRPR 0x20
50 /* TODO: Check if code using these really should be hard coded to bank 0.
51 * There are valid cases, on dual flash devices the protection of the
52 * second bank is done on the bank0 reg's. */
53 #define STM32_FLASH_ACR_B0 0x40022000
54 #define STM32_FLASH_KEYR_B0 0x40022004
55 #define STM32_FLASH_OPTKEYR_B0 0x40022008
56 #define STM32_FLASH_SR_B0 0x4002200C
57 #define STM32_FLASH_CR_B0 0x40022010
58 #define STM32_FLASH_AR_B0 0x40022014
59 #define STM32_FLASH_OBR_B0 0x4002201C
60 #define STM32_FLASH_WRPR_B0 0x40022020
62 /* option byte location */
64 #define STM32_OB_RDP 0x1FFFF800
65 #define STM32_OB_USER 0x1FFFF802
66 #define STM32_OB_DATA0 0x1FFFF804
67 #define STM32_OB_DATA1 0x1FFFF806
68 #define STM32_OB_WRP0 0x1FFFF808
69 #define STM32_OB_WRP1 0x1FFFF80A
70 #define STM32_OB_WRP2 0x1FFFF80C
71 #define STM32_OB_WRP3 0x1FFFF80E
73 /* FLASH_CR register bits */
75 #define FLASH_PG (1 << 0)
76 #define FLASH_PER (1 << 1)
77 #define FLASH_MER (1 << 2)
78 #define FLASH_OPTPG (1 << 4)
79 #define FLASH_OPTER (1 << 5)
80 #define FLASH_STRT (1 << 6)
81 #define FLASH_LOCK (1 << 7)
82 #define FLASH_OPTWRE (1 << 9)
84 /* FLASH_SR register bits */
86 #define FLASH_BSY (1 << 0)
87 #define FLASH_PGERR (1 << 2)
88 #define FLASH_WRPRTERR (1 << 4)
89 #define FLASH_EOP (1 << 5)
91 /* STM32_FLASH_OBR bit definitions (reading) */
93 #define OPT_ERROR 0
94 #define OPT_READOUT 1
95 #define OPT_RDWDGSW 2
96 #define OPT_RDRSTSTOP 3
97 #define OPT_RDRSTSTDBY 4
98 #define OPT_BFB2 5 /* dual flash bank only */
100 /* register unlock keys */
102 #define KEY1 0x45670123
103 #define KEY2 0xCDEF89AB
105 /* timeout values */
107 #define FLASH_WRITE_TIMEOUT 10
108 #define FLASH_ERASE_TIMEOUT 100
110 struct stm32x_options {
111 uint16_t RDP;
112 uint16_t user_options;
113 uint16_t user_data;
114 uint16_t protection[4];
117 struct stm32x_flash_bank {
118 struct stm32x_options option_bytes;
119 int ppage_size;
120 int probed;
122 bool has_dual_banks;
123 /* used to access dual flash bank stm32xl */
124 uint32_t register_base;
125 uint16_t default_rdp;
126 int user_data_offset;
127 int option_offset;
128 uint32_t user_bank_size;
131 static int stm32x_mass_erase(struct flash_bank *bank);
132 static int stm32x_get_device_id(struct flash_bank *bank, uint32_t *device_id);
133 static int stm32x_write_block(struct flash_bank *bank, const uint8_t *buffer,
134 uint32_t offset, uint32_t count);
136 /* flash bank stm32x <base> <size> 0 0 <target#>
138 FLASH_BANK_COMMAND_HANDLER(stm32x_flash_bank_command)
140 struct stm32x_flash_bank *stm32x_info;
142 if (CMD_ARGC < 6)
143 return ERROR_COMMAND_SYNTAX_ERROR;
145 stm32x_info = malloc(sizeof(struct stm32x_flash_bank));
147 bank->driver_priv = stm32x_info;
148 stm32x_info->probed = 0;
149 stm32x_info->has_dual_banks = false;
150 stm32x_info->register_base = FLASH_REG_BASE_B0;
151 stm32x_info->user_bank_size = bank->size;
153 return ERROR_OK;
156 static inline int stm32x_get_flash_reg(struct flash_bank *bank, uint32_t reg)
158 struct stm32x_flash_bank *stm32x_info = bank->driver_priv;
159 return reg + stm32x_info->register_base;
162 static inline int stm32x_get_flash_status(struct flash_bank *bank, uint32_t *status)
164 struct target *target = bank->target;
165 return target_read_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_SR), status);
168 static int stm32x_wait_status_busy(struct flash_bank *bank, int timeout)
170 struct target *target = bank->target;
171 uint32_t status;
172 int retval = ERROR_OK;
174 /* wait for busy to clear */
175 for (;;) {
176 retval = stm32x_get_flash_status(bank, &status);
177 if (retval != ERROR_OK)
178 return retval;
179 LOG_DEBUG("status: 0x%" PRIx32 "", status);
180 if ((status & FLASH_BSY) == 0)
181 break;
182 if (timeout-- <= 0) {
183 LOG_ERROR("timed out waiting for flash");
184 return ERROR_FAIL;
186 alive_sleep(1);
189 if (status & FLASH_WRPRTERR) {
190 LOG_ERROR("stm32x device protected");
191 retval = ERROR_FAIL;
194 if (status & FLASH_PGERR) {
195 LOG_ERROR("stm32x device programming failed");
196 retval = ERROR_FAIL;
199 /* Clear but report errors */
200 if (status & (FLASH_WRPRTERR | FLASH_PGERR)) {
201 /* If this operation fails, we ignore it and report the original
202 * retval
204 target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_SR),
205 FLASH_WRPRTERR | FLASH_PGERR);
207 return retval;
210 static int stm32x_check_operation_supported(struct flash_bank *bank)
212 struct stm32x_flash_bank *stm32x_info = bank->driver_priv;
214 /* if we have a dual flash bank device then
215 * we need to perform option byte stuff on bank0 only */
216 if (stm32x_info->register_base != FLASH_REG_BASE_B0) {
217 LOG_ERROR("Option Byte Operation's must use bank0");
218 return ERROR_FLASH_OPERATION_FAILED;
221 return ERROR_OK;
224 static int stm32x_read_options(struct flash_bank *bank)
226 uint32_t optiondata;
227 struct stm32x_flash_bank *stm32x_info = NULL;
228 struct target *target = bank->target;
230 stm32x_info = bank->driver_priv;
232 /* read current option bytes */
233 int retval = target_read_u32(target, STM32_FLASH_OBR_B0, &optiondata);
234 if (retval != ERROR_OK)
235 return retval;
237 stm32x_info->option_bytes.user_options = (optiondata >> stm32x_info->option_offset >> 2) & 0xffff;
238 stm32x_info->option_bytes.user_data = (optiondata >> stm32x_info->user_data_offset) & 0xffff;
239 stm32x_info->option_bytes.RDP = (optiondata & (1 << OPT_READOUT)) ? 0xFFFF : 0x5AA5;
241 if (optiondata & (1 << OPT_READOUT))
242 LOG_INFO("Device Security Bit Set");
244 /* each bit refers to a 4bank protection */
245 retval = target_read_u32(target, STM32_FLASH_WRPR_B0, &optiondata);
246 if (retval != ERROR_OK)
247 return retval;
249 stm32x_info->option_bytes.protection[0] = (uint16_t)optiondata;
250 stm32x_info->option_bytes.protection[1] = (uint16_t)(optiondata >> 8);
251 stm32x_info->option_bytes.protection[2] = (uint16_t)(optiondata >> 16);
252 stm32x_info->option_bytes.protection[3] = (uint16_t)(optiondata >> 24);
254 return ERROR_OK;
257 static int stm32x_erase_options(struct flash_bank *bank)
259 struct stm32x_flash_bank *stm32x_info = NULL;
260 struct target *target = bank->target;
262 stm32x_info = bank->driver_priv;
264 /* read current options */
265 stm32x_read_options(bank);
267 /* unlock flash registers */
268 int retval = target_write_u32(target, STM32_FLASH_KEYR_B0, KEY1);
269 if (retval != ERROR_OK)
270 return retval;
272 retval = target_write_u32(target, STM32_FLASH_KEYR_B0, KEY2);
273 if (retval != ERROR_OK)
274 return retval;
276 /* unlock option flash registers */
277 retval = target_write_u32(target, STM32_FLASH_OPTKEYR_B0, KEY1);
278 if (retval != ERROR_OK)
279 return retval;
280 retval = target_write_u32(target, STM32_FLASH_OPTKEYR_B0, KEY2);
281 if (retval != ERROR_OK)
282 return retval;
284 /* erase option bytes */
285 retval = target_write_u32(target, STM32_FLASH_CR_B0, FLASH_OPTER | FLASH_OPTWRE);
286 if (retval != ERROR_OK)
287 return retval;
288 retval = target_write_u32(target, STM32_FLASH_CR_B0, FLASH_OPTER | FLASH_STRT | FLASH_OPTWRE);
289 if (retval != ERROR_OK)
290 return retval;
292 retval = stm32x_wait_status_busy(bank, FLASH_ERASE_TIMEOUT);
293 if (retval != ERROR_OK)
294 return retval;
296 /* clear readout protection and complementary option bytes
297 * this will also force a device unlock if set */
298 stm32x_info->option_bytes.RDP = stm32x_info->default_rdp;
300 return ERROR_OK;
303 static int stm32x_write_options(struct flash_bank *bank)
305 struct stm32x_flash_bank *stm32x_info = NULL;
306 struct target *target = bank->target;
308 stm32x_info = bank->driver_priv;
310 /* unlock flash registers */
311 int retval = target_write_u32(target, STM32_FLASH_KEYR_B0, KEY1);
312 if (retval != ERROR_OK)
313 return retval;
314 retval = target_write_u32(target, STM32_FLASH_KEYR_B0, KEY2);
315 if (retval != ERROR_OK)
316 return retval;
318 /* unlock option flash registers */
319 retval = target_write_u32(target, STM32_FLASH_OPTKEYR_B0, KEY1);
320 if (retval != ERROR_OK)
321 return retval;
322 retval = target_write_u32(target, STM32_FLASH_OPTKEYR_B0, KEY2);
323 if (retval != ERROR_OK)
324 return retval;
326 /* program option bytes */
327 retval = target_write_u32(target, STM32_FLASH_CR_B0, FLASH_OPTPG | FLASH_OPTWRE);
328 if (retval != ERROR_OK)
329 return retval;
331 uint8_t opt_bytes[16];
333 target_buffer_set_u16(target, opt_bytes, stm32x_info->option_bytes.RDP);
334 target_buffer_set_u16(target, opt_bytes + 2, stm32x_info->option_bytes.user_options);
335 target_buffer_set_u16(target, opt_bytes + 4, stm32x_info->option_bytes.user_data & 0xff);
336 target_buffer_set_u16(target, opt_bytes + 6, (stm32x_info->option_bytes.user_data >> 8) & 0xff);
337 target_buffer_set_u16(target, opt_bytes + 8, stm32x_info->option_bytes.protection[0]);
338 target_buffer_set_u16(target, opt_bytes + 10, stm32x_info->option_bytes.protection[1]);
339 target_buffer_set_u16(target, opt_bytes + 12, stm32x_info->option_bytes.protection[2]);
340 target_buffer_set_u16(target, opt_bytes + 14, stm32x_info->option_bytes.protection[3]);
342 uint32_t offset = STM32_OB_RDP - bank->base;
343 retval = stm32x_write_block(bank, opt_bytes, offset, sizeof(opt_bytes) / 2);
344 if (retval != ERROR_OK) {
345 if (retval == ERROR_TARGET_RESOURCE_NOT_AVAILABLE)
346 LOG_ERROR("working area required to erase options bytes");
347 return retval;
350 retval = target_write_u32(target, STM32_FLASH_CR_B0, FLASH_LOCK);
351 if (retval != ERROR_OK)
352 return retval;
354 return ERROR_OK;
357 static int stm32x_protect_check(struct flash_bank *bank)
359 struct target *target = bank->target;
360 struct stm32x_flash_bank *stm32x_info = bank->driver_priv;
362 uint32_t protection;
363 int i, s;
364 int num_bits;
365 int set;
367 int retval = stm32x_check_operation_supported(bank);
368 if (ERROR_OK != retval)
369 return retval;
371 /* medium density - each bit refers to a 4bank protection
372 * high density - each bit refers to a 2bank protection */
373 retval = target_read_u32(target, STM32_FLASH_WRPR_B0, &protection);
374 if (retval != ERROR_OK)
375 return retval;
377 /* medium density - each protection bit is for 4 * 1K pages
378 * high density - each protection bit is for 2 * 2K pages */
379 num_bits = (bank->num_sectors / stm32x_info->ppage_size);
381 if (stm32x_info->ppage_size == 2) {
382 /* high density flash/connectivity line protection */
384 set = 1;
386 if (protection & (1 << 31))
387 set = 0;
389 /* bit 31 controls sector 62 - 255 protection for high density
390 * bit 31 controls sector 62 - 127 protection for connectivity line */
391 for (s = 62; s < bank->num_sectors; s++)
392 bank->sectors[s].is_protected = set;
394 if (bank->num_sectors > 61)
395 num_bits = 31;
397 for (i = 0; i < num_bits; i++) {
398 set = 1;
400 if (protection & (1 << i))
401 set = 0;
403 for (s = 0; s < stm32x_info->ppage_size; s++)
404 bank->sectors[(i * stm32x_info->ppage_size) + s].is_protected = set;
406 } else {
407 /* low/medium density flash protection */
408 for (i = 0; i < num_bits; i++) {
409 set = 1;
411 if (protection & (1 << i))
412 set = 0;
414 for (s = 0; s < stm32x_info->ppage_size; s++)
415 bank->sectors[(i * stm32x_info->ppage_size) + s].is_protected = set;
419 return ERROR_OK;
422 static int stm32x_erase(struct flash_bank *bank, int first, int last)
424 struct target *target = bank->target;
425 int i;
427 if (bank->target->state != TARGET_HALTED) {
428 LOG_ERROR("Target not halted");
429 return ERROR_TARGET_NOT_HALTED;
432 if ((first == 0) && (last == (bank->num_sectors - 1)))
433 return stm32x_mass_erase(bank);
435 /* unlock flash registers */
436 int retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_KEYR), KEY1);
437 if (retval != ERROR_OK)
438 return retval;
439 retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_KEYR), KEY2);
440 if (retval != ERROR_OK)
441 return retval;
443 for (i = first; i <= last; i++) {
444 retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_PER);
445 if (retval != ERROR_OK)
446 return retval;
447 retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_AR),
448 bank->base + bank->sectors[i].offset);
449 if (retval != ERROR_OK)
450 return retval;
451 retval = target_write_u32(target,
452 stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_PER | FLASH_STRT);
453 if (retval != ERROR_OK)
454 return retval;
456 retval = stm32x_wait_status_busy(bank, FLASH_ERASE_TIMEOUT);
457 if (retval != ERROR_OK)
458 return retval;
460 bank->sectors[i].is_erased = 1;
463 retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_LOCK);
464 if (retval != ERROR_OK)
465 return retval;
467 return ERROR_OK;
470 static int stm32x_protect(struct flash_bank *bank, int set, int first, int last)
472 struct stm32x_flash_bank *stm32x_info = NULL;
473 struct target *target = bank->target;
474 uint16_t prot_reg[4] = {0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF};
475 int i, reg, bit;
476 int status;
477 uint32_t protection;
479 stm32x_info = bank->driver_priv;
481 if (target->state != TARGET_HALTED) {
482 LOG_ERROR("Target not halted");
483 return ERROR_TARGET_NOT_HALTED;
486 int retval = stm32x_check_operation_supported(bank);
487 if (ERROR_OK != retval)
488 return retval;
490 if ((first % stm32x_info->ppage_size) != 0) {
491 LOG_WARNING("aligned start protect sector to a %d sector boundary",
492 stm32x_info->ppage_size);
493 first = first - (first % stm32x_info->ppage_size);
495 if (((last + 1) % stm32x_info->ppage_size) != 0) {
496 LOG_WARNING("aligned end protect sector to a %d sector boundary",
497 stm32x_info->ppage_size);
498 last++;
499 last = last - (last % stm32x_info->ppage_size);
500 last--;
503 /* medium density - each bit refers to a 4bank protection
504 * high density - each bit refers to a 2bank protection */
505 retval = target_read_u32(target, STM32_FLASH_WRPR_B0, &protection);
506 if (retval != ERROR_OK)
507 return retval;
509 prot_reg[0] = (uint16_t)protection;
510 prot_reg[1] = (uint16_t)(protection >> 8);
511 prot_reg[2] = (uint16_t)(protection >> 16);
512 prot_reg[3] = (uint16_t)(protection >> 24);
514 if (stm32x_info->ppage_size == 2) {
515 /* high density flash */
517 /* bit 7 controls sector 62 - 255 protection */
518 if (last > 61) {
519 if (set)
520 prot_reg[3] &= ~(1 << 7);
521 else
522 prot_reg[3] |= (1 << 7);
525 if (first > 61)
526 first = 62;
527 if (last > 61)
528 last = 61;
530 for (i = first; i <= last; i++) {
531 reg = (i / stm32x_info->ppage_size) / 8;
532 bit = (i / stm32x_info->ppage_size) - (reg * 8);
534 if (set)
535 prot_reg[reg] &= ~(1 << bit);
536 else
537 prot_reg[reg] |= (1 << bit);
539 } else {
540 /* medium density flash */
541 for (i = first; i <= last; i++) {
542 reg = (i / stm32x_info->ppage_size) / 8;
543 bit = (i / stm32x_info->ppage_size) - (reg * 8);
545 if (set)
546 prot_reg[reg] &= ~(1 << bit);
547 else
548 prot_reg[reg] |= (1 << bit);
552 status = stm32x_erase_options(bank);
553 if (status != ERROR_OK)
554 return status;
556 stm32x_info->option_bytes.protection[0] = prot_reg[0];
557 stm32x_info->option_bytes.protection[1] = prot_reg[1];
558 stm32x_info->option_bytes.protection[2] = prot_reg[2];
559 stm32x_info->option_bytes.protection[3] = prot_reg[3];
561 return stm32x_write_options(bank);
564 static int stm32x_write_block(struct flash_bank *bank, const uint8_t *buffer,
565 uint32_t offset, uint32_t count)
567 struct stm32x_flash_bank *stm32x_info = bank->driver_priv;
568 struct target *target = bank->target;
569 uint32_t buffer_size = 16384;
570 struct working_area *write_algorithm;
571 struct working_area *source;
572 uint32_t address = bank->base + offset;
573 struct reg_param reg_params[5];
574 struct armv7m_algorithm armv7m_info;
575 int retval = ERROR_OK;
577 /* see contrib/loaders/flash/stm32f1x.S for src */
579 static const uint8_t stm32x_flash_write_code[] = {
580 /* #define STM32_FLASH_SR_OFFSET 0x0C */
581 /* wait_fifo: */
582 0x16, 0x68, /* ldr r6, [r2, #0] */
583 0x00, 0x2e, /* cmp r6, #0 */
584 0x18, 0xd0, /* beq exit */
585 0x55, 0x68, /* ldr r5, [r2, #4] */
586 0xb5, 0x42, /* cmp r5, r6 */
587 0xf9, 0xd0, /* beq wait_fifo */
588 0x2e, 0x88, /* ldrh r6, [r5, #0] */
589 0x26, 0x80, /* strh r6, [r4, #0] */
590 0x02, 0x35, /* adds r5, #2 */
591 0x02, 0x34, /* adds r4, #2 */
592 /* busy: */
593 0xc6, 0x68, /* ldr r6, [r0, #STM32_FLASH_SR_OFFSET] */
594 0x01, 0x27, /* movs r7, #1 */
595 0x3e, 0x42, /* tst r6, r7 */
596 0xfb, 0xd1, /* bne busy */
597 0x14, 0x27, /* movs r7, #0x14 */
598 0x3e, 0x42, /* tst r6, r7 */
599 0x08, 0xd1, /* bne error */
600 0x9d, 0x42, /* cmp r5, r3 */
601 0x01, 0xd3, /* bcc no_wrap */
602 0x15, 0x46, /* mov r5, r2 */
603 0x08, 0x35, /* adds r5, #8 */
604 /* no_wrap: */
605 0x55, 0x60, /* str r5, [r2, #4] */
606 0x01, 0x39, /* subs r1, r1, #1 */
607 0x00, 0x29, /* cmp r1, #0 */
608 0x02, 0xd0, /* beq exit */
609 0xe5, 0xe7, /* b wait_fifo */
610 /* error: */
611 0x00, 0x20, /* movs r0, #0 */
612 0x50, 0x60, /* str r0, [r2, #4] */
613 /* exit: */
614 0x30, 0x46, /* mov r0, r6 */
615 0x00, 0xbe, /* bkpt #0 */
618 /* flash write code */
619 if (target_alloc_working_area(target, sizeof(stm32x_flash_write_code),
620 &write_algorithm) != ERROR_OK) {
621 LOG_WARNING("no working area available, can't do block memory writes");
622 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
625 retval = target_write_buffer(target, write_algorithm->address,
626 sizeof(stm32x_flash_write_code), stm32x_flash_write_code);
627 if (retval != ERROR_OK)
628 return retval;
630 /* memory buffer */
631 while (target_alloc_working_area_try(target, buffer_size, &source) != ERROR_OK) {
632 buffer_size /= 2;
633 buffer_size &= ~3UL; /* Make sure it's 4 byte aligned */
634 if (buffer_size <= 256) {
635 /* we already allocated the writing code, but failed to get a
636 * buffer, free the algorithm */
637 target_free_working_area(target, write_algorithm);
639 LOG_WARNING("no large enough working area available, can't do block memory writes");
640 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
644 init_reg_param(&reg_params[0], "r0", 32, PARAM_IN_OUT); /* flash base (in), status (out) */
645 init_reg_param(&reg_params[1], "r1", 32, PARAM_OUT); /* count (halfword-16bit) */
646 init_reg_param(&reg_params[2], "r2", 32, PARAM_OUT); /* buffer start */
647 init_reg_param(&reg_params[3], "r3", 32, PARAM_OUT); /* buffer end */
648 init_reg_param(&reg_params[4], "r4", 32, PARAM_IN_OUT); /* target address */
650 buf_set_u32(reg_params[0].value, 0, 32, stm32x_info->register_base);
651 buf_set_u32(reg_params[1].value, 0, 32, count);
652 buf_set_u32(reg_params[2].value, 0, 32, source->address);
653 buf_set_u32(reg_params[3].value, 0, 32, source->address + source->size);
654 buf_set_u32(reg_params[4].value, 0, 32, address);
656 armv7m_info.common_magic = ARMV7M_COMMON_MAGIC;
657 armv7m_info.core_mode = ARM_MODE_THREAD;
659 retval = target_run_flash_async_algorithm(target, buffer, count, 2,
660 0, NULL,
661 5, reg_params,
662 source->address, source->size,
663 write_algorithm->address, 0,
664 &armv7m_info);
666 if (retval == ERROR_FLASH_OPERATION_FAILED) {
667 LOG_ERROR("flash write failed at address 0x%"PRIx32,
668 buf_get_u32(reg_params[4].value, 0, 32));
670 if (buf_get_u32(reg_params[0].value, 0, 32) & FLASH_PGERR) {
671 LOG_ERROR("flash memory not erased before writing");
672 /* Clear but report errors */
673 target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_SR), FLASH_PGERR);
676 if (buf_get_u32(reg_params[0].value, 0, 32) & FLASH_WRPRTERR) {
677 LOG_ERROR("flash memory write protected");
678 /* Clear but report errors */
679 target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_SR), FLASH_WRPRTERR);
683 target_free_working_area(target, source);
684 target_free_working_area(target, write_algorithm);
686 destroy_reg_param(&reg_params[0]);
687 destroy_reg_param(&reg_params[1]);
688 destroy_reg_param(&reg_params[2]);
689 destroy_reg_param(&reg_params[3]);
690 destroy_reg_param(&reg_params[4]);
692 return retval;
695 static int stm32x_write(struct flash_bank *bank, const uint8_t *buffer,
696 uint32_t offset, uint32_t count)
698 struct target *target = bank->target;
699 uint8_t *new_buffer = NULL;
701 if (bank->target->state != TARGET_HALTED) {
702 LOG_ERROR("Target not halted");
703 return ERROR_TARGET_NOT_HALTED;
706 if (offset & 0x1) {
707 LOG_ERROR("offset 0x%" PRIx32 " breaks required 2-byte alignment", offset);
708 return ERROR_FLASH_DST_BREAKS_ALIGNMENT;
711 /* If there's an odd number of bytes, the data has to be padded. Duplicate
712 * the buffer and use the normal code path with a single block write since
713 * it's probably cheaper than to special case the last odd write using
714 * discrete accesses. */
715 if (count & 1) {
716 new_buffer = malloc(count + 1);
717 if (new_buffer == NULL) {
718 LOG_ERROR("odd number of bytes to write and no memory for padding buffer");
719 return ERROR_FAIL;
721 LOG_INFO("odd number of bytes to write, padding with 0xff");
722 buffer = memcpy(new_buffer, buffer, count);
723 new_buffer[count++] = 0xff;
726 uint32_t words_remaining = count / 2;
727 int retval, retval2;
729 /* unlock flash registers */
730 retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_KEYR), KEY1);
731 if (retval != ERROR_OK)
732 goto cleanup;
733 retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_KEYR), KEY2);
734 if (retval != ERROR_OK)
735 goto cleanup;
737 retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_PG);
738 if (retval != ERROR_OK)
739 goto cleanup;
741 /* try using a block write */
742 retval = stm32x_write_block(bank, buffer, offset, words_remaining);
744 if (retval == ERROR_TARGET_RESOURCE_NOT_AVAILABLE) {
745 /* if block write failed (no sufficient working area),
746 * we use normal (slow) single halfword accesses */
747 LOG_WARNING("couldn't use block writes, falling back to single memory accesses");
749 while (words_remaining > 0) {
750 uint16_t value;
751 memcpy(&value, buffer, sizeof(uint16_t));
753 retval = target_write_u16(target, bank->base + offset, value);
754 if (retval != ERROR_OK)
755 goto reset_pg_and_lock;
757 retval = stm32x_wait_status_busy(bank, 5);
758 if (retval != ERROR_OK)
759 goto reset_pg_and_lock;
761 words_remaining--;
762 buffer += 2;
763 offset += 2;
767 reset_pg_and_lock:
768 retval2 = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_LOCK);
769 if (retval == ERROR_OK)
770 retval = retval2;
772 cleanup:
773 if (new_buffer)
774 free(new_buffer);
776 return retval;
779 static int stm32x_get_device_id(struct flash_bank *bank, uint32_t *device_id)
781 /* This check the device CPUID core register to detect
782 * the M0 from the M3 devices. */
784 struct target *target = bank->target;
785 uint32_t cpuid, device_id_register = 0;
787 /* Get the CPUID from the ARM Core
788 * http://infocenter.arm.com/help/topic/com.arm.doc.ddi0432c/DDI0432C_cortex_m0_r0p0_trm.pdf 4.2.1 */
789 int retval = target_read_u32(target, 0xE000ED00, &cpuid);
790 if (retval != ERROR_OK)
791 return retval;
793 if (((cpuid >> 4) & 0xFFF) == 0xC20) {
794 /* 0xC20 is M0 devices */
795 device_id_register = 0x40015800;
796 } else if (((cpuid >> 4) & 0xFFF) == 0xC23) {
797 /* 0xC23 is M3 devices */
798 device_id_register = 0xE0042000;
799 } else if (((cpuid >> 4) & 0xFFF) == 0xC24) {
800 /* 0xC24 is M4 devices */
801 device_id_register = 0xE0042000;
802 } else {
803 LOG_ERROR("Cannot identify target as a stm32x");
804 return ERROR_FAIL;
807 /* read stm32 device id register */
808 retval = target_read_u32(target, device_id_register, device_id);
809 if (retval != ERROR_OK)
810 return retval;
812 return retval;
815 static int stm32x_get_flash_size(struct flash_bank *bank, uint16_t *flash_size_in_kb)
817 struct target *target = bank->target;
818 uint32_t cpuid, flash_size_reg;
820 int retval = target_read_u32(target, 0xE000ED00, &cpuid);
821 if (retval != ERROR_OK)
822 return retval;
824 if (((cpuid >> 4) & 0xFFF) == 0xC20) {
825 /* 0xC20 is M0 devices */
826 flash_size_reg = 0x1FFFF7CC;
827 } else if (((cpuid >> 4) & 0xFFF) == 0xC23) {
828 /* 0xC23 is M3 devices */
829 flash_size_reg = 0x1FFFF7E0;
830 } else if (((cpuid >> 4) & 0xFFF) == 0xC24) {
831 /* 0xC24 is M4 devices */
832 flash_size_reg = 0x1FFFF7CC;
833 } else {
834 LOG_ERROR("Cannot identify target as a stm32x");
835 return ERROR_FAIL;
838 retval = target_read_u16(target, flash_size_reg, flash_size_in_kb);
839 if (retval != ERROR_OK)
840 return retval;
842 return retval;
845 static int stm32x_probe(struct flash_bank *bank)
847 struct stm32x_flash_bank *stm32x_info = bank->driver_priv;
848 int i;
849 uint16_t flash_size_in_kb;
850 uint16_t max_flash_size_in_kb;
851 uint32_t device_id;
852 int page_size;
853 uint32_t base_address = 0x08000000;
855 stm32x_info->probed = 0;
856 stm32x_info->register_base = FLASH_REG_BASE_B0;
857 stm32x_info->user_data_offset = 10;
858 stm32x_info->option_offset = 0;
860 /* default factory protection level */
861 stm32x_info->default_rdp = 0x5AA5;
863 /* read stm32 device id register */
864 int retval = stm32x_get_device_id(bank, &device_id);
865 if (retval != ERROR_OK)
866 return retval;
868 LOG_INFO("device id = 0x%08" PRIx32 "", device_id);
870 /* set page size, protection granularity and max flash size depending on family */
871 switch (device_id & 0xfff) {
872 case 0x410: /* medium density */
873 page_size = 1024;
874 stm32x_info->ppage_size = 4;
875 max_flash_size_in_kb = 128;
876 break;
877 case 0x412: /* low density */
878 page_size = 1024;
879 stm32x_info->ppage_size = 4;
880 max_flash_size_in_kb = 32;
881 break;
882 case 0x414: /* high density */
883 page_size = 2048;
884 stm32x_info->ppage_size = 2;
885 max_flash_size_in_kb = 512;
886 break;
887 case 0x418: /* connectivity line density */
888 page_size = 2048;
889 stm32x_info->ppage_size = 2;
890 max_flash_size_in_kb = 256;
891 break;
892 case 0x420: /* value line density */
893 page_size = 1024;
894 stm32x_info->ppage_size = 4;
895 max_flash_size_in_kb = 128;
896 break;
897 case 0x422: /* stm32f302xb/c */
898 page_size = 2048;
899 stm32x_info->ppage_size = 2;
900 max_flash_size_in_kb = 256;
901 stm32x_info->user_data_offset = 16;
902 stm32x_info->option_offset = 6;
903 stm32x_info->default_rdp = 0x55AA;
904 break;
905 case 0x428: /* value line High density */
906 page_size = 2048;
907 stm32x_info->ppage_size = 4;
908 max_flash_size_in_kb = 128;
909 break;
910 case 0x430: /* xl line density (dual flash banks) */
911 page_size = 2048;
912 stm32x_info->ppage_size = 2;
913 max_flash_size_in_kb = 1024;
914 stm32x_info->has_dual_banks = true;
915 break;
916 case 0x432: /* stm32f37x */
917 page_size = 2048;
918 stm32x_info->ppage_size = 2;
919 max_flash_size_in_kb = 256;
920 stm32x_info->user_data_offset = 16;
921 stm32x_info->option_offset = 6;
922 stm32x_info->default_rdp = 0x55AA;
923 break;
924 case 0x438: /* stm32f33x */
925 case 0x439: /* stm32f302x6/8 */
926 page_size = 2048;
927 stm32x_info->ppage_size = 2;
928 max_flash_size_in_kb = 64;
929 stm32x_info->user_data_offset = 16;
930 stm32x_info->option_offset = 6;
931 stm32x_info->default_rdp = 0x55AA;
932 break;
933 case 0x440: /* stm32f05x */
934 case 0x444: /* stm32f03x */
935 case 0x445: /* stm32f04x */
936 page_size = 1024;
937 stm32x_info->ppage_size = 4;
938 max_flash_size_in_kb = 64;
939 stm32x_info->user_data_offset = 16;
940 stm32x_info->option_offset = 6;
941 stm32x_info->default_rdp = 0x55AA;
942 break;
943 case 0x448: /* stm32f07x */
944 case 0x442: /* stm32f09x */
945 page_size = 2048;
946 stm32x_info->ppage_size = 4;
947 max_flash_size_in_kb = 256;
948 stm32x_info->user_data_offset = 16;
949 stm32x_info->option_offset = 6;
950 stm32x_info->default_rdp = 0x55AA;
951 break;
952 default:
953 LOG_WARNING("Cannot identify target as a STM32 family.");
954 return ERROR_FAIL;
957 /* get flash size from target. */
958 retval = stm32x_get_flash_size(bank, &flash_size_in_kb);
960 /* failed reading flash size or flash size invalid (early silicon),
961 * default to max target family */
962 if (retval != ERROR_OK || flash_size_in_kb == 0xffff || flash_size_in_kb == 0) {
963 LOG_WARNING("STM32 flash size failed, probe inaccurate - assuming %dk flash",
964 max_flash_size_in_kb);
965 flash_size_in_kb = max_flash_size_in_kb;
968 if (stm32x_info->has_dual_banks) {
969 /* split reported size into matching bank */
970 if (bank->base != 0x08080000) {
971 /* bank 0 will be fixed 512k */
972 flash_size_in_kb = 512;
973 } else {
974 flash_size_in_kb -= 512;
975 /* bank1 also uses a register offset */
976 stm32x_info->register_base = FLASH_REG_BASE_B1;
977 base_address = 0x08080000;
981 /* if the user sets the size manually then ignore the probed value
982 * this allows us to work around devices that have a invalid flash size register value */
983 if (stm32x_info->user_bank_size) {
984 LOG_INFO("ignoring flash probed value, using configured bank size");
985 flash_size_in_kb = stm32x_info->user_bank_size / 1024;
988 LOG_INFO("flash size = %dkbytes", flash_size_in_kb);
990 /* did we assign flash size? */
991 assert(flash_size_in_kb != 0xffff);
993 /* calculate numbers of pages */
994 int num_pages = flash_size_in_kb * 1024 / page_size;
996 /* check that calculation result makes sense */
997 assert(num_pages > 0);
999 if (bank->sectors) {
1000 free(bank->sectors);
1001 bank->sectors = NULL;
1004 bank->base = base_address;
1005 bank->size = (num_pages * page_size);
1006 bank->num_sectors = num_pages;
1007 bank->sectors = malloc(sizeof(struct flash_sector) * num_pages);
1009 for (i = 0; i < num_pages; i++) {
1010 bank->sectors[i].offset = i * page_size;
1011 bank->sectors[i].size = page_size;
1012 bank->sectors[i].is_erased = -1;
1013 bank->sectors[i].is_protected = 1;
1016 stm32x_info->probed = 1;
1018 return ERROR_OK;
1021 static int stm32x_auto_probe(struct flash_bank *bank)
1023 struct stm32x_flash_bank *stm32x_info = bank->driver_priv;
1024 if (stm32x_info->probed)
1025 return ERROR_OK;
1026 return stm32x_probe(bank);
1029 #if 0
1030 COMMAND_HANDLER(stm32x_handle_part_id_command)
1032 return ERROR_OK;
1034 #endif
1036 static const char *get_stm32f0_revision(uint16_t rev_id)
1038 const char *rev_str = NULL;
1040 switch (rev_id) {
1041 case 0x1000:
1042 rev_str = "1.0";
1043 break;
1044 case 0x2000:
1045 rev_str = "2.0";
1046 break;
1048 return rev_str;
1051 static int get_stm32x_info(struct flash_bank *bank, char *buf, int buf_size)
1053 uint32_t dbgmcu_idcode;
1055 /* read stm32 device id register */
1056 int retval = stm32x_get_device_id(bank, &dbgmcu_idcode);
1057 if (retval != ERROR_OK)
1058 return retval;
1060 uint16_t device_id = dbgmcu_idcode & 0xfff;
1061 uint16_t rev_id = dbgmcu_idcode >> 16;
1062 const char *device_str;
1063 const char *rev_str = NULL;
1065 switch (device_id) {
1066 case 0x410:
1067 device_str = "STM32F10x (Medium Density)";
1069 switch (rev_id) {
1070 case 0x0000:
1071 rev_str = "A";
1072 break;
1074 case 0x2000:
1075 rev_str = "B";
1076 break;
1078 case 0x2001:
1079 rev_str = "Z";
1080 break;
1082 case 0x2003:
1083 rev_str = "Y";
1084 break;
1086 break;
1088 case 0x412:
1089 device_str = "STM32F10x (Low Density)";
1091 switch (rev_id) {
1092 case 0x1000:
1093 rev_str = "A";
1094 break;
1096 break;
1098 case 0x414:
1099 device_str = "STM32F10x (High Density)";
1101 switch (rev_id) {
1102 case 0x1000:
1103 rev_str = "A";
1104 break;
1106 case 0x1001:
1107 rev_str = "Z";
1108 break;
1110 case 0x1003:
1111 rev_str = "Y";
1112 break;
1114 break;
1116 case 0x418:
1117 device_str = "STM32F10x (Connectivity)";
1119 switch (rev_id) {
1120 case 0x1000:
1121 rev_str = "A";
1122 break;
1124 case 0x1001:
1125 rev_str = "Z";
1126 break;
1128 break;
1130 case 0x420:
1131 device_str = "STM32F100 (Low/Medium Density)";
1133 switch (rev_id) {
1134 case 0x1000:
1135 rev_str = "A";
1136 break;
1138 case 0x1001:
1139 rev_str = "Z";
1140 break;
1142 break;
1144 case 0x422:
1145 device_str = "STM32F302xB/C";
1147 switch (rev_id) {
1148 case 0x1000:
1149 rev_str = "A";
1150 break;
1152 case 0x1001:
1153 rev_str = "Z";
1154 break;
1156 case 0x1003:
1157 rev_str = "Y";
1158 break;
1160 case 0x2000:
1161 rev_str = "B";
1162 break;
1164 break;
1166 case 0x428:
1167 device_str = "STM32F100 (High Density)";
1169 switch (rev_id) {
1170 case 0x1000:
1171 rev_str = "A";
1172 break;
1174 case 0x1001:
1175 rev_str = "Z";
1176 break;
1178 break;
1180 case 0x430:
1181 device_str = "STM32F10x (XL Density)";
1183 switch (rev_id) {
1184 case 0x1000:
1185 rev_str = "A";
1186 break;
1188 break;
1190 case 0x432:
1191 device_str = "STM32F37x";
1193 switch (rev_id) {
1194 case 0x1000:
1195 rev_str = "A";
1196 break;
1198 case 0x2000:
1199 rev_str = "B";
1200 break;
1202 break;
1204 case 0x438:
1205 device_str = "STM32F33x";
1207 switch (rev_id) {
1208 case 0x1000:
1209 rev_str = "A";
1210 break;
1212 break;
1214 case 0x439:
1215 device_str = "STM32F302x6/8";
1217 switch (rev_id) {
1218 case 0x1000:
1219 rev_str = "A";
1220 break;
1222 case 0x1001:
1223 rev_str = "Z";
1224 break;
1226 break;
1228 case 0x444:
1229 device_str = "STM32F03x";
1230 rev_str = get_stm32f0_revision(rev_id);
1231 break;
1233 case 0x440:
1234 device_str = "STM32F05x";
1235 rev_str = get_stm32f0_revision(rev_id);
1236 break;
1238 case 0x445:
1239 device_str = "STM32F04x";
1240 rev_str = get_stm32f0_revision(rev_id);
1241 break;
1243 case 0x448:
1244 device_str = "STM32F07x";
1245 rev_str = get_stm32f0_revision(rev_id);
1246 break;
1248 case 0x442:
1249 device_str = "STM32F09x";
1250 rev_str = get_stm32f0_revision(rev_id);
1251 break;
1253 default:
1254 snprintf(buf, buf_size, "Cannot identify target as a STM32F0/1/3\n");
1255 return ERROR_FAIL;
1258 if (rev_str != NULL)
1259 snprintf(buf, buf_size, "%s - Rev: %s", device_str, rev_str);
1260 else
1261 snprintf(buf, buf_size, "%s - Rev: unknown (0x%04x)", device_str, rev_id);
1263 return ERROR_OK;
1266 COMMAND_HANDLER(stm32x_handle_lock_command)
1268 struct target *target = NULL;
1269 struct stm32x_flash_bank *stm32x_info = NULL;
1271 if (CMD_ARGC < 1)
1272 return ERROR_COMMAND_SYNTAX_ERROR;
1274 struct flash_bank *bank;
1275 int retval = CALL_COMMAND_HANDLER(flash_command_get_bank, 0, &bank);
1276 if (ERROR_OK != retval)
1277 return retval;
1279 stm32x_info = bank->driver_priv;
1281 target = bank->target;
1283 if (target->state != TARGET_HALTED) {
1284 LOG_ERROR("Target not halted");
1285 return ERROR_TARGET_NOT_HALTED;
1288 retval = stm32x_check_operation_supported(bank);
1289 if (ERROR_OK != retval)
1290 return retval;
1292 if (stm32x_erase_options(bank) != ERROR_OK) {
1293 command_print(CMD_CTX, "stm32x failed to erase options");
1294 return ERROR_OK;
1297 /* set readout protection */
1298 stm32x_info->option_bytes.RDP = 0;
1300 if (stm32x_write_options(bank) != ERROR_OK) {
1301 command_print(CMD_CTX, "stm32x failed to lock device");
1302 return ERROR_OK;
1305 command_print(CMD_CTX, "stm32x locked");
1307 return ERROR_OK;
1310 COMMAND_HANDLER(stm32x_handle_unlock_command)
1312 struct target *target = NULL;
1314 if (CMD_ARGC < 1)
1315 return ERROR_COMMAND_SYNTAX_ERROR;
1317 struct flash_bank *bank;
1318 int retval = CALL_COMMAND_HANDLER(flash_command_get_bank, 0, &bank);
1319 if (ERROR_OK != retval)
1320 return retval;
1322 target = bank->target;
1324 if (target->state != TARGET_HALTED) {
1325 LOG_ERROR("Target not halted");
1326 return ERROR_TARGET_NOT_HALTED;
1329 retval = stm32x_check_operation_supported(bank);
1330 if (ERROR_OK != retval)
1331 return retval;
1333 if (stm32x_erase_options(bank) != ERROR_OK) {
1334 command_print(CMD_CTX, "stm32x failed to unlock device");
1335 return ERROR_OK;
1338 if (stm32x_write_options(bank) != ERROR_OK) {
1339 command_print(CMD_CTX, "stm32x failed to lock device");
1340 return ERROR_OK;
1343 command_print(CMD_CTX, "stm32x unlocked.\n"
1344 "INFO: a reset or power cycle is required "
1345 "for the new settings to take effect.");
1347 return ERROR_OK;
1350 COMMAND_HANDLER(stm32x_handle_options_read_command)
1352 uint32_t optionbyte;
1353 struct target *target = NULL;
1354 struct stm32x_flash_bank *stm32x_info = NULL;
1356 if (CMD_ARGC < 1)
1357 return ERROR_COMMAND_SYNTAX_ERROR;
1359 struct flash_bank *bank;
1360 int retval = CALL_COMMAND_HANDLER(flash_command_get_bank, 0, &bank);
1361 if (ERROR_OK != retval)
1362 return retval;
1364 stm32x_info = bank->driver_priv;
1366 target = bank->target;
1368 if (target->state != TARGET_HALTED) {
1369 LOG_ERROR("Target not halted");
1370 return ERROR_TARGET_NOT_HALTED;
1373 retval = stm32x_check_operation_supported(bank);
1374 if (ERROR_OK != retval)
1375 return retval;
1377 retval = target_read_u32(target, STM32_FLASH_OBR_B0, &optionbyte);
1378 if (retval != ERROR_OK)
1379 return retval;
1380 command_print(CMD_CTX, "Option Byte: 0x%" PRIx32 "", optionbyte);
1382 int user_data = optionbyte;
1384 if (optionbyte >> OPT_ERROR & 1)
1385 command_print(CMD_CTX, "Option Byte Complement Error");
1387 if (optionbyte >> OPT_READOUT & 1)
1388 command_print(CMD_CTX, "Readout Protection On");
1389 else
1390 command_print(CMD_CTX, "Readout Protection Off");
1392 /* user option bytes are offset depending on variant */
1393 optionbyte >>= stm32x_info->option_offset;
1395 if (optionbyte >> OPT_RDWDGSW & 1)
1396 command_print(CMD_CTX, "Software Watchdog");
1397 else
1398 command_print(CMD_CTX, "Hardware Watchdog");
1400 if (optionbyte >> OPT_RDRSTSTOP & 1)
1401 command_print(CMD_CTX, "Stop: No reset generated");
1402 else
1403 command_print(CMD_CTX, "Stop: Reset generated");
1405 if (optionbyte >> OPT_RDRSTSTDBY & 1)
1406 command_print(CMD_CTX, "Standby: No reset generated");
1407 else
1408 command_print(CMD_CTX, "Standby: Reset generated");
1410 if (stm32x_info->has_dual_banks) {
1411 if (optionbyte >> OPT_BFB2 & 1)
1412 command_print(CMD_CTX, "Boot: Bank 0");
1413 else
1414 command_print(CMD_CTX, "Boot: Bank 1");
1417 command_print(CMD_CTX, "User Option0: 0x%02" PRIx8,
1418 (uint8_t)((user_data >> stm32x_info->user_data_offset) & 0xff));
1419 command_print(CMD_CTX, "User Option1: 0x%02" PRIx8,
1420 (uint8_t)((user_data >> (stm32x_info->user_data_offset + 8)) & 0xff));
1422 return ERROR_OK;
1425 COMMAND_HANDLER(stm32x_handle_options_write_command)
1427 struct target *target = NULL;
1428 struct stm32x_flash_bank *stm32x_info = NULL;
1429 uint16_t optionbyte;
1431 if (CMD_ARGC < 2)
1432 return ERROR_COMMAND_SYNTAX_ERROR;
1434 struct flash_bank *bank;
1435 int retval = CALL_COMMAND_HANDLER(flash_command_get_bank, 0, &bank);
1436 if (ERROR_OK != retval)
1437 return retval;
1439 stm32x_info = bank->driver_priv;
1441 target = bank->target;
1443 if (target->state != TARGET_HALTED) {
1444 LOG_ERROR("Target not halted");
1445 return ERROR_TARGET_NOT_HALTED;
1448 retval = stm32x_check_operation_supported(bank);
1449 if (ERROR_OK != retval)
1450 return retval;
1452 retval = stm32x_read_options(bank);
1453 if (ERROR_OK != retval)
1454 return retval;
1456 /* start with current options */
1457 optionbyte = stm32x_info->option_bytes.user_options;
1459 /* skip over flash bank */
1460 CMD_ARGC--;
1461 CMD_ARGV++;
1463 while (CMD_ARGC) {
1464 if (strcmp("SWWDG", CMD_ARGV[0]) == 0)
1465 optionbyte |= (1 << 0);
1466 else if (strcmp("HWWDG", CMD_ARGV[0]) == 0)
1467 optionbyte &= ~(1 << 0);
1468 else if (strcmp("NORSTSTOP", CMD_ARGV[0]) == 0)
1469 optionbyte |= (1 << 1);
1470 else if (strcmp("RSTSTOP", CMD_ARGV[0]) == 0)
1471 optionbyte &= ~(1 << 1);
1472 else if (strcmp("NORSTSTNDBY", CMD_ARGV[0]) == 0)
1473 optionbyte |= (1 << 2);
1474 else if (strcmp("RSTSTNDBY", CMD_ARGV[0]) == 0)
1475 optionbyte &= ~(1 << 2);
1476 else if (stm32x_info->has_dual_banks) {
1477 if (strcmp("BOOT0", CMD_ARGV[0]) == 0)
1478 optionbyte |= (1 << 3);
1479 else if (strcmp("BOOT1", CMD_ARGV[0]) == 0)
1480 optionbyte &= ~(1 << 3);
1481 else
1482 return ERROR_COMMAND_SYNTAX_ERROR;
1483 } else
1484 return ERROR_COMMAND_SYNTAX_ERROR;
1485 CMD_ARGC--;
1486 CMD_ARGV++;
1489 if (stm32x_erase_options(bank) != ERROR_OK) {
1490 command_print(CMD_CTX, "stm32x failed to erase options");
1491 return ERROR_OK;
1494 stm32x_info->option_bytes.user_options = optionbyte;
1496 if (stm32x_write_options(bank) != ERROR_OK) {
1497 command_print(CMD_CTX, "stm32x failed to write options");
1498 return ERROR_OK;
1501 command_print(CMD_CTX, "stm32x write options complete.\n"
1502 "INFO: a reset or power cycle is required "
1503 "for the new settings to take effect.");
1505 return ERROR_OK;
1508 static int stm32x_mass_erase(struct flash_bank *bank)
1510 struct target *target = bank->target;
1512 if (target->state != TARGET_HALTED) {
1513 LOG_ERROR("Target not halted");
1514 return ERROR_TARGET_NOT_HALTED;
1517 /* unlock option flash registers */
1518 int retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_KEYR), KEY1);
1519 if (retval != ERROR_OK)
1520 return retval;
1521 retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_KEYR), KEY2);
1522 if (retval != ERROR_OK)
1523 return retval;
1525 /* mass erase flash memory */
1526 retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_MER);
1527 if (retval != ERROR_OK)
1528 return retval;
1529 retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR),
1530 FLASH_MER | FLASH_STRT);
1531 if (retval != ERROR_OK)
1532 return retval;
1534 retval = stm32x_wait_status_busy(bank, FLASH_ERASE_TIMEOUT);
1535 if (retval != ERROR_OK)
1536 return retval;
1538 retval = target_write_u32(target, stm32x_get_flash_reg(bank, STM32_FLASH_CR), FLASH_LOCK);
1539 if (retval != ERROR_OK)
1540 return retval;
1542 return ERROR_OK;
1545 COMMAND_HANDLER(stm32x_handle_mass_erase_command)
1547 int i;
1549 if (CMD_ARGC < 1)
1550 return ERROR_COMMAND_SYNTAX_ERROR;
1552 struct flash_bank *bank;
1553 int retval = CALL_COMMAND_HANDLER(flash_command_get_bank, 0, &bank);
1554 if (ERROR_OK != retval)
1555 return retval;
1557 retval = stm32x_mass_erase(bank);
1558 if (retval == ERROR_OK) {
1559 /* set all sectors as erased */
1560 for (i = 0; i < bank->num_sectors; i++)
1561 bank->sectors[i].is_erased = 1;
1563 command_print(CMD_CTX, "stm32x mass erase complete");
1564 } else
1565 command_print(CMD_CTX, "stm32x mass erase failed");
1567 return retval;
1570 static const struct command_registration stm32x_exec_command_handlers[] = {
1572 .name = "lock",
1573 .handler = stm32x_handle_lock_command,
1574 .mode = COMMAND_EXEC,
1575 .usage = "bank_id",
1576 .help = "Lock entire flash device.",
1579 .name = "unlock",
1580 .handler = stm32x_handle_unlock_command,
1581 .mode = COMMAND_EXEC,
1582 .usage = "bank_id",
1583 .help = "Unlock entire protected flash device.",
1586 .name = "mass_erase",
1587 .handler = stm32x_handle_mass_erase_command,
1588 .mode = COMMAND_EXEC,
1589 .usage = "bank_id",
1590 .help = "Erase entire flash device.",
1593 .name = "options_read",
1594 .handler = stm32x_handle_options_read_command,
1595 .mode = COMMAND_EXEC,
1596 .usage = "bank_id",
1597 .help = "Read and display device option byte.",
1600 .name = "options_write",
1601 .handler = stm32x_handle_options_write_command,
1602 .mode = COMMAND_EXEC,
1603 .usage = "bank_id ('SWWDG'|'HWWDG') "
1604 "('RSTSTNDBY'|'NORSTSTNDBY') "
1605 "('RSTSTOP'|'NORSTSTOP')",
1606 .help = "Replace bits in device option byte.",
1608 COMMAND_REGISTRATION_DONE
1611 static const struct command_registration stm32x_command_handlers[] = {
1613 .name = "stm32f1x",
1614 .mode = COMMAND_ANY,
1615 .help = "stm32f1x flash command group",
1616 .usage = "",
1617 .chain = stm32x_exec_command_handlers,
1619 COMMAND_REGISTRATION_DONE
1622 struct flash_driver stm32f1x_flash = {
1623 .name = "stm32f1x",
1624 .commands = stm32x_command_handlers,
1625 .flash_bank_command = stm32x_flash_bank_command,
1626 .erase = stm32x_erase,
1627 .protect = stm32x_protect,
1628 .write = stm32x_write,
1629 .read = default_flash_read,
1630 .probe = stm32x_probe,
1631 .auto_probe = stm32x_auto_probe,
1632 .erase_check = default_flash_blank_check,
1633 .protect_check = stm32x_protect_check,
1634 .info = get_stm32x_info,