Correct handling of SEG <nonsegment>; per BR 560575
[nasm.git] / insns.h
blob710c8887f1f91de33913c99bed5075478f564bef
1 /* insns.h header file for insns.c
2 * $Id$
4 * The Netwide Assembler is copyright (C) 1996 Simon Tatham and
5 * Julian Hall. All rights reserved. The software is
6 * redistributable under the licence given in the file "Licence"
7 * distributed in the NASM archive.
8 */
10 #ifndef NASM_INSNS_H
11 #define NASM_INSNS_H
13 struct itemplate {
14 int opcode; /* the token, passed from "parser.c" */
15 int operands; /* number of operands */
16 long opd[3]; /* bit flags for operand types */
17 const char *code; /* the code it assembles to */
18 unsigned long flags; /* some flags */
21 /*
22 * this define is used to signify the end of an itemplate
24 #define ITEMPLATE_END {-1,-1,{-1,-1,-1},NULL,0}
27 * Instruction template flags. These specify which processor
28 * targets the instruction is eligible for, whether it is
29 * privileged or undocumented, and also specify extra error
30 * checking on the matching of the instruction.
32 * IF_SM stands for Size Match: any operand whose size is not
33 * explicitly specified by the template is `really' intended to be
34 * the same size as the first size-specified operand.
35 * Non-specification is tolerated in the input instruction, but
36 * _wrong_ specification is not.
38 * IF_SM2 invokes Size Match on only the first _two_ operands, for
39 * three-operand instructions such as SHLD: it implies that the
40 * first two operands must match in size, but that the third is
41 * required to be _unspecified_.
43 * IF_SB invokes Size Byte: operands with unspecified size in the
44 * template are really bytes, and so no non-byte specification in
45 * the input instruction will be tolerated. IF_SW similarly invokes
46 * Size Word, and IF_SD invokes Size Doubleword.
48 * (The default state if neither IF_SM nor IF_SM2 is specified is
49 * that any operand with unspecified size in the template is
50 * required to have unspecified size in the instruction too...)
53 #define IF_SM 0x00000001UL /* size match */
54 #define IF_SM2 0x00000002UL /* size match first two operands */
55 #define IF_SB 0x00000004UL /* unsized operands can't be non-byte */
56 #define IF_SW 0x00000008UL /* unsized operands can't be non-word */
57 #define IF_SD 0x00000010UL /* unsized operands can't be nondword */
58 #define IF_AR0 0x00000020UL /* SB, SW, SD applies to argument 0 */
59 #define IF_AR1 0x00000040UL /* SB, SW, SD applies to argument 1 */
60 #define IF_AR2 0x00000060UL /* SB, SW, SD applies to argument 2 */
61 #define IF_ARMASK 0x00000060UL /* mask for unsized argument spec */
62 #define IF_PRIV 0x00000100UL /* it's a privileged instruction */
63 #define IF_SMM 0x00000200UL /* it's only valid in SMM */
64 #define IF_PROT 0x00000400UL /* it's protected mode only */
65 #define IF_UNDOC 0x00001000UL /* it's an undocumented instruction */
66 #define IF_FPU 0x00002000UL /* it's an FPU instruction */
67 #define IF_MMX 0x00004000UL /* it's an MMX instruction */
68 #define IF_3DNOW 0x00008000UL /* it's a 3DNow! instruction */
69 #define IF_SSE 0x00010000UL /* it's a SSE (KNI, MMX2) instruction */
70 #define IF_SSE2 0x00020000UL /* it's a SSE2 instruction */
71 #define IF_PMASK 0xFF000000UL /* the mask for processor types */
72 #define IF_PLEVEL 0x0F000000UL /* the mask for processor instr. level */
73 /* also the highest possible processor */
74 #define IF_PFMASK 0xF001FF00UL /* the mask for disassembly "prefer" */
75 #define IF_8086 0x00000000UL /* 8086 instruction */
76 #define IF_186 0x01000000UL /* 186+ instruction */
77 #define IF_286 0x02000000UL /* 286+ instruction */
78 #define IF_386 0x03000000UL /* 386+ instruction */
79 #define IF_486 0x04000000UL /* 486+ instruction */
80 #define IF_PENT 0x05000000UL /* Pentium instruction */
81 #define IF_P6 0x06000000UL /* P6 instruction */
82 #define IF_KATMAI 0x07000000UL /* Katmai instructions */
83 #define IF_WILLAMETTE 0x08000000UL /* Willamette instructions */
84 #define IF_CYRIX 0x10000000UL /* Cyrix-specific instruction */
85 #define IF_AMD 0x20000000UL /* AMD-specific instruction */
87 #endif