2 * Driver for Motorola IMX serial ports
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
6 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
9 * Copyright (C) 2009 emlix GmbH
10 * Author: Fabian Godehardt (added IrDA support for iMX)
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
26 * [29-Mar-2005] Mike Lee
27 * Added hardware handshake
30 #if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
34 #include <linux/module.h>
35 #include <linux/ioport.h>
36 #include <linux/init.h>
37 #include <linux/console.h>
38 #include <linux/sysrq.h>
39 #include <linux/platform_device.h>
40 #include <linux/tty.h>
41 #include <linux/tty_flip.h>
42 #include <linux/serial_core.h>
43 #include <linux/serial.h>
44 #include <linux/clk.h>
45 #include <linux/delay.h>
46 #include <linux/rational.h>
47 #include <linux/slab.h>
49 #include <linux/of_device.h>
53 #include <mach/imx-uart.h>
55 /* Register definitions */
56 #define URXD0 0x0 /* Receiver Register */
57 #define URTX0 0x40 /* Transmitter Register */
58 #define UCR1 0x80 /* Control Register 1 */
59 #define UCR2 0x84 /* Control Register 2 */
60 #define UCR3 0x88 /* Control Register 3 */
61 #define UCR4 0x8c /* Control Register 4 */
62 #define UFCR 0x90 /* FIFO Control Register */
63 #define USR1 0x94 /* Status Register 1 */
64 #define USR2 0x98 /* Status Register 2 */
65 #define UESC 0x9c /* Escape Character Register */
66 #define UTIM 0xa0 /* Escape Timer Register */
67 #define UBIR 0xa4 /* BRM Incremental Register */
68 #define UBMR 0xa8 /* BRM Modulator Register */
69 #define UBRC 0xac /* Baud Rate Count Register */
70 #define IMX21_ONEMS 0xb0 /* One Millisecond register */
71 #define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
72 #define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
74 /* UART Control Register Bit Fields.*/
75 #define URXD_CHARRDY (1<<15)
76 #define URXD_ERR (1<<14)
77 #define URXD_OVRRUN (1<<13)
78 #define URXD_FRMERR (1<<12)
79 #define URXD_BRK (1<<11)
80 #define URXD_PRERR (1<<10)
81 #define UCR1_ADEN (1<<15) /* Auto detect interrupt */
82 #define UCR1_ADBR (1<<14) /* Auto detect baud rate */
83 #define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
84 #define UCR1_IDEN (1<<12) /* Idle condition interrupt */
85 #define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
86 #define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
87 #define UCR1_IREN (1<<7) /* Infrared interface enable */
88 #define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
89 #define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
90 #define UCR1_SNDBRK (1<<4) /* Send break */
91 #define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
92 #define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
93 #define UCR1_DOZE (1<<1) /* Doze */
94 #define UCR1_UARTEN (1<<0) /* UART enabled */
95 #define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
96 #define UCR2_IRTS (1<<14) /* Ignore RTS pin */
97 #define UCR2_CTSC (1<<13) /* CTS pin control */
98 #define UCR2_CTS (1<<12) /* Clear to send */
99 #define UCR2_ESCEN (1<<11) /* Escape enable */
100 #define UCR2_PREN (1<<8) /* Parity enable */
101 #define UCR2_PROE (1<<7) /* Parity odd/even */
102 #define UCR2_STPB (1<<6) /* Stop */
103 #define UCR2_WS (1<<5) /* Word size */
104 #define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
105 #define UCR2_TXEN (1<<2) /* Transmitter enabled */
106 #define UCR2_RXEN (1<<1) /* Receiver enabled */
107 #define UCR2_SRST (1<<0) /* SW reset */
108 #define UCR3_DTREN (1<<13) /* DTR interrupt enable */
109 #define UCR3_PARERREN (1<<12) /* Parity enable */
110 #define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
111 #define UCR3_DSR (1<<10) /* Data set ready */
112 #define UCR3_DCD (1<<9) /* Data carrier detect */
113 #define UCR3_RI (1<<8) /* Ring indicator */
114 #define UCR3_TIMEOUTEN (1<<7) /* Timeout interrupt enable */
115 #define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
116 #define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
117 #define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
118 #define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
119 #define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
120 #define UCR3_BPEN (1<<0) /* Preset registers enable */
121 #define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
122 #define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
123 #define UCR4_INVR (1<<9) /* Inverted infrared reception */
124 #define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
125 #define UCR4_WKEN (1<<7) /* Wake interrupt enable */
126 #define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
127 #define UCR4_IRSC (1<<5) /* IR special case */
128 #define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
129 #define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
130 #define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
131 #define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
132 #define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
133 #define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
134 #define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
135 #define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
136 #define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
137 #define USR1_RTSS (1<<14) /* RTS pin status */
138 #define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
139 #define USR1_RTSD (1<<12) /* RTS delta */
140 #define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
141 #define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
142 #define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
143 #define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
144 #define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
145 #define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
146 #define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
147 #define USR2_ADET (1<<15) /* Auto baud rate detect complete */
148 #define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
149 #define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
150 #define USR2_IDLE (1<<12) /* Idle condition */
151 #define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
152 #define USR2_WAKE (1<<7) /* Wake */
153 #define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
154 #define USR2_TXDC (1<<3) /* Transmitter complete */
155 #define USR2_BRCD (1<<2) /* Break condition */
156 #define USR2_ORE (1<<1) /* Overrun error */
157 #define USR2_RDR (1<<0) /* Recv data ready */
158 #define UTS_FRCPERR (1<<13) /* Force parity error */
159 #define UTS_LOOP (1<<12) /* Loop tx and rx */
160 #define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
161 #define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
162 #define UTS_TXFULL (1<<4) /* TxFIFO full */
163 #define UTS_RXFULL (1<<3) /* RxFIFO full */
164 #define UTS_SOFTRST (1<<0) /* Software reset */
166 /* We've been assigned a range on the "Low-density serial ports" major */
167 #define SERIAL_IMX_MAJOR 207
168 #define MINOR_START 16
169 #define DEV_NAME "ttymxc"
170 #define MAX_INTERNAL_IRQ MXC_INTERNAL_IRQS
173 * This determines how often we check the modem status signals
174 * for any change. They generally aren't connected to an IRQ
175 * so we have to poll them. We also check immediately before
176 * filling the TX fifo incase CTS has been dropped.
178 #define MCTRL_TIMEOUT (250*HZ/1000)
180 #define DRIVER_NAME "IMX-uart"
184 /* i.mx21 type uart runs on all i.mx except i.mx1 */
190 /* device type dependent stuff */
191 struct imx_uart_data
{
193 enum imx_uart_type devtype
;
197 struct uart_port port
;
198 struct timer_list timer
;
199 unsigned int old_status
;
200 int txirq
,rxirq
,rtsirq
;
201 unsigned int have_rtscts
:1;
202 unsigned int use_irda
:1;
203 unsigned int irda_inv_rx
:1;
204 unsigned int irda_inv_tx
:1;
205 unsigned short trcv_delay
; /* transceiver delay */
207 struct imx_uart_data
*devdata
;
211 #define USE_IRDA(sport) ((sport)->use_irda)
213 #define USE_IRDA(sport) (0)
216 static struct imx_uart_data imx_uart_devdata
[] = {
219 .devtype
= IMX1_UART
,
222 .uts_reg
= IMX21_UTS
,
223 .devtype
= IMX21_UART
,
227 static struct platform_device_id imx_uart_devtype
[] = {
230 .driver_data
= (kernel_ulong_t
) &imx_uart_devdata
[IMX1_UART
],
232 .name
= "imx21-uart",
233 .driver_data
= (kernel_ulong_t
) &imx_uart_devdata
[IMX21_UART
],
238 MODULE_DEVICE_TABLE(platform
, imx_uart_devtype
);
240 static struct of_device_id imx_uart_dt_ids
[] = {
241 { .compatible
= "fsl,imx1-uart", .data
= &imx_uart_devdata
[IMX1_UART
], },
242 { .compatible
= "fsl,imx21-uart", .data
= &imx_uart_devdata
[IMX21_UART
], },
245 MODULE_DEVICE_TABLE(of
, imx_uart_dt_ids
);
247 static inline unsigned uts_reg(struct imx_port
*sport
)
249 return sport
->devdata
->uts_reg
;
252 static inline int is_imx1_uart(struct imx_port
*sport
)
254 return sport
->devdata
->devtype
== IMX1_UART
;
257 static inline int is_imx21_uart(struct imx_port
*sport
)
259 return sport
->devdata
->devtype
== IMX21_UART
;
263 * Handle any change of modem status signal since we were last called.
265 static void imx_mctrl_check(struct imx_port
*sport
)
267 unsigned int status
, changed
;
269 status
= sport
->port
.ops
->get_mctrl(&sport
->port
);
270 changed
= status
^ sport
->old_status
;
275 sport
->old_status
= status
;
277 if (changed
& TIOCM_RI
)
278 sport
->port
.icount
.rng
++;
279 if (changed
& TIOCM_DSR
)
280 sport
->port
.icount
.dsr
++;
281 if (changed
& TIOCM_CAR
)
282 uart_handle_dcd_change(&sport
->port
, status
& TIOCM_CAR
);
283 if (changed
& TIOCM_CTS
)
284 uart_handle_cts_change(&sport
->port
, status
& TIOCM_CTS
);
286 wake_up_interruptible(&sport
->port
.state
->port
.delta_msr_wait
);
290 * This is our per-port timeout handler, for checking the
291 * modem status signals.
293 static void imx_timeout(unsigned long data
)
295 struct imx_port
*sport
= (struct imx_port
*)data
;
298 if (sport
->port
.state
) {
299 spin_lock_irqsave(&sport
->port
.lock
, flags
);
300 imx_mctrl_check(sport
);
301 spin_unlock_irqrestore(&sport
->port
.lock
, flags
);
303 mod_timer(&sport
->timer
, jiffies
+ MCTRL_TIMEOUT
);
308 * interrupts disabled on entry
310 static void imx_stop_tx(struct uart_port
*port
)
312 struct imx_port
*sport
= (struct imx_port
*)port
;
315 if (USE_IRDA(sport
)) {
316 /* half duplex - wait for end of transmission */
319 !(readl(sport
->port
.membase
+ USR2
) & USR2_TXDC
)) {
324 * irda transceiver - wait a bit more to avoid
325 * cutoff, hardware dependent
327 udelay(sport
->trcv_delay
);
330 * half duplex - reactivate receive mode,
331 * flush receive pipe echo crap
333 if (readl(sport
->port
.membase
+ USR2
) & USR2_TXDC
) {
334 temp
= readl(sport
->port
.membase
+ UCR1
);
335 temp
&= ~(UCR1_TXMPTYEN
| UCR1_TRDYEN
);
336 writel(temp
, sport
->port
.membase
+ UCR1
);
338 temp
= readl(sport
->port
.membase
+ UCR4
);
339 temp
&= ~(UCR4_TCEN
);
340 writel(temp
, sport
->port
.membase
+ UCR4
);
342 while (readl(sport
->port
.membase
+ URXD0
) &
346 temp
= readl(sport
->port
.membase
+ UCR1
);
348 writel(temp
, sport
->port
.membase
+ UCR1
);
350 temp
= readl(sport
->port
.membase
+ UCR4
);
352 writel(temp
, sport
->port
.membase
+ UCR4
);
357 temp
= readl(sport
->port
.membase
+ UCR1
);
358 writel(temp
& ~UCR1_TXMPTYEN
, sport
->port
.membase
+ UCR1
);
362 * interrupts disabled on entry
364 static void imx_stop_rx(struct uart_port
*port
)
366 struct imx_port
*sport
= (struct imx_port
*)port
;
369 temp
= readl(sport
->port
.membase
+ UCR2
);
370 writel(temp
&~ UCR2_RXEN
, sport
->port
.membase
+ UCR2
);
374 * Set the modem control timer to fire immediately.
376 static void imx_enable_ms(struct uart_port
*port
)
378 struct imx_port
*sport
= (struct imx_port
*)port
;
380 mod_timer(&sport
->timer
, jiffies
);
383 static inline void imx_transmit_buffer(struct imx_port
*sport
)
385 struct circ_buf
*xmit
= &sport
->port
.state
->xmit
;
387 while (!uart_circ_empty(xmit
) &&
388 !(readl(sport
->port
.membase
+ uts_reg(sport
))
390 /* send xmit->buf[xmit->tail]
391 * out the port here */
392 writel(xmit
->buf
[xmit
->tail
], sport
->port
.membase
+ URTX0
);
393 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
394 sport
->port
.icount
.tx
++;
397 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
398 uart_write_wakeup(&sport
->port
);
400 if (uart_circ_empty(xmit
))
401 imx_stop_tx(&sport
->port
);
405 * interrupts disabled on entry
407 static void imx_start_tx(struct uart_port
*port
)
409 struct imx_port
*sport
= (struct imx_port
*)port
;
412 if (USE_IRDA(sport
)) {
413 /* half duplex in IrDA mode; have to disable receive mode */
414 temp
= readl(sport
->port
.membase
+ UCR4
);
415 temp
&= ~(UCR4_DREN
);
416 writel(temp
, sport
->port
.membase
+ UCR4
);
418 temp
= readl(sport
->port
.membase
+ UCR1
);
419 temp
&= ~(UCR1_RRDYEN
);
420 writel(temp
, sport
->port
.membase
+ UCR1
);
423 temp
= readl(sport
->port
.membase
+ UCR1
);
424 writel(temp
| UCR1_TXMPTYEN
, sport
->port
.membase
+ UCR1
);
426 if (USE_IRDA(sport
)) {
427 temp
= readl(sport
->port
.membase
+ UCR1
);
429 writel(temp
, sport
->port
.membase
+ UCR1
);
431 temp
= readl(sport
->port
.membase
+ UCR4
);
433 writel(temp
, sport
->port
.membase
+ UCR4
);
436 if (readl(sport
->port
.membase
+ uts_reg(sport
)) & UTS_TXEMPTY
)
437 imx_transmit_buffer(sport
);
440 static irqreturn_t
imx_rtsint(int irq
, void *dev_id
)
442 struct imx_port
*sport
= dev_id
;
446 spin_lock_irqsave(&sport
->port
.lock
, flags
);
448 writel(USR1_RTSD
, sport
->port
.membase
+ USR1
);
449 val
= readl(sport
->port
.membase
+ USR1
) & USR1_RTSS
;
450 uart_handle_cts_change(&sport
->port
, !!val
);
451 wake_up_interruptible(&sport
->port
.state
->port
.delta_msr_wait
);
453 spin_unlock_irqrestore(&sport
->port
.lock
, flags
);
457 static irqreturn_t
imx_txint(int irq
, void *dev_id
)
459 struct imx_port
*sport
= dev_id
;
460 struct circ_buf
*xmit
= &sport
->port
.state
->xmit
;
463 spin_lock_irqsave(&sport
->port
.lock
,flags
);
464 if (sport
->port
.x_char
)
467 writel(sport
->port
.x_char
, sport
->port
.membase
+ URTX0
);
471 if (uart_circ_empty(xmit
) || uart_tx_stopped(&sport
->port
)) {
472 imx_stop_tx(&sport
->port
);
476 imx_transmit_buffer(sport
);
478 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
479 uart_write_wakeup(&sport
->port
);
482 spin_unlock_irqrestore(&sport
->port
.lock
,flags
);
486 static irqreturn_t
imx_rxint(int irq
, void *dev_id
)
488 struct imx_port
*sport
= dev_id
;
489 unsigned int rx
,flg
,ignored
= 0;
490 struct tty_struct
*tty
= sport
->port
.state
->port
.tty
;
491 unsigned long flags
, temp
;
493 spin_lock_irqsave(&sport
->port
.lock
,flags
);
495 while (readl(sport
->port
.membase
+ USR2
) & USR2_RDR
) {
497 sport
->port
.icount
.rx
++;
499 rx
= readl(sport
->port
.membase
+ URXD0
);
501 temp
= readl(sport
->port
.membase
+ USR2
);
502 if (temp
& USR2_BRCD
) {
503 writel(USR2_BRCD
, sport
->port
.membase
+ USR2
);
504 if (uart_handle_break(&sport
->port
))
508 if (uart_handle_sysrq_char(&sport
->port
, (unsigned char)rx
))
511 if (rx
& (URXD_PRERR
| URXD_OVRRUN
| URXD_FRMERR
) ) {
513 sport
->port
.icount
.parity
++;
514 else if (rx
& URXD_FRMERR
)
515 sport
->port
.icount
.frame
++;
516 if (rx
& URXD_OVRRUN
)
517 sport
->port
.icount
.overrun
++;
519 if (rx
& sport
->port
.ignore_status_mask
) {
525 rx
&= sport
->port
.read_status_mask
;
529 else if (rx
& URXD_FRMERR
)
531 if (rx
& URXD_OVRRUN
)
535 sport
->port
.sysrq
= 0;
539 tty_insert_flip_char(tty
, rx
, flg
);
543 spin_unlock_irqrestore(&sport
->port
.lock
,flags
);
544 tty_flip_buffer_push(tty
);
548 static irqreturn_t
imx_int(int irq
, void *dev_id
)
550 struct imx_port
*sport
= dev_id
;
553 sts
= readl(sport
->port
.membase
+ USR1
);
556 imx_rxint(irq
, dev_id
);
558 if (sts
& USR1_TRDY
&&
559 readl(sport
->port
.membase
+ UCR1
) & UCR1_TXMPTYEN
)
560 imx_txint(irq
, dev_id
);
563 imx_rtsint(irq
, dev_id
);
569 * Return TIOCSER_TEMT when transmitter is not busy.
571 static unsigned int imx_tx_empty(struct uart_port
*port
)
573 struct imx_port
*sport
= (struct imx_port
*)port
;
575 return (readl(sport
->port
.membase
+ USR2
) & USR2_TXDC
) ? TIOCSER_TEMT
: 0;
579 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
581 static unsigned int imx_get_mctrl(struct uart_port
*port
)
583 struct imx_port
*sport
= (struct imx_port
*)port
;
584 unsigned int tmp
= TIOCM_DSR
| TIOCM_CAR
;
586 if (readl(sport
->port
.membase
+ USR1
) & USR1_RTSS
)
589 if (readl(sport
->port
.membase
+ UCR2
) & UCR2_CTS
)
595 static void imx_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
597 struct imx_port
*sport
= (struct imx_port
*)port
;
600 temp
= readl(sport
->port
.membase
+ UCR2
) & ~UCR2_CTS
;
602 if (mctrl
& TIOCM_RTS
)
605 writel(temp
, sport
->port
.membase
+ UCR2
);
609 * Interrupts always disabled.
611 static void imx_break_ctl(struct uart_port
*port
, int break_state
)
613 struct imx_port
*sport
= (struct imx_port
*)port
;
614 unsigned long flags
, temp
;
616 spin_lock_irqsave(&sport
->port
.lock
, flags
);
618 temp
= readl(sport
->port
.membase
+ UCR1
) & ~UCR1_SNDBRK
;
620 if ( break_state
!= 0 )
623 writel(temp
, sport
->port
.membase
+ UCR1
);
625 spin_unlock_irqrestore(&sport
->port
.lock
, flags
);
628 #define TXTL 2 /* reset default */
629 #define RXTL 1 /* reset default */
631 static int imx_setup_ufcr(struct imx_port
*sport
, unsigned int mode
)
634 unsigned int ufcr_rfdiv
;
636 /* set receiver / transmitter trigger level.
637 * RFDIV is set such way to satisfy requested uartclk value
639 val
= TXTL
<< 10 | RXTL
;
640 ufcr_rfdiv
= (clk_get_rate(sport
->clk
) + sport
->port
.uartclk
/ 2)
641 / sport
->port
.uartclk
;
646 val
|= UFCR_RFDIV_REG(ufcr_rfdiv
);
648 writel(val
, sport
->port
.membase
+ UFCR
);
653 /* half the RX buffer size */
656 static int imx_startup(struct uart_port
*port
)
658 struct imx_port
*sport
= (struct imx_port
*)port
;
660 unsigned long flags
, temp
;
662 imx_setup_ufcr(sport
, 0);
664 /* disable the DREN bit (Data Ready interrupt enable) before
667 temp
= readl(sport
->port
.membase
+ UCR4
);
672 /* set the trigger level for CTS */
673 temp
&= ~(UCR4_CTSTL_MASK
<< UCR4_CTSTL_SHF
);
674 temp
|= CTSTL
<< UCR4_CTSTL_SHF
;
676 writel(temp
& ~UCR4_DREN
, sport
->port
.membase
+ UCR4
);
678 if (USE_IRDA(sport
)) {
679 /* reset fifo's and state machines */
681 temp
= readl(sport
->port
.membase
+ UCR2
);
683 writel(temp
, sport
->port
.membase
+ UCR2
);
684 while (!(readl(sport
->port
.membase
+ UCR2
) & UCR2_SRST
) &&
691 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
692 * chips only have one interrupt.
694 if (sport
->txirq
> 0) {
695 retval
= request_irq(sport
->rxirq
, imx_rxint
, 0,
700 retval
= request_irq(sport
->txirq
, imx_txint
, 0,
705 /* do not use RTS IRQ on IrDA */
706 if (!USE_IRDA(sport
)) {
707 retval
= request_irq(sport
->rtsirq
, imx_rtsint
,
708 (sport
->rtsirq
< MAX_INTERNAL_IRQ
) ? 0 :
709 IRQF_TRIGGER_FALLING
|
716 retval
= request_irq(sport
->port
.irq
, imx_int
, 0,
719 free_irq(sport
->port
.irq
, sport
);
725 * Finally, clear and enable interrupts
727 writel(USR1_RTSD
, sport
->port
.membase
+ USR1
);
729 temp
= readl(sport
->port
.membase
+ UCR1
);
730 temp
|= UCR1_RRDYEN
| UCR1_RTSDEN
| UCR1_UARTEN
;
732 if (USE_IRDA(sport
)) {
734 temp
&= ~(UCR1_RTSDEN
);
737 writel(temp
, sport
->port
.membase
+ UCR1
);
739 temp
= readl(sport
->port
.membase
+ UCR2
);
740 temp
|= (UCR2_RXEN
| UCR2_TXEN
);
741 writel(temp
, sport
->port
.membase
+ UCR2
);
743 if (USE_IRDA(sport
)) {
747 (readl(sport
->port
.membase
+ URXD0
) & URXD_CHARRDY
)) {
752 if (is_imx21_uart(sport
)) {
753 temp
= readl(sport
->port
.membase
+ UCR3
);
754 temp
|= IMX21_UCR3_RXDMUXSEL
;
755 writel(temp
, sport
->port
.membase
+ UCR3
);
758 if (USE_IRDA(sport
)) {
759 temp
= readl(sport
->port
.membase
+ UCR4
);
760 if (sport
->irda_inv_rx
)
763 temp
&= ~(UCR4_INVR
);
764 writel(temp
| UCR4_DREN
, sport
->port
.membase
+ UCR4
);
766 temp
= readl(sport
->port
.membase
+ UCR3
);
767 if (sport
->irda_inv_tx
)
770 temp
&= ~(UCR3_INVT
);
771 writel(temp
, sport
->port
.membase
+ UCR3
);
775 * Enable modem status interrupts
777 spin_lock_irqsave(&sport
->port
.lock
,flags
);
778 imx_enable_ms(&sport
->port
);
779 spin_unlock_irqrestore(&sport
->port
.lock
,flags
);
781 if (USE_IRDA(sport
)) {
782 struct imxuart_platform_data
*pdata
;
783 pdata
= sport
->port
.dev
->platform_data
;
784 sport
->irda_inv_rx
= pdata
->irda_inv_rx
;
785 sport
->irda_inv_tx
= pdata
->irda_inv_tx
;
786 sport
->trcv_delay
= pdata
->transceiver_delay
;
787 if (pdata
->irda_enable
)
788 pdata
->irda_enable(1);
795 free_irq(sport
->txirq
, sport
);
798 free_irq(sport
->rxirq
, sport
);
803 static void imx_shutdown(struct uart_port
*port
)
805 struct imx_port
*sport
= (struct imx_port
*)port
;
808 temp
= readl(sport
->port
.membase
+ UCR2
);
809 temp
&= ~(UCR2_TXEN
);
810 writel(temp
, sport
->port
.membase
+ UCR2
);
812 if (USE_IRDA(sport
)) {
813 struct imxuart_platform_data
*pdata
;
814 pdata
= sport
->port
.dev
->platform_data
;
815 if (pdata
->irda_enable
)
816 pdata
->irda_enable(0);
822 del_timer_sync(&sport
->timer
);
825 * Free the interrupts
827 if (sport
->txirq
> 0) {
828 if (!USE_IRDA(sport
))
829 free_irq(sport
->rtsirq
, sport
);
830 free_irq(sport
->txirq
, sport
);
831 free_irq(sport
->rxirq
, sport
);
833 free_irq(sport
->port
.irq
, sport
);
836 * Disable all interrupts, port and break condition.
839 temp
= readl(sport
->port
.membase
+ UCR1
);
840 temp
&= ~(UCR1_TXMPTYEN
| UCR1_RRDYEN
| UCR1_RTSDEN
| UCR1_UARTEN
);
842 temp
&= ~(UCR1_IREN
);
844 writel(temp
, sport
->port
.membase
+ UCR1
);
848 imx_set_termios(struct uart_port
*port
, struct ktermios
*termios
,
849 struct ktermios
*old
)
851 struct imx_port
*sport
= (struct imx_port
*)port
;
853 unsigned int ucr2
, old_ucr1
, old_txrxen
, baud
, quot
;
854 unsigned int old_csize
= old
? old
->c_cflag
& CSIZE
: CS8
;
855 unsigned int div
, ufcr
;
856 unsigned long num
, denom
;
860 * If we don't support modem control lines, don't allow
864 termios
->c_cflag
&= ~(HUPCL
| CRTSCTS
| CMSPAR
);
865 termios
->c_cflag
|= CLOCAL
;
869 * We only support CS7 and CS8.
871 while ((termios
->c_cflag
& CSIZE
) != CS7
&&
872 (termios
->c_cflag
& CSIZE
) != CS8
) {
873 termios
->c_cflag
&= ~CSIZE
;
874 termios
->c_cflag
|= old_csize
;
878 if ((termios
->c_cflag
& CSIZE
) == CS8
)
879 ucr2
= UCR2_WS
| UCR2_SRST
| UCR2_IRTS
;
881 ucr2
= UCR2_SRST
| UCR2_IRTS
;
883 if (termios
->c_cflag
& CRTSCTS
) {
884 if( sport
->have_rtscts
) {
888 termios
->c_cflag
&= ~CRTSCTS
;
892 if (termios
->c_cflag
& CSTOPB
)
894 if (termios
->c_cflag
& PARENB
) {
896 if (termios
->c_cflag
& PARODD
)
901 * Ask the core to calculate the divisor for us.
903 baud
= uart_get_baud_rate(port
, termios
, old
, 50, port
->uartclk
/ 16);
904 quot
= uart_get_divisor(port
, baud
);
906 spin_lock_irqsave(&sport
->port
.lock
, flags
);
908 sport
->port
.read_status_mask
= 0;
909 if (termios
->c_iflag
& INPCK
)
910 sport
->port
.read_status_mask
|= (URXD_FRMERR
| URXD_PRERR
);
911 if (termios
->c_iflag
& (BRKINT
| PARMRK
))
912 sport
->port
.read_status_mask
|= URXD_BRK
;
915 * Characters to ignore
917 sport
->port
.ignore_status_mask
= 0;
918 if (termios
->c_iflag
& IGNPAR
)
919 sport
->port
.ignore_status_mask
|= URXD_PRERR
;
920 if (termios
->c_iflag
& IGNBRK
) {
921 sport
->port
.ignore_status_mask
|= URXD_BRK
;
923 * If we're ignoring parity and break indicators,
924 * ignore overruns too (for real raw support).
926 if (termios
->c_iflag
& IGNPAR
)
927 sport
->port
.ignore_status_mask
|= URXD_OVRRUN
;
930 del_timer_sync(&sport
->timer
);
933 * Update the per-port timeout.
935 uart_update_timeout(port
, termios
->c_cflag
, baud
);
938 * disable interrupts and drain transmitter
940 old_ucr1
= readl(sport
->port
.membase
+ UCR1
);
941 writel(old_ucr1
& ~(UCR1_TXMPTYEN
| UCR1_RRDYEN
| UCR1_RTSDEN
),
942 sport
->port
.membase
+ UCR1
);
944 while ( !(readl(sport
->port
.membase
+ USR2
) & USR2_TXDC
))
947 /* then, disable everything */
948 old_txrxen
= readl(sport
->port
.membase
+ UCR2
);
949 writel(old_txrxen
& ~( UCR2_TXEN
| UCR2_RXEN
),
950 sport
->port
.membase
+ UCR2
);
951 old_txrxen
&= (UCR2_TXEN
| UCR2_RXEN
);
953 if (USE_IRDA(sport
)) {
955 * use maximum available submodule frequency to
956 * avoid missing short pulses due to low sampling rate
960 div
= sport
->port
.uartclk
/ (baud
* 16);
967 rational_best_approximation(16 * div
* baud
, sport
->port
.uartclk
,
968 1 << 16, 1 << 16, &num
, &denom
);
970 tdiv64
= sport
->port
.uartclk
;
972 do_div(tdiv64
, denom
* 16 * div
);
973 tty_termios_encode_baud_rate(termios
,
974 (speed_t
)tdiv64
, (speed_t
)tdiv64
);
979 ufcr
= readl(sport
->port
.membase
+ UFCR
);
980 ufcr
= (ufcr
& (~UFCR_RFDIV
)) | UFCR_RFDIV_REG(div
);
981 writel(ufcr
, sport
->port
.membase
+ UFCR
);
983 writel(num
, sport
->port
.membase
+ UBIR
);
984 writel(denom
, sport
->port
.membase
+ UBMR
);
986 if (is_imx21_uart(sport
))
987 writel(sport
->port
.uartclk
/ div
/ 1000,
988 sport
->port
.membase
+ IMX21_ONEMS
);
990 writel(old_ucr1
, sport
->port
.membase
+ UCR1
);
992 /* set the parity, stop bits and data size */
993 writel(ucr2
| old_txrxen
, sport
->port
.membase
+ UCR2
);
995 if (UART_ENABLE_MS(&sport
->port
, termios
->c_cflag
))
996 imx_enable_ms(&sport
->port
);
998 spin_unlock_irqrestore(&sport
->port
.lock
, flags
);
1001 static const char *imx_type(struct uart_port
*port
)
1003 struct imx_port
*sport
= (struct imx_port
*)port
;
1005 return sport
->port
.type
== PORT_IMX
? "IMX" : NULL
;
1009 * Release the memory region(s) being used by 'port'.
1011 static void imx_release_port(struct uart_port
*port
)
1013 struct platform_device
*pdev
= to_platform_device(port
->dev
);
1014 struct resource
*mmres
;
1016 mmres
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1017 release_mem_region(mmres
->start
, resource_size(mmres
));
1021 * Request the memory region(s) being used by 'port'.
1023 static int imx_request_port(struct uart_port
*port
)
1025 struct platform_device
*pdev
= to_platform_device(port
->dev
);
1026 struct resource
*mmres
;
1029 mmres
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1033 ret
= request_mem_region(mmres
->start
, resource_size(mmres
), "imx-uart");
1035 return ret
? 0 : -EBUSY
;
1039 * Configure/autoconfigure the port.
1041 static void imx_config_port(struct uart_port
*port
, int flags
)
1043 struct imx_port
*sport
= (struct imx_port
*)port
;
1045 if (flags
& UART_CONFIG_TYPE
&&
1046 imx_request_port(&sport
->port
) == 0)
1047 sport
->port
.type
= PORT_IMX
;
1051 * Verify the new serial_struct (for TIOCSSERIAL).
1052 * The only change we allow are to the flags and type, and
1053 * even then only between PORT_IMX and PORT_UNKNOWN
1056 imx_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
1058 struct imx_port
*sport
= (struct imx_port
*)port
;
1061 if (ser
->type
!= PORT_UNKNOWN
&& ser
->type
!= PORT_IMX
)
1063 if (sport
->port
.irq
!= ser
->irq
)
1065 if (ser
->io_type
!= UPIO_MEM
)
1067 if (sport
->port
.uartclk
/ 16 != ser
->baud_base
)
1069 if ((void *)sport
->port
.mapbase
!= ser
->iomem_base
)
1071 if (sport
->port
.iobase
!= ser
->port
)
1078 static struct uart_ops imx_pops
= {
1079 .tx_empty
= imx_tx_empty
,
1080 .set_mctrl
= imx_set_mctrl
,
1081 .get_mctrl
= imx_get_mctrl
,
1082 .stop_tx
= imx_stop_tx
,
1083 .start_tx
= imx_start_tx
,
1084 .stop_rx
= imx_stop_rx
,
1085 .enable_ms
= imx_enable_ms
,
1086 .break_ctl
= imx_break_ctl
,
1087 .startup
= imx_startup
,
1088 .shutdown
= imx_shutdown
,
1089 .set_termios
= imx_set_termios
,
1091 .release_port
= imx_release_port
,
1092 .request_port
= imx_request_port
,
1093 .config_port
= imx_config_port
,
1094 .verify_port
= imx_verify_port
,
1097 static struct imx_port
*imx_ports
[UART_NR
];
1099 #ifdef CONFIG_SERIAL_IMX_CONSOLE
1100 static void imx_console_putchar(struct uart_port
*port
, int ch
)
1102 struct imx_port
*sport
= (struct imx_port
*)port
;
1104 while (readl(sport
->port
.membase
+ uts_reg(sport
)) & UTS_TXFULL
)
1107 writel(ch
, sport
->port
.membase
+ URTX0
);
1111 * Interrupts are disabled on entering
1114 imx_console_write(struct console
*co
, const char *s
, unsigned int count
)
1116 struct imx_port
*sport
= imx_ports
[co
->index
];
1117 unsigned int old_ucr1
, old_ucr2
, ucr1
;
1120 * First, save UCR1/2 and then disable interrupts
1122 ucr1
= old_ucr1
= readl(sport
->port
.membase
+ UCR1
);
1123 old_ucr2
= readl(sport
->port
.membase
+ UCR2
);
1125 if (is_imx1_uart(sport
))
1126 ucr1
|= IMX1_UCR1_UARTCLKEN
;
1127 ucr1
|= UCR1_UARTEN
;
1128 ucr1
&= ~(UCR1_TXMPTYEN
| UCR1_RRDYEN
| UCR1_RTSDEN
);
1130 writel(ucr1
, sport
->port
.membase
+ UCR1
);
1132 writel(old_ucr2
| UCR2_TXEN
, sport
->port
.membase
+ UCR2
);
1134 uart_console_write(&sport
->port
, s
, count
, imx_console_putchar
);
1137 * Finally, wait for transmitter to become empty
1138 * and restore UCR1/2
1140 while (!(readl(sport
->port
.membase
+ USR2
) & USR2_TXDC
));
1142 writel(old_ucr1
, sport
->port
.membase
+ UCR1
);
1143 writel(old_ucr2
, sport
->port
.membase
+ UCR2
);
1147 * If the port was already initialised (eg, by a boot loader),
1148 * try to determine the current setup.
1151 imx_console_get_options(struct imx_port
*sport
, int *baud
,
1152 int *parity
, int *bits
)
1155 if (readl(sport
->port
.membase
+ UCR1
) & UCR1_UARTEN
) {
1156 /* ok, the port was enabled */
1157 unsigned int ucr2
, ubir
,ubmr
, uartclk
;
1158 unsigned int baud_raw
;
1159 unsigned int ucfr_rfdiv
;
1161 ucr2
= readl(sport
->port
.membase
+ UCR2
);
1164 if (ucr2
& UCR2_PREN
) {
1165 if (ucr2
& UCR2_PROE
)
1176 ubir
= readl(sport
->port
.membase
+ UBIR
) & 0xffff;
1177 ubmr
= readl(sport
->port
.membase
+ UBMR
) & 0xffff;
1179 ucfr_rfdiv
= (readl(sport
->port
.membase
+ UFCR
) & UFCR_RFDIV
) >> 7;
1180 if (ucfr_rfdiv
== 6)
1183 ucfr_rfdiv
= 6 - ucfr_rfdiv
;
1185 uartclk
= clk_get_rate(sport
->clk
);
1186 uartclk
/= ucfr_rfdiv
;
1189 * The next code provides exact computation of
1190 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1191 * without need of float support or long long division,
1192 * which would be required to prevent 32bit arithmetic overflow
1194 unsigned int mul
= ubir
+ 1;
1195 unsigned int div
= 16 * (ubmr
+ 1);
1196 unsigned int rem
= uartclk
% div
;
1198 baud_raw
= (uartclk
/ div
) * mul
;
1199 baud_raw
+= (rem
* mul
+ div
/ 2) / div
;
1200 *baud
= (baud_raw
+ 50) / 100 * 100;
1203 if(*baud
!= baud_raw
)
1204 printk(KERN_INFO
"Serial: Console IMX rounded baud rate from %d to %d\n",
1210 imx_console_setup(struct console
*co
, char *options
)
1212 struct imx_port
*sport
;
1219 * Check whether an invalid uart number has been specified, and
1220 * if so, search for the first available port that does have
1223 if (co
->index
== -1 || co
->index
>= ARRAY_SIZE(imx_ports
))
1225 sport
= imx_ports
[co
->index
];
1230 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
1232 imx_console_get_options(sport
, &baud
, &parity
, &bits
);
1234 imx_setup_ufcr(sport
, 0);
1236 return uart_set_options(&sport
->port
, co
, baud
, parity
, bits
, flow
);
1239 static struct uart_driver imx_reg
;
1240 static struct console imx_console
= {
1242 .write
= imx_console_write
,
1243 .device
= uart_console_device
,
1244 .setup
= imx_console_setup
,
1245 .flags
= CON_PRINTBUFFER
,
1250 #define IMX_CONSOLE &imx_console
1252 #define IMX_CONSOLE NULL
1255 static struct uart_driver imx_reg
= {
1256 .owner
= THIS_MODULE
,
1257 .driver_name
= DRIVER_NAME
,
1258 .dev_name
= DEV_NAME
,
1259 .major
= SERIAL_IMX_MAJOR
,
1260 .minor
= MINOR_START
,
1261 .nr
= ARRAY_SIZE(imx_ports
),
1262 .cons
= IMX_CONSOLE
,
1265 static int serial_imx_suspend(struct platform_device
*dev
, pm_message_t state
)
1267 struct imx_port
*sport
= platform_get_drvdata(dev
);
1270 uart_suspend_port(&imx_reg
, &sport
->port
);
1275 static int serial_imx_resume(struct platform_device
*dev
)
1277 struct imx_port
*sport
= platform_get_drvdata(dev
);
1280 uart_resume_port(&imx_reg
, &sport
->port
);
1286 static int serial_imx_probe_dt(struct imx_port
*sport
,
1287 struct platform_device
*pdev
)
1289 static int portnum
= 0;
1290 struct device_node
*np
= pdev
->dev
.of_node
;
1291 const struct of_device_id
*of_id
=
1292 of_match_device(imx_uart_dt_ids
, &pdev
->dev
);
1297 sport
->port
.line
= portnum
++;
1298 if (sport
->port
.line
>= UART_NR
)
1301 if (of_get_property(np
, "fsl,uart-has-rtscts", NULL
))
1302 sport
->have_rtscts
= 1;
1304 if (of_get_property(np
, "fsl,irda-mode", NULL
))
1305 sport
->use_irda
= 1;
1307 sport
->devdata
= of_id
->data
;
1312 static inline int serial_imx_probe_dt(struct imx_port
*sport
,
1313 struct platform_device
*pdev
)
1319 static void serial_imx_probe_pdata(struct imx_port
*sport
,
1320 struct platform_device
*pdev
)
1322 struct imxuart_platform_data
*pdata
= pdev
->dev
.platform_data
;
1324 sport
->port
.line
= pdev
->id
;
1325 sport
->devdata
= (struct imx_uart_data
*) pdev
->id_entry
->driver_data
;
1330 if (pdata
->flags
& IMXUART_HAVE_RTSCTS
)
1331 sport
->have_rtscts
= 1;
1333 if (pdata
->flags
& IMXUART_IRDA
)
1334 sport
->use_irda
= 1;
1337 static int serial_imx_probe(struct platform_device
*pdev
)
1339 struct imx_port
*sport
;
1340 struct imxuart_platform_data
*pdata
;
1343 struct resource
*res
;
1345 sport
= kzalloc(sizeof(*sport
), GFP_KERNEL
);
1349 ret
= serial_imx_probe_dt(sport
, pdev
);
1351 serial_imx_probe_pdata(sport
, pdev
);
1353 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1359 base
= ioremap(res
->start
, PAGE_SIZE
);
1365 sport
->port
.dev
= &pdev
->dev
;
1366 sport
->port
.mapbase
= res
->start
;
1367 sport
->port
.membase
= base
;
1368 sport
->port
.type
= PORT_IMX
,
1369 sport
->port
.iotype
= UPIO_MEM
;
1370 sport
->port
.irq
= platform_get_irq(pdev
, 0);
1371 sport
->rxirq
= platform_get_irq(pdev
, 0);
1372 sport
->txirq
= platform_get_irq(pdev
, 1);
1373 sport
->rtsirq
= platform_get_irq(pdev
, 2);
1374 sport
->port
.fifosize
= 32;
1375 sport
->port
.ops
= &imx_pops
;
1376 sport
->port
.flags
= UPF_BOOT_AUTOCONF
;
1377 init_timer(&sport
->timer
);
1378 sport
->timer
.function
= imx_timeout
;
1379 sport
->timer
.data
= (unsigned long)sport
;
1381 sport
->clk
= clk_get(&pdev
->dev
, "uart");
1382 if (IS_ERR(sport
->clk
)) {
1383 ret
= PTR_ERR(sport
->clk
);
1386 clk_enable(sport
->clk
);
1388 sport
->port
.uartclk
= clk_get_rate(sport
->clk
);
1390 imx_ports
[sport
->port
.line
] = sport
;
1392 pdata
= pdev
->dev
.platform_data
;
1393 if (pdata
&& pdata
->init
) {
1394 ret
= pdata
->init(pdev
);
1399 ret
= uart_add_one_port(&imx_reg
, &sport
->port
);
1402 platform_set_drvdata(pdev
, &sport
->port
);
1406 if (pdata
&& pdata
->exit
)
1409 clk_put(sport
->clk
);
1410 clk_disable(sport
->clk
);
1412 iounmap(sport
->port
.membase
);
1419 static int serial_imx_remove(struct platform_device
*pdev
)
1421 struct imxuart_platform_data
*pdata
;
1422 struct imx_port
*sport
= platform_get_drvdata(pdev
);
1424 pdata
= pdev
->dev
.platform_data
;
1426 platform_set_drvdata(pdev
, NULL
);
1429 uart_remove_one_port(&imx_reg
, &sport
->port
);
1430 clk_put(sport
->clk
);
1433 clk_disable(sport
->clk
);
1435 if (pdata
&& pdata
->exit
)
1438 iounmap(sport
->port
.membase
);
1444 static struct platform_driver serial_imx_driver
= {
1445 .probe
= serial_imx_probe
,
1446 .remove
= serial_imx_remove
,
1448 .suspend
= serial_imx_suspend
,
1449 .resume
= serial_imx_resume
,
1450 .id_table
= imx_uart_devtype
,
1453 .owner
= THIS_MODULE
,
1454 .of_match_table
= imx_uart_dt_ids
,
1458 static int __init
imx_serial_init(void)
1462 printk(KERN_INFO
"Serial: IMX driver\n");
1464 ret
= uart_register_driver(&imx_reg
);
1468 ret
= platform_driver_register(&serial_imx_driver
);
1470 uart_unregister_driver(&imx_reg
);
1475 static void __exit
imx_serial_exit(void)
1477 platform_driver_unregister(&serial_imx_driver
);
1478 uart_unregister_driver(&imx_reg
);
1481 module_init(imx_serial_init
);
1482 module_exit(imx_serial_exit
);
1484 MODULE_AUTHOR("Sascha Hauer");
1485 MODULE_DESCRIPTION("IMX generic serial port driver");
1486 MODULE_LICENSE("GPL");
1487 MODULE_ALIAS("platform:imx-uart");