3 /* These output formats should be in the config-files */
6 OUTPUT_FORMAT(elf32-m68k)
8 OUTPUT_FORMAT(elf32-littlearm)
10 OUTPUT_FORMAT(elf32-sh)
11 #elif defined(CPU_MIPS)
12 OUTPUT_FORMAT(elf32-littlemips)
14 /* We can have an #error here we don't use this file when build sims! */
15 #error Unknown CPU architecture
19 #define STUBOFFSET 0x10000
26 #define NOCACHE_BASE 0x10000000
28 #define NOCACHE_BASE 0x28000000
30 #define CACHEALIGN_SIZE 16
34 /* Default to no offset if target doesn't define this */
35 #define NOCACHE_BASE 0x00000000
38 #if CONFIG_CPU==DM320 || CONFIG_CPU==IMX31L
39 /* Give this 1 meg to allow it to align to the MMU boundary */
41 #ifndef LCD_NATIVE_WIDTH
42 #define LCD_NATIVE_WIDTH LCD_WIDTH
45 #ifndef LCD_NATIVE_HEIGHT
46 #define LCD_NATIVE_HEIGHT LCD_HEIGHT
49 #define LCD_FUDGE LCD_NATIVE_WIDTH%32
50 #define LCD_BUFFER_SIZE ((LCD_NATIVE_WIDTH+LCD_FUDGE)*LCD_NATIVE_HEIGHT*2)
51 #define LCD_TTB_AREA 0x100000*((LCD_BUFFER_SIZE>>19)+1)
53 #define LCD_TTB_AREA 0x100000
56 #define DRAMSIZE (MEMORYSIZE * 0x100000) - STUBOFFSET - PLUGIN_BUFFER_SIZE - CODEC_SIZE - LCD_TTB_AREA
58 #elif CONFIG_CPU==S3C2440
60 /* must be 16Kb (0x4000) aligned */
61 #define TTB_SIZE (0x4000)
62 #define DRAMSIZE (MEMORYSIZE * 0x100000) - STUBOFFSET - PLUGIN_BUFFER_SIZE - CODEC_SIZE - LCD_BUFFER_SIZE - TTB_SIZE
64 #elif CONFIG_CPU==TCC7801
66 #define DRAMSIZE (MEMORYSIZE * 0x100000) - STUBOFFSET - PLUGIN_BUFFER_SIZE - CODEC_SIZE - TTB_SIZE
68 #elif CONFIG_CPU==AS3525 || CONFIG_CPU==AS3525v2
70 #define DRAMORIG DRAM_ORIG
72 #define DRAMSIZE (DRAM_SIZE - PLUGIN_BUFFER_SIZE - STUBOFFSET - TTB_SIZE)
74 #define DRAMSIZE (DRAM_SIZE - PLUGIN_BUFFER_SIZE - STUBOFFSET - CODEC_SIZE - TTB_SIZE)
78 /* default to full RAM (minus codecs&plugins) unless specified otherwise */
80 #define DRAMSIZE (MEMORYSIZE * 0x100000) - PLUGIN_BUFFER_SIZE - STUBOFFSET - CODEC_SIZE
84 #if defined(IRIVER_H100_SERIES) || defined(IRIVER_H300)
88 #if defined(ARCH_IRIVER) || defined(IAUDIO_M3)
89 #define DRAMORIG 0x31000000
90 #define IRAMORIG 0x1000c000
91 #define IRAMSIZE 0xc000
93 #elif defined(IAUDIO_X5) || defined(IAUDIO_M5)
94 #define DRAMORIG 0x31000000
95 #define IRAMORIG 0x10010000
96 #define IRAMSIZE 0x10000
98 #elif CONFIG_CPU == PP5022 || CONFIG_CPU == PP5024
99 /* PP5022/24 have 128KB of IRAM */
100 #define DRAMORIG 0x00000000
101 #define IRAMORIG 0x4000c000
102 #define IRAMSIZE 0x14000
104 #elif defined(CPU_PP)
105 /* all other PP's have 96KB of IRAM */
106 #define DRAMORIG 0x00000000
107 #define IRAMORIG 0x4000c000
108 #define IRAMSIZE 0x0c000
110 #elif CONFIG_CPU == PNX0101
111 #define DRAMORIG 0xc00000 + STUBOFFSET
112 #define IRAMORIG 0x407000
113 #define IRAMSIZE 0x9000
115 #elif CONFIG_CPU == IMX31L || CONFIG_CPU == S3C2440
116 #define DRAMORIG 0x0 + STUBOFFSET
120 #elif CONFIG_CPU==DM320
121 #define DRAMORIG 0x00900000 + STUBOFFSET
123 /* The bit of IRAM that is available is used in the core */
126 #elif defined(CPU_TCC780X) || defined(CPU_TCC77X)
127 #define DRAMORIG 0x20000000
128 /*#define IRAMORIG 0x1000c000
129 #define IRAMSIZE 0xc000*/
133 #elif CONFIG_CPU==AS3525 || CONFIG_CPU==AS3525v2
135 #define IRAMSIZE 0 /* simulates no IRAM since codec is already entirely in IRAM */
136 #define CODEC_ORIGIN (IRAM_ORIG + IRAM_SIZE - CODEC_SIZE)
137 #define PLUGIN_ORIGIN (DRAM_ORIG + DRAMSIZE)
139 #define IRAMORIG (IRAM_ORIG + 0x20000)
140 #define IRAMSIZE (IRAM_ORIG + IRAM_SIZE - IRAMORIG)
143 #elif CONFIG_CPU==S5L8700
144 #define DRAMORIG 0x08000000
145 #define IRAMORIG (0x00000000 + (64*1024))
146 #define IRAMSIZE (64*1024)
148 #elif CONFIG_CPU==S5L8701
149 #define DRAMORIG 0x08000000
150 #define IRAMORIG (0x00000000 + (96*1024))
151 #define IRAMSIZE (80*1024)
153 #elif CONFIG_CPU == JZ4732
154 #define DRAMORIG 0x80004000 + STUBOFFSET
157 /* The bit of IRAM that is available is used in the core */
159 #define DRAMORIG 0x09000000 + STUBOFFSET
162 #define PLUGIN_LENGTH PLUGIN_BUFFER_SIZE
165 #ifndef CODEC_ORIGIN /* targets can specify another origin */
166 #define CODEC_ORIGIN (DRAMORIG + (DRAMSIZE))
169 #ifndef PLUGIN_ORIGIN /* targets can specify another origin */
170 #define PLUGIN_ORIGIN (CODEC_ORIGIN + CODEC_SIZE)
174 #define THIS_LENGTH CODEC_SIZE
175 #define THIS_ORIGIN CODEC_ORIGIN
176 #elif defined OVERLAY_OFFSET
177 #define THIS_LENGTH (DRAMSIZE - OVERLAY_OFFSET)
178 #define THIS_ORIGIN (DRAMORIG + OVERLAY_OFFSET)
180 #define THIS_LENGTH PLUGIN_LENGTH
181 #define THIS_ORIGIN PLUGIN_ORIGIN
186 PLUGIN_RAM : ORIGIN = THIS_ORIGIN, LENGTH = THIS_LENGTH
187 #if defined(IRAMSIZE) && IRAMSIZE != 0
188 PLUGIN_IRAM : ORIGIN = IRAMORIG, LENGTH = IRAMSIZE
195 _plugin_start_addr = .;
196 plugin_start_addr = .;
203 #if defined(IRAMSIZE) && IRAMSIZE == 0
215 #if defined(IRAMSIZE) && IRAMSIZE == 0
224 #if defined(IRAMSIZE) && IRAMSIZE == 0
229 #if NOCACHE_BASE != 0
230 .ncdata . + NOCACHE_BASE :
232 . = ALIGN(CACHEALIGN_SIZE);
234 . = ALIGN(CACHEALIGN_SIZE);
235 /* EABI currently needs iramcopy defined here, otherwise .iram can sometimes
236 have an incorrect load address, breaking codecs. */
237 #if defined(IRAMSIZE)
238 iramcopy = . - NOCACHE_BASE;
241 /* This definition is used when NOCACHE_BASE is 0. The address offset bug only
242 seems to occur when the empty .ncdata is present. */
243 #elif defined(IRAMSIZE)
255 #if defined(IRAMSIZE) && IRAMSIZE != 0
256 .iram IRAMORIG : AT ( iramcopy)
277 plugin_bss_start = .;
279 #if defined(IRAMSIZE) && IRAMSIZE == 0
286 #if NOCACHE_BASE != 0
287 .ncbss . + NOCACHE_BASE (NOLOAD) :
289 . = ALIGN(CACHEALIGN_SIZE);
291 . = ALIGN(CACHEALIGN_SIZE);
296 .pluginend . - NOCACHE_BASE :
298 _plugin_end_addr = .;
302 /* Special trick to avoid a linker error when no other sections are
303 left after garbage collection (plugin not for this platform) */