FS#8961 - Anti-Aliased Fonts.
[kugel-rb.git] / firmware / export / s3c2440.h
blob0589f3b6b097fca971a5652d420a1e6016701bca
1 /***************************************************************************
2 * __________ __ ___.
3 * Open \______ \ ____ ____ | | _\_ |__ _______ ___
4 * Source | _// _ \_/ ___\| |/ /| __ \ / _ \ \/ /
5 * Jukebox | | ( <_> ) \___| < | \_\ ( <_> > < <
6 * Firmware |____|_ /\____/ \___ >__|_ \|___ /\____/__/\_ \
7 * \/ \/ \/ \/ \/
8 * $Id$
10 * Copyright (C) 2006 by Marcoen Hirschberg
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License
14 * as published by the Free Software Foundation; either version 2
15 * of the License, or (at your option) any later version.
17 * This software is distributed on an "AS IS" basis, WITHOUT WARRANTY OF ANY
18 * KIND, either express or implied.
20 ****************************************************************************/
21 #ifndef __S3C2440_H__
22 #define __S3C2440_H__
24 #define LCD_BUFFER_SIZE (320*240*2)
25 #define TTB_SIZE (0x4000)
26 /* must be 16Kb (0x4000) aligned */
27 #define TTB_BASE_ADDR (0x30000000 + (32*1024*1024) - TTB_SIZE)
28 #define TTB_BASE ((unsigned long *)TTB_BASE_ADDR) /* End of memory */
29 #define FRAME ((unsigned short *)(TTB_BASE_ADDR - LCD_BUFFER_SIZE)) /* Right before TTB */
31 /* Memory Controllers */
33 #define BWSCON (*(volatile unsigned long *)0x48000000) /* Bus width & wait status control */
34 #define BANKCON0 (*(volatile unsigned long *)0x48000004) /* Boot ROM control */
35 #define BANKCON1 (*(volatile unsigned long *)0x48000008) /* BANK1 control */
36 #define BANKCON2 (*(volatile unsigned long *)0x4800000C) /* BANK2 control */
37 #define BANKCON3 (*(volatile unsigned long *)0x48000010) /* BANK3 control */
38 #define BANKCON4 (*(volatile unsigned long *)0x48000014) /* BANK4 control */
39 #define BANKCON5 (*(volatile unsigned long *)0x48000018) /* BANK5 control */
40 #define BANKCON6 (*(volatile unsigned long *)0x4800001C) /* BANK6 control */
41 #define BANKCON7 (*(volatile unsigned long *)0x48000020) /* BANK7 control */
42 #define REFRESH (*(volatile unsigned long *)0x48000024) /* DRAM/SDRAM refresh control */
43 #define BANKSIZE (*(volatile unsigned long *)0x48000028) /* Flexible bank size */
44 #define MRSRB6 (*(volatile unsigned long *)0x4800002C) /* Mode register set for SDRAM BANK6 */
45 #define MRSRB7 (*(volatile unsigned long *)0x48000030) /* Mode register set for SDRAM BANK7 */
47 /* USB Host Controller */
49 #define OHCI_BASE 0x49000000
51 /* Interrupt Controller */
53 #define SRCPND (*(volatile unsigned long *)0x4A000000) /* Interrupt request status */
54 #define INTMOD (*(volatile unsigned long *)0x4A000004) /* Interrupt mode control */
55 #define INTMSK (*(volatile unsigned long *)0x4A000008) /* Interrupt mask control */
56 #define PRIORITY (*(volatile unsigned long *)0x4A00000C) /* IRQ priority control */
57 #define INTPND (*(volatile unsigned long *)0x4A000010) /* Interrupt request status */
58 #define INTOFFSET (*(volatile unsigned long *)0x4A000014) /* Interrupt request source offset */
59 #define SUBSRCPND (*(volatile unsigned long *)0x4A000018) /* Sub source pending */
60 #define INTSUBMSK (*(volatile unsigned long *)0x4A00001C) /* Interrupt sub mask */
62 /* Interrupt indexes - INTOFFSET - IRQ mode only */
63 /* Arbiter 5 => Arbiter 6 Req 5 */
64 #define ADC_INTOFFSET 31 /* REQ4 */
65 #define RTC_INTOFFSET 30 /* REQ3 */
66 #define SPI1_INTOFFSET 29 /* REQ2 */
67 #define UART0_INTOFFSET 28 /* REQ1 */
68 /* Arbiter 4 => Arbiter 6 Req 4 */
69 #define IIC_INTOFFSET 27 /* REQ5 */
70 #define USBH_INTOFFSET 26 /* REQ4 */
71 #define USBD_INTOFFSET 25 /* REQ3 */
72 #define NFCON_INTOFFSET 24 /* REQ2 */
73 #define UART1_INTOFFSET 23 /* REQ1 */
74 #define SPI0_INTOFFSET 22 /* REQ0 */
75 /* Arbiter 3 => Arbiter 6 Req 3 */
76 #define SDI_INTOFFSET 21 /* REQ5 */
77 #define DMA3_INTOFFSET 20 /* REQ4 */
78 #define DMA2_INTOFFSET 19 /* REQ3 */
79 #define DMA1_INTOFFSET 18 /* REQ2 */
80 #define DMA0_INTOFFSET 17 /* REQ1 */
81 #define LCD_INTOFFSET 16 /* REQ0 */
82 /* Arbiter 2 => Arbiter 6 Req 2 */
83 #define UART2_INTOFFSET 15 /* REQ5 */
84 #define TIMER4_INTOFFSET 14 /* REQ4 */
85 #define TIMER3_INTOFFSET 13 /* REQ3 */
86 #define TIMER2_INTOFFSET 12 /* REQ2 */
87 #define TIMER1_INTOFFSET 11 /* REQ1 */
88 #define TIMER0_INTOFFSET 10 /* REQ0 */
89 /* Arbiter 1 => Arbiter 6 Req 1 */
90 #define WDT_AC97_INTOFFSET 9 /* REQ5 */
91 #define TICK_INTOFFSET 8 /* REQ4 */
92 #define nBATT_FLT_INTOFFSET 7 /* REQ3 */
93 #define CAM_INTOFFSET 6 /* REQ2 */
94 #define EINT8_23_INTOFFSET 5 /* REQ1 */
95 #define EINT4_7_INTOFFSET 4 /* REQ0 */
96 /* Arbiter 0 => Arbiter 6 Req 0 */
97 #define EINT3_INTOFFSET 3 /* REQ4 */
98 #define EINT2_INTOFFSET 2 /* REQ3 */
99 #define EINT1_INTOFFSET 1 /* REQ2 */
100 #define EINT0_INTOFFSET 0 /* REQ1 */
102 /* Interrupt bitmasks - SRCPND, INTMOD, INTMSK, INTPND */
103 /* Arbiter 5 => Arbiter 6 Req 5 */
104 #define ADC_MASK (1 << 31) /* REQ4 */
105 #define RTC_MASK (1 << 30) /* REQ3 */
106 #define SPI1_MASK (1 << 29) /* REQ2 */
107 #define UART0_MASK (1 << 28) /* REQ1 */
108 /* Arbiter 4 => Arbiter 6 Req 4 */
109 #define IIC_MASK (1 << 27) /* REQ5 */
110 #define USBH_MASK (1 << 26) /* REQ4 */
111 #define USBD_MASK (1 << 25) /* REQ3 */
112 #define NFCON_MASK (1 << 24) /* REQ2 */
113 #define UART1_MASK (1 << 23) /* REQ1 */
114 #define SPI0_MASK (1 << 22) /* REQ0 */
115 /* Arbiter 3 => Arbiter 6 Req 3 */
116 #define SDI_MASK (1 << 21) /* REQ5 */
117 #define DMA3_MASK (1 << 20) /* REQ4 */
118 #define DMA2_MASK (1 << 19) /* REQ3 */
119 #define DMA1_MASK (1 << 18) /* REQ2 */
120 #define DMA0_MASK (1 << 17) /* REQ1 */
121 #define LCD_MASK (1 << 16) /* REQ0 */
122 /* Arbiter 2 => Arbiter 6 Req 2 */
123 #define UART2_MASK (1 << 15) /* REQ5 */
124 #define TIMER4_MASK (1 << 14) /* REQ4 */
125 #define TIMER3_MASK (1 << 13) /* REQ3 */
126 #define TIMER2_MASK (1 << 12) /* REQ2 */
127 #define TIMER1_MASK (1 << 11) /* REQ1 */
128 #define TIMER0_MASK (1 << 10) /* REQ0 */
129 /* Arbiter 1 => Arbiter 6 Req 1 */
130 #define WDT_AC97_MASK (1 << 9) /* REQ5 */
131 #define TICK_MASK (1 << 8) /* REQ4 */
132 #define nBATT_FLT_MASK (1 << 7) /* REQ3 */
133 #define CAM_MASK (1 << 6) /* REQ2 */
134 #define EINT8_23_MASK (1 << 5) /* REQ1 */
135 #define EINT4_7_MASK (1 << 4) /* REQ0 */
136 /* Arbiter 0 => Arbiter 6 Req 0 */
137 #define EINT3_MASK (1 << 3) /* REQ4 */
138 #define EINT2_MASK (1 << 2) /* REQ3 */
139 #define EINT1_MASK (1 << 1) /* REQ2 */
140 #define EINT0_MASK (1 << 0) /* REQ1 */
142 /* DMA */
144 #define DISRC0 (*(volatile unsigned long *)0x4B000000) /* DMA 0 initial source */
145 #define DISRCC0 (*(volatile unsigned long *)0x4B000004) /* DMA 0 initial source control */
146 #define DIDST0 (*(volatile unsigned long *)0x4B000008) /* DMA 0 initial destination */
147 #define DIDSTC0 (*(volatile unsigned long *)0x4B00000C) /* DMA 0 initial destination control */
148 #define DCON0 (*(volatile unsigned long *)0x4B000010) /* DMA 0 control */
149 #define DSTAT0 (*(volatile unsigned long *)0x4B000014) /* DMA 0 count */
150 #define DCSRC0 (*(volatile unsigned long *)0x4B000018) /* DMA 0 current source */
151 #define DCDST0 (*(volatile unsigned long *)0x4B00001C) /* DMA 0 current destination */
152 #define DMASKTRIG0 (*(volatile unsigned long *)0x4B000020) /* DMA 0 mask trigger */
153 #define DISRC1 (*(volatile unsigned long *)0x4B000040) /* DMA 1 initial source */
154 #define DISRCC1 (*(volatile unsigned long *)0x4B000044) /* DMA 1 initial source control */
155 #define DIDST1 (*(volatile unsigned long *)0x4B000048) /* DMA 1 initial destination */
156 #define DIDSTC1 (*(volatile unsigned long *)0x4B00004C) /* DMA 1 initial destination control */
157 #define DCON1 (*(volatile unsigned long *)0x4B000050) /* DMA 1 control */
158 #define DSTAT1 (*(volatile unsigned long *)0x4B000054) /* DMA 1 count */
159 #define DCSRC1 (*(volatile unsigned long *)0x4B000058) /* DMA 1 current source */
160 #define DCDST1 (*(volatile unsigned long *)0x4B00005C) /* DMA 1 current destination */
161 #define DMASKTRIG1 (*(volatile unsigned long *)0x4B000060) /* DMA 1 mask trigger */
162 #define DISRC2 (*(volatile unsigned long *)0x4B000080) /* DMA 2 initial source */
163 #define DISRCC2 (*(volatile unsigned long *)0x4B000084) /* DMA 2 initial source control */
164 #define DIDST2 (*(volatile unsigned long *)0x4B000088) /* DMA 2 initial destination */
165 #define DIDSTC2 (*(volatile unsigned long *)0x4B00008C) /* DMA 2 initial destination control */
166 #define DCON2 (*(volatile unsigned long *)0x4B000090) /* DMA 2 control */
167 #define DSTAT2 (*(volatile unsigned long *)0x4B000094) /* DMA 2 count */
168 #define DCSRC2 (*(volatile unsigned long *)0x4B000098) /* DMA 2 current source */
169 #define DCDST2 (*(volatile unsigned long *)0x4B00009C) /* DMA 2 current destination */
170 #define DMASKTRIG2 (*(volatile unsigned long *)0x4B0000A0) /* DMA 2 mask trigger */
171 #define DISRC3 (*(volatile unsigned long *)0x4B0000C0) /* DMA 3 initial source */
172 #define DISRCC3 (*(volatile unsigned long *)0x4B0000C4) /* DMA 3 initial source control */
173 #define DIDST3 (*(volatile unsigned long *)0x4B0000C8) /* DMA 3 initial destination */
174 #define DIDSTC3 (*(volatile unsigned long *)0x4B0000CC) /* DMA 3 initial destination control */
175 #define DCON3 (*(volatile unsigned long *)0x4B0000D0) /* DMA 3 control */
176 #define DSTAT3 (*(volatile unsigned long *)0x4B0000D4) /* DMA 3 count */
177 #define DCSRC3 (*(volatile unsigned long *)0x4B0000D8) /* DMA 3 current source */
178 #define DCDST3 (*(volatile unsigned long *)0x4B0000DC) /* DMA 3 current destination */
179 #define DMASKTRIG3 (*(volatile unsigned long *)0x4B0000E0) /* DMA 3 mask trigger */
181 /* Clock & Power Management */
183 #define LOCKTIME (*(volatile unsigned long *)0x4C000000) /* PLL lock time counter */
184 #define MPLLCON (*(volatile unsigned long *)0x4C000004) /* MPLL control */
185 #define UPLLCON (*(volatile unsigned long *)0x4C000008) /* UPLL control */
186 #define CLKCON (*(volatile unsigned long *)0x4C00000C) /* Clock generator control */
187 #define CLKSLOW (*(volatile unsigned long *)0x4C000010) /* Slow clock control */
188 #define CLKDIVN (*(volatile unsigned long *)0x4C000014) /* Clock divider control */
189 #define CAMDIVN (*(volatile unsigned long *)0x4C000018) /* Camera clock divider control */
191 /* LCD Controller */
193 #define LCDCON1 (*(volatile unsigned long *)0x4D000000) /* LCD control 1 */
194 #define LCDCON2 (*(volatile unsigned long *)0x4D000004) /* LCD control 2 */
195 #define LCDCON3 (*(volatile unsigned long *)0x4D000008) /* LCD control 3 */
196 #define LCDCON4 (*(volatile unsigned long *)0x4D00000C) /* LCD control 4 */
197 #define LCDCON5 (*(volatile unsigned long *)0x4D000010) /* LCD control 5 */
198 #define LCDSADDR1 (*(volatile unsigned long *)0x4D000014) /* STN/TFT: frame buffer start address 1 */
199 #define LCDSADDR2 (*(volatile unsigned long *)0x4D000018) /* STN/TFT: frame buffer start address 2 */
200 #define LCDSADDR3 (*(volatile unsigned long *)0x4D00001C) /* STN/TFT: virtual screen address set */
201 #define REDLUT (*(volatile unsigned long *)0x4D000020) /* STN: red lookup table */
202 #define GREENLUT (*(volatile unsigned long *)0x4D000024) /* STN: green lookup table */
203 #define BLUELUT (*(volatile unsigned long *)0x4D000028) /* STN: blue lookup table */
204 #define DITHMODE (*(volatile unsigned long *)0x4D00004C) /* STN: dithering mode */
205 #define TPAL (*(volatile unsigned long *)0x4D000050) /* TFT: temporary palette */
206 #define LCDINTPND (*(volatile unsigned long *)0x4D000054) /* LCD interrupt pending */
207 #define LCDSRCPND (*(volatile unsigned long *)0x4D000058) /* LCD interrupt source */
208 #define LCDINTMSK (*(volatile unsigned long *)0x4D00005C) /* LCD interrupt mask */
209 #define TCONSEL (*(volatile unsigned long *)0x4D000060) /* TCON(LPC3600/LCC3600) control */
211 /* NAND Flash */
213 #define NFCONF (*(volatile unsigned long *)0x4E000000) /* NAND flash configuration */
214 #define NFCONT (*(volatile unsigned long *)0x4E000004) /* NAND flash control */
215 #define NFCMD (*(volatile unsigned long *)0x4E000008) /* NAND flash command */
216 #define NFADDR (*(volatile unsigned long *)0x4E00000C) /* NAND flash address */
217 #define NFDATA (*(volatile unsigned long *)0x4E000010) /* NAND flash data */
218 #define NFMECC0 (*(volatile unsigned long *)0x4E000014) /* NAND flash main area ECC0/1 */
219 #define NFMECC1 (*(volatile unsigned long *)0x4E000018) /* NAND flash main area ECC2/3 */
220 #define NFSECC (*(volatile unsigned long *)0x4E00001C) /* NAND flash spare area ECC */
221 #define NFSTAT (*(volatile unsigned long *)0x4E000020) /* NAND flash operation status */
222 #define NFESTAT0 (*(volatile unsigned long *)0x4E000024) /* NAND flash ECC status for I/O[7:0] */
223 #define NFESTAT1 (*(volatile unsigned long *)0x4E000028) /* NAND flash ECC status for I/O[15:8] */
224 #define NFMECCSTAT0 (*(volatile unsigned long *)0x4E00002C) /* NAND flash main area ECC0 status */
225 #define NFMECCSTAT1 (*(volatile unsigned long *)0x4E000030) /* NAND flash main area ECC1 status */
226 #define NFSECCSTAT (*(volatile unsigned long *)0x4E000034) /* NAND flash spare area ECC status */
227 #define NFSBLK (*(volatile unsigned long *)0x4E000038) /* NAND flash start block address */
228 #define NFEBLK (*(volatile unsigned long *)0x4E00003C) /* NAND flash end block address */
230 /* Camera Interface */
232 #define CISRCFMT (*(volatile unsigned long *)0x4F000000) /* Input source format */
233 #define CIWDOFST (*(volatile unsigned long *)0x4F000004) /* Window offset register */
234 #define CIGCTRL (*(volatile unsigned long *)0x4F000008) /* Global control register */
235 #define CICOYSA1 (*(volatile unsigned long *)0x4F000018) /* Y 1st frame start address for codec DMA */
236 #define CICOYSA2 (*(volatile unsigned long *)0x4F00001C) /* Y 2nd frame start address for codec DMA */
237 #define CICOYSA3 (*(volatile unsigned long *)0x4F000020) /* Y 3nd frame start address for codec DMA */
238 #define CICOYSA4 (*(volatile unsigned long *)0x4F000024) /* Y 4th frame start address for codec DMA */
239 #define CICOCBSA1 (*(volatile unsigned long *)0x4F000028) /* Cb 1st frame start address for codec DMA */
240 #define CICOCBSA2 (*(volatile unsigned long *)0x4F00002C) /* Cb 2nd frame start address for codec DMA */
241 #define CICOCBSA3 (*(volatile unsigned long *)0x4F000030) /* Cb 3nd frame start address for codec DMA */
242 #define CICOCBSA4 (*(volatile unsigned long *)0x4F000034) /* Cb 4th frame start address for codec DMA */
243 #define CICOCRSA1 (*(volatile unsigned long *)0x4F000038) /* Cr 1st frame start address for codec DMA */
244 #define CICOCRSA2 (*(volatile unsigned long *)0x4F00003C) /* Cr 2nd frame start address for codec DMA */
245 #define CICOCRSA3 (*(volatile unsigned long *)0x4F000040) /* Cr 3nd frame start address for codec DMA */
246 #define CICOCRSA4 (*(volatile unsigned long *)0x4F000044) /* Cr 4th frame start address for codec DMA */
247 #define CICOTRGFMT (*(volatile unsigned long *)0x4F000048) /* Target image format of codec DMA */
248 #define CICOCTRL (*(volatile unsigned long *)0x4F00004C)
250 /* Codec DMA control related */
252 #define CICOSCPRERATIO (*(volatile unsigned long *)0x4F000050) /* Codec pre-scaler ratio control */
253 #define CICOSCPREDST (*(volatile unsigned long *)0x4F000054) /* Codec pre-scaler destination format */
254 #define CICOSCCTRL (*(volatile unsigned long *)0x4F000058) /* Codec main-scaler control */
255 #define CICOTAREA (*(volatile unsigned long *)0x4F00005C) /* Codec scaler target area */
256 #define CICOSTATUS (*(volatile unsigned long *)0x4F000064) /* Codec path status */
257 #define CIPRCLRSA1 (*(volatile unsigned long *)0x4F00006C) /* RGB 1st frame start address for preview DMA */
258 #define CIPRCLRSA2 (*(volatile unsigned long *)0x4F000070) /* RGB 2nd frame start address for preview DMA */
259 #define CIPRCLRSA3 (*(volatile unsigned long *)0x4F000074) /* RGB 3nd frame start address for preview DMA */
260 #define CIPRCLRSA4 (*(volatile unsigned long *)0x4F000078) /* RGB 4th frame start address for preview DMA */
261 #define CIPRTRGFMT (*(volatile unsigned long *)0x4F00007C) /* Target image format of preview DMA */
262 #define CIPRCTRL (*(volatile unsigned long *)0x4F000080) /* Preview DMA control related */
263 #define CIPRSCPRERATIO (*(volatile unsigned long *)0x4F000084) /* Preview pre-scaler ratio control */
264 #define CIPRSCPREDST (*(volatile unsigned long *)0x4F000088) /* Preview pre-scaler destination format */
265 #define CIPRSCCTRL (*(volatile unsigned long *)0x4F00008C) /* Preview main-scaler control */
266 #define CIPRTAREA (*(volatile unsigned long *)0x4F000090) /* Preview scaler target area */
267 #define CIPRSTATUS (*(volatile unsigned long *)0x4F000098) /* Preview path status */
268 #define CIIMGCPT (*(volatile unsigned long *)0x4F0000A0) /* Image capture enable command */
270 /* UART */
272 #define ULCON0 (*(volatile unsigned long *)0x50000000) /* UART 0 line control */
273 #define UCON0 (*(volatile unsigned long *)0x50000004) /* UART 0 control */
274 #define UFCON0 (*(volatile unsigned long *)0x50000008) /* UART 0 FIFO control */
275 #define UMCON0 (*(volatile unsigned long *)0x5000000C) /* UART 0 modem control */
276 #define UTRSTAT0 (*(volatile unsigned long *)0x50000010) /* UART 0 Tx/Rx status */
277 #define UERSTAT0 (*(volatile unsigned long *)0x50000014) /* UART 0 Rx error status */
278 #define UFSTAT0 (*(volatile unsigned long *)0x50000018) /* UART 0 FIFO status */
279 #define UMSTAT0 (*(volatile unsigned long *)0x5000001C) /* UART 0 modem status */
280 #define UTXH0 (*(volatile unsigned char *)0x50000020) /* UART 0 transmission hold */
281 #define URXH0 (*(volatile unsigned char *)0x50000024) /* UART 0 receive buffer */
282 #define UBRDIV0 (*(volatile unsigned long *)0x50000028) /* UART 0 baud rate divisor */
283 #define ULCON1 (*(volatile unsigned long *)0x50004000) /* UART 1 line control */
284 #define UCON1 (*(volatile unsigned long *)0x50004004) /* UART 1 control */
285 #define UFCON1 (*(volatile unsigned long *)0x50004008) /* UART 1 FIFO control */
286 #define UMCON1 (*(volatile unsigned long *)0x5000400C) /* UART 1 modem control */
287 #define UTRSTAT1 (*(volatile unsigned long *)0x50004010) /* UART 1 Tx/Rx status */
288 #define UERSTAT1 (*(volatile unsigned long *)0x50004014) /* UART 1 Rx error status */
289 #define UFSTAT1 (*(volatile unsigned long *)0x50004018) /* UART 1 FIFO status */
290 #define UMSTAT1 (*(volatile unsigned long *)0x5000401C) /* UART 1 modem status */
291 #define UTXH1 (*(volatile unsigned char*)0x50004020) /* UART 1 transmission hold */
292 #define URXH1 (*(volatile unsigned char*)0x50004024) /* UART 1 receive buffer */
293 #define UBRDIV1 (*(volatile unsigned long *)0x50004028) /* UART 1 baud rate divisor */
294 #define ULCON2 (*(volatile unsigned long *)0x50008000) /* UART 2 line control */
295 #define UCON2 (*(volatile unsigned long *)0x50008004) /* UART 2 control */
296 #define UFCON2 (*(volatile unsigned long *)0x50008008) /* UART 2 FIFO control */
297 #define UTRSTAT2 (*(volatile unsigned long *)0x50008010) /* UART 2 Tx/Rx status */
298 #define UERSTAT2 (*(volatile unsigned long *)0x50008014) /* UART 2 Rx error status */
299 #define UFSTAT2 (*(volatile unsigned long *)0x50008018) /* UART 2 FIFO status */
300 #define UTXH2 (*(volatile unsigned char*)0x50008020) /* UART 2 transmission hold */
301 #define URXH2 (*(volatile unsigned char*)0x50008024) /* UART 2 receive buffer */
302 #define UBRDIV2 (*(volatile unsigned long *)0x50008028) /* UART 2 baud rate divisor */
304 /* PWM Timer */
306 #define TCFG0 (*(volatile unsigned long *)0x51000000) /* Timer configuration */
307 #define TCFG1 (*(volatile unsigned long *)0x51000004) /* Timer configuration */
308 #define TCON (*(volatile unsigned long *)0x51000008) /* Timer control */
309 #define TCNTB0 (*(volatile unsigned long *)0x5100000C) /* Timer count buffer 0 */
310 #define TCMPB0 (*(volatile unsigned long *)0x51000010) /* Timer compare buffer 0 */
311 #define TCNTO0 (*(volatile unsigned long *)0x51000014) /* Timer count observation 0 */
312 #define TCNTB1 (*(volatile unsigned long *)0x51000018) /* Timer count buffer 1 */
313 #define TCMPB1 (*(volatile unsigned long *)0x5100001C) /* Timer compare buffer 1 */
314 #define TCNTO1 (*(volatile unsigned long *)0x51000020) /* Timer count observation 1 */
315 #define TCNTB2 (*(volatile unsigned long *)0x51000024) /* Timer count buffer 2 */
316 #define TCMPB2 (*(volatile unsigned long *)0x51000028) /* Timer compare buffer 2 */
317 #define TCNTO2 (*(volatile unsigned long *)0x5100002C) /* Timer count observation 2 */
318 #define TCNTB3 (*(volatile unsigned long *)0x51000030) /* Timer count buffer 3 */
319 #define TCMPB3 (*(volatile unsigned long *)0x51000034) /* Timer compare buffer 3 */
320 #define TCNTO3 (*(volatile unsigned long *)0x51000038) /* Timer count observation 3 */
321 #define TCNTB4 (*(volatile unsigned long *)0x5100003C) /* Timer count buffer 4 */
322 #define TCNTO4 (*(volatile unsigned long *)0x51000040) /* Timer count observation 4 */
324 /* USB Device */
326 #define FUNC_ADDR_REG (*(volatile unsigned char *)0x52000140) /* Function address */
327 #define PWR_REG (*(volatile unsigned char *)0x52000144) /* Power management */
328 #define EP_INT_REG (*(volatile unsigned char *)0x52000148) /* EP interrupt pending and clear */
329 #define USB_INT_REG (*(volatile unsigned char *)0x52000158) /* USB interrupt pending and clear */
330 #define EP_INT_EN_REG (*(volatile unsigned char *)0x5200015C) /* Interrupt enable */
331 #define USB_INT_EN_REG (*(volatile unsigned char *)0x5200016C) /* Interrupt enable */
332 #define FRAME_NUM1_REG (*(volatile unsigned char *)0x52000170) /* Frame number lower byte */
333 #define FRAME_NUM2_REG (*(volatile unsigned char *)0x52000174) /* Frame number higher byte */
334 #define INDEX_REG (*(volatile unsigned char *)0x52000178) /* Register index */
335 #define EP0_CSR (*(volatile unsigned char *)0x52000184) /* Endpoint 0 status */
336 #define IN_CSR1_REG (*(volatile unsigned char *)0x52000184) /* In endpoint control status */
337 #define IN_CSR2_REG (*(volatile unsigned char *)0x52000188) /* In endpoint control status */
338 #define MAXP_REG (*(volatile unsigned char *)0x52000180) /* Endpoint max packet */
339 #define OUT_CSR1_REG (*(volatile unsigned char *)0x52000190) /* Out endpoint control status */
340 #define OUT_CSR2_REG (*(volatile unsigned char *)0x52000194) /* Out endpoint control status */
341 #define OUT_FIFO_CNT1_REG (*(volatile unsigned char *)0x52000198) /* Endpoint out write count */
342 #define OUT_FIFO_CNT2_REG (*(volatile unsigned char *)0x5200019C) /* Endpoint out write count */
343 #define EP0_FIFO (*(volatile unsigned char *)0x520001C0) /* Endpoint 0 FIFO */
344 #define EP1_FIFO (*(volatile unsigned char *)0x520001C4) /* Endpoint 1 FIFO */
345 #define EP2_FIFO (*(volatile unsigned char *)0x520001C8) /* Endpoint 2 FIFO */
346 #define EP3_FIFO (*(volatile unsigned char *)0x520001CC) /* Endpoint 3 FIFO */
347 #define EP4_FIFO (*(volatile unsigned char *)0x520001D0) /* Endpoint 4 FIFO */
348 #define EP1_DMA_CON (*(volatile unsigned char *)0x52000200) /* EP1 DMA Interface control */
349 #define EP1_DMA_UNIT (*(volatile unsigned char *)0x52000204) /* EP1 DMA Tx unit counter */
350 #define EP1_DMA_FIFO (*(volatile unsigned char *)0x52000208) /* EP1 DMA Tx FIFO counter */
351 #define EP1_DMA_TTC_L (*(volatile unsigned char *)0x5200020C) /* EP1 DMA Total Tx counter */
352 #define EP1_DMA_TTC_M (*(volatile unsigned char *)0x52000210) /* EP1 DMA Total Tx counter */
353 #define EP1_DMA_TTC_H (*(volatile unsigned char *)0x52000214) /* EP1 DMA Total Tx counter */
354 #define EP2_DMA_CON (*(volatile unsigned char *)0x52000218) /* EP2 DMA interface control */
355 #define EP2_DMA_UNIT (*(volatile unsigned char *)0x5200021C) /* EP2 DMA Tx Unit counter */
356 #define EP2_DMA_FIFO (*(volatile unsigned char *)0x52000220) /* EP2 DMA Tx FIFO counter */
357 #define EP2_DMA_TTC_L (*(volatile unsigned char *)0x52000224) /* EP2 DMA total Tx counter */
358 #define EP2_DMA_TTC_M (*(volatile unsigned char *)0x52000228) /* EP2 DMA total Tx counter */
359 #define EP2_DMA_TTC_H (*(volatile unsigned char *)0x5200022C) /* EP2 DMA Total Tx counter */
360 #define EP3_DMA_CON (*(volatile unsigned char *)0x52000240) /* EP3 DMA Interface control */
361 #define EP3_DMA_UNIT (*(volatile unsigned char *)0x52000244) /* EP3 DMA Tx Unit counter */
362 #define EP3_DMA_FIFO (*(volatile unsigned char *)0x52000248) /* EP3 DMA Tx FIFO counter */
363 #define EP3_DMA_TTC_L (*(volatile unsigned char *)0x5200024C) /* EP3 DMA Total Tx counter */
364 #define EP3_DMA_TTC_M (*(volatile unsigned char *)0x52000250) /* EP3 DMA Total Tx counter */
365 #define EP3_DMA_TTC_H (*(volatile unsigned char *)0x52000254) /* EP3 DMA Total Tx counter */
366 #define EP4_DMA_CON (*(volatile unsigned char *)0x52000258) /* EP4 DMA Interface control */
367 #define EP4_DMA_UNIT (*(volatile unsigned char *)0x5200025C) /* EP4 DMA Tx Unit counter */
368 #define EP4_DMA_FIFO (*(volatile unsigned char *)0x52000260) /* EP4 DMA Tx FIFO counter */
369 #define EP4_DMA_TTC_L (*(volatile unsigned char *)0x52000264) /* EP4 DMA Total Tx counter */
370 #define EP4_DMA_TTC_M (*(volatile unsigned char *)0x52000268) /* EP4 DMA Total Tx counter */
371 #define EP4_DMA_TTC_H (*(volatile unsigned char *)0x5200026C) /* EP4 DMA Total Tx counter */
373 /* Watchdog Timer */
375 #define WTCON (*(volatile unsigned long *)0x53000000) /* Watchdog timer mode */
376 #define WTDAT (*(volatile unsigned long *)0x53000004) /* Watchdog timer data */
377 #define WTCNT (*(volatile unsigned long *)0x53000008) /* Watchdog timer count */
379 /* IIC */
381 #define IICCON (*(volatile unsigned long *)0x54000000) /* IIC control */
382 #define IICSTAT (*(volatile unsigned long *)0x54000004) /* IIC status */
383 #define IICADD (*(volatile unsigned long *)0x54000008) /* IIC address */
384 #define IICDS (*(volatile unsigned long *)0x5400000C) /* IIC data shift */
385 #define IICLC (*(volatile unsigned long *)0x54000010) /* IIC multi-master line control */
387 /* IIS */
389 #define IISCON (*(volatile unsigned long *)0x55000000) /* IIS control */
390 #define IISMOD (*(volatile unsigned long *)0x55000004) /* IIS mode */
391 #define IISPSR (*(volatile unsigned long *)0x55000008) /* IIS prescaler */
392 #define IISFCON (*(volatile unsigned long *)0x5500000C) /* IIS FIFO control */
393 #define IISFIFO (*(volatile unsigned short *)0x55000010) /* IIS FIFO entry */
395 /* I/O port */
397 #define GPACON (*(volatile unsigned long *)0x56000000) /* Port A control */
398 #define GPADAT (*(volatile unsigned long *)0x56000004) /* Port A data */
399 #define GPBCON (*(volatile unsigned long *)0x56000010) /* Port B control */
400 #define GPBDAT (*(volatile unsigned long *)0x56000014) /* Port B data */
401 #define GPBUP (*(volatile unsigned long *)0x56000018) /* Pull-up control B */
402 #define GPCCON (*(volatile unsigned long *)0x56000020) /* Port C control */
403 #define GPCDAT (*(volatile unsigned long *)0x56000024) /* Port C data */
404 #define GPCUP (*(volatile unsigned long *)0x56000028) /* Pull-up control C */
405 #define GPDCON (*(volatile unsigned long *)0x56000030) /* Port D control */
406 #define GPDDAT (*(volatile unsigned long *)0x56000034) /* Port D data */
407 #define GPDUP (*(volatile unsigned long *)0x56000038) /* Pull-up control D */
408 #define GPECON (*(volatile unsigned long *)0x56000040) /* Port E control */
409 #define GPEDAT (*(volatile unsigned long *)0x56000044) /* Port E data */
410 #define GPEUP (*(volatile unsigned long *)0x56000048) /* Pull-up control E */
411 #define GPFCON (*(volatile unsigned long *)0x56000050) /* Port F control */
412 #define GPFDAT (*(volatile unsigned long *)0x56000054) /* Port F data */
413 #define GPFUP (*(volatile unsigned long *)0x56000058) /* Pull-up control F */
414 #define GPGCON (*(volatile unsigned long *)0x56000060) /* Port G control */
415 #define GPGDAT (*(volatile unsigned long *)0x56000064) /* Port G data */
416 #define GPGUP (*(volatile unsigned long *)0x56000068) /* Pull-up control G */
417 #define GPHCON (*(volatile unsigned long *)0x56000070) /* Port H control */
418 #define GPHDAT (*(volatile unsigned long *)0x56000074) /* Port H data */
419 #define GPHUP (*(volatile unsigned long *)0x56000078) /* Pull-up control H */
420 #define MISCCR (*(volatile unsigned long *)0x56000080) /* Miscellaneous control */
421 #define DCLKCON (*(volatile unsigned long *)0x56000084) /* DCLK0/1 control */
422 #define EXTINT0 (*(volatile unsigned long *)0x56000088) /* External interrupt control register 0 */
423 #define EXTINT1 (*(volatile unsigned long *)0x5600008C) /* External interrupt control register 1 */
424 #define EXTINT2 (*(volatile unsigned long *)0x56000090) /* External interrupt control register 2 */
425 #define EINTFLT0 (*(volatile unsigned long *)0x56000094) /* Reserved */
426 #define EINTFLT1 (*(volatile unsigned long *)0x56000098) /* Reserved */
427 #define EINTFLT2 (*(volatile unsigned long *)0x5600009C) /* External interrupt filter control register 2 */
428 #define EINTFLT3 (*(volatile unsigned long *)0x560000A0) /* External interrupt filter control register 3 */
429 #define EINTMASK (*(volatile unsigned long *)0x560000A4) /* External interrupt mask */
430 #define EINTPEND (*(volatile unsigned long *)0x560000A8) /* External interrupt pending */
431 #define GSTATUS0 (*(volatile unsigned long *)0x560000AC) /* External pin status */
432 #define GSTATUS1 (*(volatile unsigned long *)0x560000B0) /* Chip ID */
433 #define GSTATUS2 (*(volatile unsigned long *)0x560000B4) /* Reset status */
434 #define GSTATUS3 (*(volatile unsigned long *)0x560000B8) /* Inform register */
435 #define GSTATUS4 (*(volatile unsigned long *)0x560000BC) /* Inform register */
436 #define MSLCON (*(volatile unsigned long *)0x560000CC) /* Memory sleep control register */
437 #define GPJCON (*(volatile unsigned long *)0x560000D0) /* Port J control */
438 #define GPJDAT (*(volatile unsigned long *)0x560000D4) /* Port J data */
439 #define GPJUP (*(volatile unsigned long *)0x560000D8) /* Pull-up control J */
441 /* RTC */
443 #define RTCCON (*(volatile unsigned char *)0x57000040) /* RTC control */
444 #define TICNT (*(volatile unsigned char *)0x57000044) /* Tick time count */
445 #define RTCALM (*(volatile unsigned char *)0x57000050) /* RTC alarm control */
446 #define ALMSEC (*(volatile unsigned char *)0x57000054) /* Alarm second */
447 #define ALMMIN (*(volatile unsigned char *)0x57000058) /* Alarm minute */
448 #define ALMHOUR (*(volatile unsigned char *)0x5700005C) /* Alarm hour */
449 #define ALMDATE (*(volatile unsigned char *)0x57000060) /* alarm day */
450 #define ALMMON (*(volatile unsigned char *)0x57000064) /* Alarm month */
451 #define ALMYEAR (*(volatile unsigned char *)0x57000068) /* Alarm year */
452 #define BCDSEC (*(volatile unsigned char *)0x57000070) /* BCD second */
453 #define BCDMIN (*(volatile unsigned char *)0x57000074) /* BCD minute */
454 #define BCDHOUR (*(volatile unsigned char *)0x57000078) /* BCD hour */
455 #define BCDDATE (*(volatile unsigned char *)0x5700007C) /* BCD day */
456 #define BCDDAY (*(volatile unsigned char *)0x57000080) /* BCD date */
457 #define BCDMON (*(volatile unsigned char *)0x57000084) /* BCD month */
458 #define BCDYEAR (*(volatile unsigned char *)0x57000088) /* BCD year */
460 /* A/D Converter */
462 #define ADCCON (*(volatile unsigned long *)0x58000000) /* ADC control */
463 #define ADCTSC (*(volatile unsigned long *)0x58000004) /* ADC touch screen control */
464 #define ADCDLY (*(volatile unsigned long *)0x58000008) /* ADC start or interval delay */
465 #define ADCDAT0 (*(volatile unsigned long *)0x5800000C) /* ADC conversion data */
466 #define ADCDAT1 (*(volatile unsigned long *)0x58000010) /* ADC conversion data */
467 #define ADCUPDN (*(volatile unsigned long *)0x58000014) /* Stylus up or down interrupt status */
469 /* SPI */
471 #define SPCON0 (*(volatile unsigned long *)0x59000000) /* SPI control */
472 #define SPSTA0 (*(volatile unsigned long *)0x59000004) /* SPI status */
473 #define SPPIN0 (*(volatile unsigned long *)0x59000008) /* SPI pin control */
474 #define SPPRE0 (*(volatile unsigned long *)0x5900000C) /* SPI baud rate prescaler */
475 #define SPTDAT0 (*(volatile unsigned long *)0x59000010) /* SPI Tx data */
476 #define SPRDAT0 (*(volatile unsigned long *)0x59000014) /* SPI Rx data */
477 #define SPCON1 (*(volatile unsigned long *)0x59000020) /* SPI control */
478 #define SPSTA1 (*(volatile unsigned long *)0x59000024) /* SPI status */
479 #define SPPIN1 (*(volatile unsigned long *)0x59000028) /* SPI pin control */
480 #define SPPRE1 (*(volatile unsigned long *)0x5900002C) /* SPI baud rate prescaler */
481 #define SPTDAT1 (*(volatile unsigned long *)0x59000030) /* SPI Tx data */
482 #define SPRDAT1 (*(volatile unsigned long *)0x59000034) /* SPI Rx data */
484 /* SD Interface */
486 #define SDICON (*(volatile unsigned long *)0x5A000000) /* SDI control */
487 #define SDIPRE (*(volatile unsigned long *)0x5A000004) /* SDI baud rate prescaler */
488 #define SDICARG (*(volatile unsigned long *)0x5A000008) /* SDI command argument */
489 #define SDICCON (*(volatile unsigned long *)0x5A00000C) /* SDI command control */
490 #define SDICSTA (*(volatile unsigned long *)0x5A000010) /* SDI command status */
491 #define SDIRSP0 (*(volatile unsigned long *)0x5A000014) /* SDI response */
492 #define SDIRSP1 (*(volatile unsigned long *)0x5A000018) /* SDI response */
493 #define SDIRSP2 (*(volatile unsigned long *)0x5A00001C) /* SDI response */
494 #define SDIRSP3 (*(volatile unsigned long *)0x5A000020) /* SDI response */
495 #define SDIDTIMER (*(volatile unsigned long *)0x5A000024) /* SDI data / busy timer */
496 #define SDIBSIZE (*(volatile unsigned long *)0x5A000028) /* SDI block size */
497 #define SDIDCON (*(volatile unsigned long *)0x5A00002C) /* SDI data control */
498 #define SDIDCNT (*(volatile unsigned long *)0x5A000030) /* SDI data remain counter */
499 #define SDIDSTA (*(volatile unsigned long *)0x5A000034) /* SDI data status */
500 #define SDIFSTA (*(volatile unsigned long *)0x5A000038) /* SDI FIFO status */
501 #define SDIIMSK (*(volatile unsigned long *)0x5A00003C) /* SDI interrupt mask */
502 #define SDIDAT (*(volatile unsigned char *)0x5A000040) /* SDI data */
504 /* AC97 Audio-CODEC Interface */
506 #define AC_GLBCTRL (*(volatile unsigned long *)0x5B000000) /* AC97 global control register */
507 #define AC_GLBSTAT (*(volatile unsigned long *)0x5B000004) /* AC97 global status register */
508 #define AC_CODEC_CMD (*(volatile unsigned long *)0x5B000008) /* AC97 codec command register */
509 #define AC_CODEC_STAT (*(volatile unsigned long *)0x5B00000C) /* AC97 codec status register */
510 #define AC_PCMADDR (*(volatile unsigned long *)0x5B000010) /* AC97 PCM out/in channel FIFO address register */
511 #define AC_MICADDR (*(volatile unsigned long *)0x5B000014) /* AC97 mic in channel FIFO address register */
512 #define AC_PCMDATA (*(volatile unsigned long *)0x5B000018) /* AC97 PCM out/in channel FIFO data register */
513 #define AC_MICDATA (*(volatile unsigned long *)0x5B00001C) /* AC97 MIC in channel FIFO data register */
515 /* Memory banks */
517 #define BANK0 0x00000000
518 #define BANK1 0x08000000
519 #define BANK2 0x10000000
520 #define BANK3 0x18000000
521 #define BANK4 0x20000000
522 #define BANK5 0x28000000
523 #define DRAM0 0x30000000
524 #define DRAM1 0x31000000
525 #define BOOTRAM 0x40000000
527 /* Timer frequency */
529 /* timer is based on PCLK and minimum division is 2 */
530 #define TIMER_FREQ (49156800/2)
531 #define TIMER234_PRESCALE 21
534 #endif /* __S3C2440_H__ */