Update FSF address.
[official-gcc.git] / gcc / config / rs6000 / rs6000.h
blobcde6ac63411b0a3ea0f7c25e4cd414f3b7900276
1 /* Definitions of target machine for GNU compiler, for IBM RS/6000.
2 Copyright (C) 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999,
3 2000, 2001, 2002, 2003, 2004, 2005 Free Software Foundation, Inc.
4 Contributed by Richard Kenner (kenner@vlsi1.ultra.nyu.edu)
6 This file is part of GCC.
8 GCC is free software; you can redistribute it and/or modify it
9 under the terms of the GNU General Public License as published
10 by the Free Software Foundation; either version 2, or (at your
11 option) any later version.
13 GCC is distributed in the hope that it will be useful, but WITHOUT
14 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
16 License for more details.
18 You should have received a copy of the GNU General Public License
19 along with GCC; see the file COPYING. If not, write to the
20 Free Software Foundation, 51 Franklin Street, Fifth Floor, Boston,
21 MA 02110-1301, USA. */
23 /* Note that some other tm.h files include this one and then override
24 many of the definitions. */
26 /* Definitions for the object file format. These are set at
27 compile-time. */
29 #define OBJECT_XCOFF 1
30 #define OBJECT_ELF 2
31 #define OBJECT_PEF 3
32 #define OBJECT_MACHO 4
34 #define TARGET_ELF (TARGET_OBJECT_FORMAT == OBJECT_ELF)
35 #define TARGET_XCOFF (TARGET_OBJECT_FORMAT == OBJECT_XCOFF)
36 #define TARGET_MACOS (TARGET_OBJECT_FORMAT == OBJECT_PEF)
37 #define TARGET_MACHO (TARGET_OBJECT_FORMAT == OBJECT_MACHO)
39 #ifndef TARGET_AIX
40 #define TARGET_AIX 0
41 #endif
43 /* Control whether function entry points use a "dot" symbol when
44 ABI_AIX. */
45 #define DOT_SYMBOLS 1
47 /* Default string to use for cpu if not specified. */
48 #ifndef TARGET_CPU_DEFAULT
49 #define TARGET_CPU_DEFAULT ((char *)0)
50 #endif
52 /* If configured for PPC405, support PPC405CR Erratum77. */
53 #define PPC405_CPU_DEFAULT ("405")
54 #if #TARGET_CPU_DEFAULT == #PPC405_CPU_DEFAULT
55 #define PPC405_ERRATUM77 (rs6000_cpu == PROCESSOR_PPC405)
56 #else
57 #define PPC405_ERRATUM77 0
58 #endif
60 /* Common ASM definitions used by ASM_SPEC among the various targets
61 for handling -mcpu=xxx switches. */
62 #define ASM_CPU_SPEC \
63 "%{!mcpu*: \
64 %{mpower: %{!mpower2: -mpwr}} \
65 %{mpower2: -mpwrx} \
66 %{mpowerpc64*: -mppc64} \
67 %{!mpowerpc64*: %{mpowerpc*: -mppc}} \
68 %{mno-power: %{!mpowerpc*: -mcom}} \
69 %{!mno-power: %{!mpower*: %(asm_default)}}} \
70 %{mcpu=common: -mcom} \
71 %{mcpu=power: -mpwr} \
72 %{mcpu=power2: -mpwrx} \
73 %{mcpu=power3: -mppc64} \
74 %{mcpu=power4: -mpower4} \
75 %{mcpu=power5: -mpower4} \
76 %{mcpu=powerpc: -mppc} \
77 %{mcpu=rios: -mpwr} \
78 %{mcpu=rios1: -mpwr} \
79 %{mcpu=rios2: -mpwrx} \
80 %{mcpu=rsc: -mpwr} \
81 %{mcpu=rsc1: -mpwr} \
82 %{mcpu=rs64a: -mppc64} \
83 %{mcpu=401: -mppc} \
84 %{mcpu=403: -m403} \
85 %{mcpu=405: -m405} \
86 %{mcpu=405fp: -m405} \
87 %{mcpu=440: -m440} \
88 %{mcpu=440fp: -m440} \
89 %{mcpu=505: -mppc} \
90 %{mcpu=601: -m601} \
91 %{mcpu=602: -mppc} \
92 %{mcpu=603: -mppc} \
93 %{mcpu=603e: -mppc} \
94 %{mcpu=ec603e: -mppc} \
95 %{mcpu=604: -mppc} \
96 %{mcpu=604e: -mppc} \
97 %{mcpu=620: -mppc64} \
98 %{mcpu=630: -mppc64} \
99 %{mcpu=740: -mppc} \
100 %{mcpu=750: -mppc} \
101 %{mcpu=G3: -mppc} \
102 %{mcpu=7400: -mppc -maltivec} \
103 %{mcpu=7450: -mppc -maltivec} \
104 %{mcpu=G4: -mppc -maltivec} \
105 %{mcpu=801: -mppc} \
106 %{mcpu=821: -mppc} \
107 %{mcpu=823: -mppc} \
108 %{mcpu=860: -mppc} \
109 %{mcpu=970: -mpower4 -maltivec} \
110 %{mcpu=G5: -mpower4 -maltivec} \
111 %{mcpu=8540: -me500} \
112 %{maltivec: -maltivec} \
113 -many"
115 #define CPP_DEFAULT_SPEC ""
117 #define ASM_DEFAULT_SPEC ""
119 /* This macro defines names of additional specifications to put in the specs
120 that can be used in various specifications like CC1_SPEC. Its definition
121 is an initializer with a subgrouping for each command option.
123 Each subgrouping contains a string constant, that defines the
124 specification name, and a string constant that used by the GCC driver
125 program.
127 Do not define this macro if it does not need to do anything. */
129 #define SUBTARGET_EXTRA_SPECS
131 #define EXTRA_SPECS \
132 { "cpp_default", CPP_DEFAULT_SPEC }, \
133 { "asm_cpu", ASM_CPU_SPEC }, \
134 { "asm_default", ASM_DEFAULT_SPEC }, \
135 SUBTARGET_EXTRA_SPECS
137 /* Architecture type. */
139 /* Define TARGET_MFCRF if the target assembler does not support the
140 optional field operand for mfcr. */
142 #ifndef HAVE_AS_MFCRF
143 #undef TARGET_MFCRF
144 #define TARGET_MFCRF 0
145 #endif
147 /* Define TARGET_POPCNTB if the target assembler does not support the
148 popcount byte instruction. */
150 #ifndef HAVE_AS_POPCNTB
151 #undef TARGET_POPCNTB
152 #define TARGET_POPCNTB 0
153 #endif
155 #ifndef TARGET_SECURE_PLT
156 #define TARGET_SECURE_PLT 0
157 #endif
159 #define TARGET_32BIT (! TARGET_64BIT)
161 #ifndef HAVE_AS_TLS
162 #define HAVE_AS_TLS 0
163 #endif
165 /* Return 1 for a symbol ref for a thread-local storage symbol. */
166 #define RS6000_SYMBOL_REF_TLS_P(RTX) \
167 (GET_CODE (RTX) == SYMBOL_REF && SYMBOL_REF_TLS_MODEL (RTX) != 0)
169 #ifdef IN_LIBGCC2
170 /* For libgcc2 we make sure this is a compile time constant */
171 #if defined (__64BIT__) || defined (__powerpc64__)
172 #undef TARGET_POWERPC64
173 #define TARGET_POWERPC64 1
174 #else
175 #undef TARGET_POWERPC64
176 #define TARGET_POWERPC64 0
177 #endif
178 #else
179 /* The option machinery will define this. */
180 #endif
182 #define TARGET_DEFAULT (MASK_POWER | MASK_MULTIPLE | MASK_STRING)
184 /* Processor type. Order must match cpu attribute in MD file. */
185 enum processor_type
187 PROCESSOR_RIOS1,
188 PROCESSOR_RIOS2,
189 PROCESSOR_RS64A,
190 PROCESSOR_MPCCORE,
191 PROCESSOR_PPC403,
192 PROCESSOR_PPC405,
193 PROCESSOR_PPC440,
194 PROCESSOR_PPC601,
195 PROCESSOR_PPC603,
196 PROCESSOR_PPC604,
197 PROCESSOR_PPC604e,
198 PROCESSOR_PPC620,
199 PROCESSOR_PPC630,
200 PROCESSOR_PPC750,
201 PROCESSOR_PPC7400,
202 PROCESSOR_PPC7450,
203 PROCESSOR_PPC8540,
204 PROCESSOR_POWER4,
205 PROCESSOR_POWER5
208 extern enum processor_type rs6000_cpu;
210 /* Recast the processor type to the cpu attribute. */
211 #define rs6000_cpu_attr ((enum attr_cpu)rs6000_cpu)
213 /* Define generic processor types based upon current deployment. */
214 #define PROCESSOR_COMMON PROCESSOR_PPC601
215 #define PROCESSOR_POWER PROCESSOR_RIOS1
216 #define PROCESSOR_POWERPC PROCESSOR_PPC604
217 #define PROCESSOR_POWERPC64 PROCESSOR_RS64A
219 /* Define the default processor. This is overridden by other tm.h files. */
220 #define PROCESSOR_DEFAULT PROCESSOR_RIOS1
221 #define PROCESSOR_DEFAULT64 PROCESSOR_RS64A
223 /* Specify the dialect of assembler to use. New mnemonics is dialect one
224 and the old mnemonics are dialect zero. */
225 #define ASSEMBLER_DIALECT (TARGET_NEW_MNEMONICS ? 1 : 0)
227 /* Types of costly dependences. */
228 enum rs6000_dependence_cost
230 max_dep_latency = 1000,
231 no_dep_costly,
232 all_deps_costly,
233 true_store_to_load_dep_costly,
234 store_to_load_dep_costly
237 /* Types of nop insertion schemes in sched target hook sched_finish. */
238 enum rs6000_nop_insertion
240 sched_finish_regroup_exact = 1000,
241 sched_finish_pad_groups,
242 sched_finish_none
245 /* Dispatch group termination caused by an insn. */
246 enum group_termination
248 current_group,
249 previous_group
252 /* Support for a compile-time default CPU, et cetera. The rules are:
253 --with-cpu is ignored if -mcpu is specified.
254 --with-tune is ignored if -mtune is specified.
255 --with-float is ignored if -mhard-float or -msoft-float are
256 specified. */
257 #define OPTION_DEFAULT_SPECS \
258 {"cpu", "%{!mcpu=*:-mcpu=%(VALUE)}" }, \
259 {"tune", "%{!mtune=*:-mtune=%(VALUE)}" }, \
260 {"float", "%{!msoft-float:%{!mhard-float:-m%(VALUE)-float}}" }
262 /* rs6000_select[0] is reserved for the default cpu defined via --with-cpu */
263 struct rs6000_cpu_select
265 const char *string;
266 const char *name;
267 int set_tune_p;
268 int set_arch_p;
271 extern struct rs6000_cpu_select rs6000_select[];
273 /* Debug support */
274 extern const char *rs6000_debug_name; /* Name for -mdebug-xxxx option */
275 extern int rs6000_debug_stack; /* debug stack applications */
276 extern int rs6000_debug_arg; /* debug argument handling */
278 #define TARGET_DEBUG_STACK rs6000_debug_stack
279 #define TARGET_DEBUG_ARG rs6000_debug_arg
281 extern const char *rs6000_traceback_name; /* Type of traceback table. */
283 /* These are separate from target_flags because we've run out of bits
284 there. */
285 extern int rs6000_long_double_type_size;
286 extern int rs6000_altivec_abi;
287 extern int rs6000_spe_abi;
288 extern int rs6000_float_gprs;
289 extern int rs6000_alignment_flags;
290 extern const char *rs6000_sched_insert_nops_str;
291 extern enum rs6000_nop_insertion rs6000_sched_insert_nops;
293 /* Alignment options for fields in structures for sub-targets following
294 AIX-like ABI.
295 ALIGN_POWER word-aligns FP doubles (default AIX ABI).
296 ALIGN_NATURAL doubleword-aligns FP doubles (align to object size).
298 Override the macro definitions when compiling libobjc to avoid undefined
299 reference to rs6000_alignment_flags due to library's use of GCC alignment
300 macros which use the macros below. */
302 #ifndef IN_TARGET_LIBS
303 #define MASK_ALIGN_POWER 0x00000000
304 #define MASK_ALIGN_NATURAL 0x00000001
305 #define TARGET_ALIGN_NATURAL (rs6000_alignment_flags & MASK_ALIGN_NATURAL)
306 #else
307 #define TARGET_ALIGN_NATURAL 0
308 #endif
310 #define TARGET_LONG_DOUBLE_128 (rs6000_long_double_type_size == 128)
311 #define TARGET_ALTIVEC_ABI rs6000_altivec_abi
313 #define TARGET_SPE_ABI 0
314 #define TARGET_SPE 0
315 #define TARGET_E500 0
316 #define TARGET_ISEL 0
317 #define TARGET_FPRS 1
318 #define TARGET_E500_SINGLE 0
319 #define TARGET_E500_DOUBLE 0
321 /* Sometimes certain combinations of command options do not make sense
322 on a particular target machine. You can define a macro
323 `OVERRIDE_OPTIONS' to take account of this. This macro, if
324 defined, is executed once just after all the command options have
325 been parsed.
327 Do not use this macro to turn on various extra optimizations for
328 `-O'. That is what `OPTIMIZATION_OPTIONS' is for.
330 On the RS/6000 this is used to define the target cpu type. */
332 #define OVERRIDE_OPTIONS rs6000_override_options (TARGET_CPU_DEFAULT)
334 /* Define this to change the optimizations performed by default. */
335 #define OPTIMIZATION_OPTIONS(LEVEL,SIZE) optimization_options(LEVEL,SIZE)
337 /* Show we can debug even without a frame pointer. */
338 #define CAN_DEBUG_WITHOUT_FP
340 /* Target pragma. */
341 #define REGISTER_TARGET_PRAGMAS() do { \
342 c_register_pragma (0, "longcall", rs6000_pragma_longcall); \
343 } while (0)
345 /* Target #defines. */
346 #define TARGET_CPU_CPP_BUILTINS() \
347 rs6000_cpu_cpp_builtins (pfile)
349 /* This is used by rs6000_cpu_cpp_builtins to indicate the byte order
350 we're compiling for. Some configurations may need to override it. */
351 #define RS6000_CPU_CPP_ENDIAN_BUILTINS() \
352 do \
354 if (BYTES_BIG_ENDIAN) \
356 builtin_define ("__BIG_ENDIAN__"); \
357 builtin_define ("_BIG_ENDIAN"); \
358 builtin_assert ("machine=bigendian"); \
360 else \
362 builtin_define ("__LITTLE_ENDIAN__"); \
363 builtin_define ("_LITTLE_ENDIAN"); \
364 builtin_assert ("machine=littleendian"); \
367 while (0)
369 /* Target machine storage layout. */
371 /* Define this macro if it is advisable to hold scalars in registers
372 in a wider mode than that declared by the program. In such cases,
373 the value is constrained to be within the bounds of the declared
374 type, but kept valid in the wider mode. The signedness of the
375 extension may differ from that of the type. */
377 #define PROMOTE_MODE(MODE,UNSIGNEDP,TYPE) \
378 if (GET_MODE_CLASS (MODE) == MODE_INT \
379 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
380 (MODE) = TARGET_32BIT ? SImode : DImode;
382 /* Define this if most significant bit is lowest numbered
383 in instructions that operate on numbered bit-fields. */
384 /* That is true on RS/6000. */
385 #define BITS_BIG_ENDIAN 1
387 /* Define this if most significant byte of a word is the lowest numbered. */
388 /* That is true on RS/6000. */
389 #define BYTES_BIG_ENDIAN 1
391 /* Define this if most significant word of a multiword number is lowest
392 numbered.
394 For RS/6000 we can decide arbitrarily since there are no machine
395 instructions for them. Might as well be consistent with bits and bytes. */
396 #define WORDS_BIG_ENDIAN 1
398 #define MAX_BITS_PER_WORD 64
400 /* Width of a word, in units (bytes). */
401 #define UNITS_PER_WORD (! TARGET_POWERPC64 ? 4 : 8)
402 #ifdef IN_LIBGCC2
403 #define MIN_UNITS_PER_WORD UNITS_PER_WORD
404 #else
405 #define MIN_UNITS_PER_WORD 4
406 #endif
407 #define UNITS_PER_FP_WORD 8
408 #define UNITS_PER_ALTIVEC_WORD 16
409 #define UNITS_PER_SPE_WORD 8
411 /* Type used for ptrdiff_t, as a string used in a declaration. */
412 #define PTRDIFF_TYPE "int"
414 /* Type used for size_t, as a string used in a declaration. */
415 #define SIZE_TYPE "long unsigned int"
417 /* Type used for wchar_t, as a string used in a declaration. */
418 #define WCHAR_TYPE "short unsigned int"
420 /* Width of wchar_t in bits. */
421 #define WCHAR_TYPE_SIZE 16
423 /* A C expression for the size in bits of the type `short' on the
424 target machine. If you don't define this, the default is half a
425 word. (If this would be less than one storage unit, it is
426 rounded up to one unit.) */
427 #define SHORT_TYPE_SIZE 16
429 /* A C expression for the size in bits of the type `int' on the
430 target machine. If you don't define this, the default is one
431 word. */
432 #define INT_TYPE_SIZE 32
434 /* A C expression for the size in bits of the type `long' on the
435 target machine. If you don't define this, the default is one
436 word. */
437 #define LONG_TYPE_SIZE (TARGET_32BIT ? 32 : 64)
439 /* A C expression for the size in bits of the type `long long' on the
440 target machine. If you don't define this, the default is two
441 words. */
442 #define LONG_LONG_TYPE_SIZE 64
444 /* A C expression for the size in bits of the type `float' on the
445 target machine. If you don't define this, the default is one
446 word. */
447 #define FLOAT_TYPE_SIZE 32
449 /* A C expression for the size in bits of the type `double' on the
450 target machine. If you don't define this, the default is two
451 words. */
452 #define DOUBLE_TYPE_SIZE 64
454 /* A C expression for the size in bits of the type `long double' on
455 the target machine. If you don't define this, the default is two
456 words. */
457 #define LONG_DOUBLE_TYPE_SIZE rs6000_long_double_type_size
459 /* Define this to set long double type size to use in libgcc2.c, which can
460 not depend on target_flags. */
461 #ifdef __LONG_DOUBLE_128__
462 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 128
463 #else
464 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 64
465 #endif
467 /* Work around rs6000_long_double_type_size dependency in ada/targtyps.c. */
468 #define WIDEST_HARDWARE_FP_SIZE 64
470 /* Width in bits of a pointer.
471 See also the macro `Pmode' defined below. */
472 #define POINTER_SIZE (TARGET_32BIT ? 32 : 64)
474 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
475 #define PARM_BOUNDARY (TARGET_32BIT ? 32 : 64)
477 /* Boundary (in *bits*) on which stack pointer should be aligned. */
478 #define STACK_BOUNDARY \
479 ((TARGET_32BIT && !TARGET_ALTIVEC && !TARGET_ALTIVEC_ABI) ? 64 : 128)
481 /* Allocation boundary (in *bits*) for the code of a function. */
482 #define FUNCTION_BOUNDARY 32
484 /* No data type wants to be aligned rounder than this. */
485 #define BIGGEST_ALIGNMENT 128
487 /* A C expression to compute the alignment for a variables in the
488 local store. TYPE is the data type, and ALIGN is the alignment
489 that the object would ordinarily have. */
490 #define LOCAL_ALIGNMENT(TYPE, ALIGN) \
491 ((TARGET_ALTIVEC && TREE_CODE (TYPE) == VECTOR_TYPE) ? 128 : \
492 (TARGET_E500_DOUBLE && TYPE_MODE (TYPE) == DFmode) ? 64 : \
493 (TARGET_SPE && TREE_CODE (TYPE) == VECTOR_TYPE) ? 64 : ALIGN)
495 /* Alignment of field after `int : 0' in a structure. */
496 #define EMPTY_FIELD_BOUNDARY 32
498 /* Every structure's size must be a multiple of this. */
499 #define STRUCTURE_SIZE_BOUNDARY 8
501 /* Return 1 if a structure or array containing FIELD should be
502 accessed using `BLKMODE'.
504 For the SPE, simd types are V2SI, and gcc can be tempted to put the
505 entire thing in a DI and use subregs to access the internals.
506 store_bit_field() will force (subreg:DI (reg:V2SI x))'s to the
507 back-end. Because a single GPR can hold a V2SI, but not a DI, the
508 best thing to do is set structs to BLKmode and avoid Severe Tire
509 Damage.
511 On e500 v2, DF and DI modes suffer from the same anomaly. DF can
512 fit into 1, whereas DI still needs two. */
513 #define MEMBER_TYPE_FORCES_BLK(FIELD, MODE) \
514 ((TARGET_SPE && TREE_CODE (TREE_TYPE (FIELD)) == VECTOR_TYPE) \
515 || (TARGET_E500_DOUBLE && (MODE) == DFmode))
517 /* A bit-field declared as `int' forces `int' alignment for the struct. */
518 #define PCC_BITFIELD_TYPE_MATTERS 1
520 /* Make strings word-aligned so strcpy from constants will be faster.
521 Make vector constants quadword aligned. */
522 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
523 (TREE_CODE (EXP) == STRING_CST \
524 && (ALIGN) < BITS_PER_WORD \
525 ? BITS_PER_WORD \
526 : (ALIGN))
528 /* Make arrays of chars word-aligned for the same reasons.
529 Align vectors to 128 bits. Align SPE vectors and E500 v2 doubles to
530 64 bits. */
531 #define DATA_ALIGNMENT(TYPE, ALIGN) \
532 (TREE_CODE (TYPE) == VECTOR_TYPE ? (TARGET_SPE_ABI ? 64 : 128) \
533 : (TARGET_E500_DOUBLE && TYPE_MODE (TYPE) == DFmode) ? 64 \
534 : TREE_CODE (TYPE) == ARRAY_TYPE \
535 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
536 && (ALIGN) < BITS_PER_WORD ? BITS_PER_WORD : (ALIGN))
538 /* Nonzero if move instructions will actually fail to work
539 when given unaligned data. */
540 #define STRICT_ALIGNMENT 0
542 /* Define this macro to be the value 1 if unaligned accesses have a cost
543 many times greater than aligned accesses, for example if they are
544 emulated in a trap handler. */
545 #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) \
546 (STRICT_ALIGNMENT \
547 || (((MODE) == SFmode || (MODE) == DFmode || (MODE) == TFmode \
548 || (MODE) == DImode) \
549 && (ALIGN) < 32))
551 /* Standard register usage. */
553 /* Number of actual hardware registers.
554 The hardware registers are assigned numbers for the compiler
555 from 0 to just below FIRST_PSEUDO_REGISTER.
556 All registers that the compiler knows about must be given numbers,
557 even those that are not normally considered general registers.
559 RS/6000 has 32 fixed-point registers, 32 floating-point registers,
560 an MQ register, a count register, a link register, and 8 condition
561 register fields, which we view here as separate registers. AltiVec
562 adds 32 vector registers and a VRsave register.
564 In addition, the difference between the frame and argument pointers is
565 a function of the number of registers saved, so we need to have a
566 register for AP that will later be eliminated in favor of SP or FP.
567 This is a normal register, but it is fixed.
569 We also create a pseudo register for float/int conversions, that will
570 really represent the memory location used. It is represented here as
571 a register, in order to work around problems in allocating stack storage
572 in inline functions. */
574 #define FIRST_PSEUDO_REGISTER 113
576 /* This must be included for pre gcc 3.0 glibc compatibility. */
577 #define PRE_GCC3_DWARF_FRAME_REGISTERS 77
579 /* Add 32 dwarf columns for synthetic SPE registers. */
580 #define DWARF_FRAME_REGISTERS (FIRST_PSEUDO_REGISTER + 32)
582 /* The SPE has an additional 32 synthetic registers, with DWARF debug
583 info numbering for these registers starting at 1200. While eh_frame
584 register numbering need not be the same as the debug info numbering,
585 we choose to number these regs for eh_frame at 1200 too. This allows
586 future versions of the rs6000 backend to add hard registers and
587 continue to use the gcc hard register numbering for eh_frame. If the
588 extra SPE registers in eh_frame were numbered starting from the
589 current value of FIRST_PSEUDO_REGISTER, then if FIRST_PSEUDO_REGISTER
590 changed we'd need to introduce a mapping in DWARF_FRAME_REGNUM to
591 avoid invalidating older SPE eh_frame info.
593 We must map them here to avoid huge unwinder tables mostly consisting
594 of unused space. */
595 #define DWARF_REG_TO_UNWIND_COLUMN(r) \
596 ((r) > 1200 ? ((r) - 1200 + FIRST_PSEUDO_REGISTER) : (r))
598 /* Use gcc hard register numbering for eh_frame. */
599 #define DWARF_FRAME_REGNUM(REGNO) (REGNO)
601 /* 1 for registers that have pervasive standard uses
602 and are not available for the register allocator.
604 On RS/6000, r1 is used for the stack. On Darwin, r2 is available
605 as a local register; for all other OS's r2 is the TOC pointer.
607 cr5 is not supposed to be used.
609 On System V implementations, r13 is fixed and not available for use. */
611 #define FIXED_REGISTERS \
612 {0, 1, FIXED_R2, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, FIXED_R13, 0, 0, \
613 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
614 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
615 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
616 0, 0, 0, 1, 0, 0, 0, 0, 0, 1, 0, 0, 1, \
617 /* AltiVec registers. */ \
618 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
619 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
620 1, 1 \
621 , 1, 1 \
624 /* 1 for registers not available across function calls.
625 These must include the FIXED_REGISTERS and also any
626 registers that can be used without being saved.
627 The latter must include the registers where values are returned
628 and the register where structure-value addresses are passed.
629 Aside from that, you can include as many other registers as you like. */
631 #define CALL_USED_REGISTERS \
632 {1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, FIXED_R13, 0, 0, \
633 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
634 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, \
635 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
636 1, 1, 1, 1, 1, 1, 0, 0, 0, 1, 1, 1, 1, \
637 /* AltiVec registers. */ \
638 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
639 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
640 1, 1 \
641 , 1, 1 \
644 /* Like `CALL_USED_REGISTERS' except this macro doesn't require that
645 the entire set of `FIXED_REGISTERS' be included.
646 (`CALL_USED_REGISTERS' must be a superset of `FIXED_REGISTERS').
647 This macro is optional. If not specified, it defaults to the value
648 of `CALL_USED_REGISTERS'. */
650 #define CALL_REALLY_USED_REGISTERS \
651 {1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, FIXED_R13, 0, 0, \
652 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
653 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, \
654 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
655 1, 1, 1, 1, 1, 1, 0, 0, 0, 1, 1, 1, 1, \
656 /* AltiVec registers. */ \
657 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
658 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
659 0, 0 \
660 , 0, 0 \
663 #define MQ_REGNO 64
664 #define CR0_REGNO 68
665 #define CR1_REGNO 69
666 #define CR2_REGNO 70
667 #define CR3_REGNO 71
668 #define CR4_REGNO 72
669 #define MAX_CR_REGNO 75
670 #define XER_REGNO 76
671 #define FIRST_ALTIVEC_REGNO 77
672 #define LAST_ALTIVEC_REGNO 108
673 #define TOTAL_ALTIVEC_REGS (LAST_ALTIVEC_REGNO - FIRST_ALTIVEC_REGNO + 1)
674 #define VRSAVE_REGNO 109
675 #define VSCR_REGNO 110
676 #define SPE_ACC_REGNO 111
677 #define SPEFSCR_REGNO 112
679 #define FIRST_SAVED_ALTIVEC_REGNO (FIRST_ALTIVEC_REGNO+20)
680 #define FIRST_SAVED_FP_REGNO (14+32)
681 #define FIRST_SAVED_GP_REGNO 13
683 /* List the order in which to allocate registers. Each register must be
684 listed once, even those in FIXED_REGISTERS.
686 We allocate in the following order:
687 fp0 (not saved or used for anything)
688 fp13 - fp2 (not saved; incoming fp arg registers)
689 fp1 (not saved; return value)
690 fp31 - fp14 (saved; order given to save least number)
691 cr7, cr6 (not saved or special)
692 cr1 (not saved, but used for FP operations)
693 cr0 (not saved, but used for arithmetic operations)
694 cr4, cr3, cr2 (saved)
695 r0 (not saved; cannot be base reg)
696 r9 (not saved; best for TImode)
697 r11, r10, r8-r4 (not saved; highest used first to make less conflict)
698 r3 (not saved; return value register)
699 r31 - r13 (saved; order given to save least number)
700 r12 (not saved; if used for DImode or DFmode would use r13)
701 mq (not saved; best to use it if we can)
702 ctr (not saved; when we have the choice ctr is better)
703 lr (saved)
704 cr5, r1, r2, ap, xer (fixed)
705 v0 - v1 (not saved or used for anything)
706 v13 - v3 (not saved; incoming vector arg registers)
707 v2 (not saved; incoming vector arg reg; return value)
708 v19 - v14 (not saved or used for anything)
709 v31 - v20 (saved; order given to save least number)
710 vrsave, vscr (fixed)
711 spe_acc, spefscr (fixed)
714 #if FIXED_R2 == 1
715 #define MAYBE_R2_AVAILABLE
716 #define MAYBE_R2_FIXED 2,
717 #else
718 #define MAYBE_R2_AVAILABLE 2,
719 #define MAYBE_R2_FIXED
720 #endif
722 #define REG_ALLOC_ORDER \
723 {32, \
724 45, 44, 43, 42, 41, 40, 39, 38, 37, 36, 35, 34, \
725 33, \
726 63, 62, 61, 60, 59, 58, 57, 56, 55, 54, 53, 52, 51, \
727 50, 49, 48, 47, 46, \
728 75, 74, 69, 68, 72, 71, 70, \
729 0, MAYBE_R2_AVAILABLE \
730 9, 11, 10, 8, 7, 6, 5, 4, \
731 3, \
732 31, 30, 29, 28, 27, 26, 25, 24, 23, 22, 21, 20, 19, \
733 18, 17, 16, 15, 14, 13, 12, \
734 64, 66, 65, \
735 73, 1, MAYBE_R2_FIXED 67, 76, \
736 /* AltiVec registers. */ \
737 77, 78, \
738 90, 89, 88, 87, 86, 85, 84, 83, 82, 81, 80, \
739 79, \
740 96, 95, 94, 93, 92, 91, \
741 108, 107, 106, 105, 104, 103, 102, 101, 100, 99, 98, 97, \
742 109, 110, \
743 111, 112 \
746 /* True if register is floating-point. */
747 #define FP_REGNO_P(N) ((N) >= 32 && (N) <= 63)
749 /* True if register is a condition register. */
750 #define CR_REGNO_P(N) ((N) >= 68 && (N) <= 75)
752 /* True if register is a condition register, but not cr0. */
753 #define CR_REGNO_NOT_CR0_P(N) ((N) >= 69 && (N) <= 75)
755 /* True if register is an integer register. */
756 #define INT_REGNO_P(N) ((N) <= 31 || (N) == ARG_POINTER_REGNUM)
758 /* SPE SIMD registers are just the GPRs. */
759 #define SPE_SIMD_REGNO_P(N) ((N) <= 31)
761 /* True if register is the XER register. */
762 #define XER_REGNO_P(N) ((N) == XER_REGNO)
764 /* True if register is an AltiVec register. */
765 #define ALTIVEC_REGNO_P(N) ((N) >= FIRST_ALTIVEC_REGNO && (N) <= LAST_ALTIVEC_REGNO)
767 /* Return number of consecutive hard regs needed starting at reg REGNO
768 to hold something of mode MODE. */
770 #define HARD_REGNO_NREGS(REGNO, MODE) rs6000_hard_regno_nregs ((REGNO), (MODE))
772 #define HARD_REGNO_CALL_PART_CLOBBERED(REGNO, MODE) \
773 ((TARGET_32BIT && TARGET_POWERPC64 \
774 && (GET_MODE_SIZE (MODE) > 4) \
775 && INT_REGNO_P (REGNO)) ? 1 : 0)
777 #define ALTIVEC_VECTOR_MODE(MODE) \
778 ((MODE) == V16QImode \
779 || (MODE) == V8HImode \
780 || (MODE) == V4SFmode \
781 || (MODE) == V4SImode)
783 #define SPE_VECTOR_MODE(MODE) \
784 ((MODE) == V4HImode \
785 || (MODE) == V2SFmode \
786 || (MODE) == V1DImode \
787 || (MODE) == V2SImode)
789 #define UNITS_PER_SIMD_WORD \
790 (TARGET_ALTIVEC ? UNITS_PER_ALTIVEC_WORD \
791 : (TARGET_SPE ? UNITS_PER_SPE_WORD : UNITS_PER_WORD))
793 /* Value is TRUE if hard register REGNO can hold a value of
794 machine-mode MODE. */
795 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
796 rs6000_hard_regno_mode_ok_p[(int)(MODE)][REGNO]
798 /* Value is 1 if it is a good idea to tie two pseudo registers
799 when one has mode MODE1 and one has mode MODE2.
800 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
801 for any hard reg, then this must be 0 for correct output. */
802 #define MODES_TIEABLE_P(MODE1, MODE2) \
803 (GET_MODE_CLASS (MODE1) == MODE_FLOAT \
804 ? GET_MODE_CLASS (MODE2) == MODE_FLOAT \
805 : GET_MODE_CLASS (MODE2) == MODE_FLOAT \
806 ? GET_MODE_CLASS (MODE1) == MODE_FLOAT \
807 : GET_MODE_CLASS (MODE1) == MODE_CC \
808 ? GET_MODE_CLASS (MODE2) == MODE_CC \
809 : GET_MODE_CLASS (MODE2) == MODE_CC \
810 ? GET_MODE_CLASS (MODE1) == MODE_CC \
811 : SPE_VECTOR_MODE (MODE1) \
812 ? SPE_VECTOR_MODE (MODE2) \
813 : SPE_VECTOR_MODE (MODE2) \
814 ? SPE_VECTOR_MODE (MODE1) \
815 : ALTIVEC_VECTOR_MODE (MODE1) \
816 ? ALTIVEC_VECTOR_MODE (MODE2) \
817 : ALTIVEC_VECTOR_MODE (MODE2) \
818 ? ALTIVEC_VECTOR_MODE (MODE1) \
819 : 1)
821 /* Post-reload, we can't use any new AltiVec registers, as we already
822 emitted the vrsave mask. */
824 #define HARD_REGNO_RENAME_OK(SRC, DST) \
825 (! ALTIVEC_REGNO_P (DST) || regs_ever_live[DST])
827 /* A C expression returning the cost of moving data from a register of class
828 CLASS1 to one of CLASS2. */
830 #define REGISTER_MOVE_COST rs6000_register_move_cost
832 /* A C expressions returning the cost of moving data of MODE from a register to
833 or from memory. */
835 #define MEMORY_MOVE_COST rs6000_memory_move_cost
837 /* Specify the cost of a branch insn; roughly the number of extra insns that
838 should be added to avoid a branch.
840 Set this to 3 on the RS/6000 since that is roughly the average cost of an
841 unscheduled conditional branch. */
843 #define BRANCH_COST 3
845 /* Override BRANCH_COST heuristic which empirically produces worse
846 performance for removing short circuiting from the logical ops. */
848 #define LOGICAL_OP_NON_SHORT_CIRCUIT 0
850 /* A fixed register used at prologue and epilogue generation to fix
851 addressing modes. The SPE needs heavy addressing fixes at the last
852 minute, and it's best to save a register for it.
854 AltiVec also needs fixes, but we've gotten around using r11, which
855 is actually wrong because when use_backchain_to_restore_sp is true,
856 we end up clobbering r11.
858 The AltiVec case needs to be fixed. Dunno if we should break ABI
859 compatibility and reserve a register for it as well.. */
861 #define FIXED_SCRATCH (TARGET_SPE ? 14 : 11)
863 /* Define this macro to change register usage conditional on target
864 flags. */
866 #define CONDITIONAL_REGISTER_USAGE rs6000_conditional_register_usage ()
868 /* Specify the registers used for certain standard purposes.
869 The values of these macros are register numbers. */
871 /* RS/6000 pc isn't overloaded on a register that the compiler knows about. */
872 /* #define PC_REGNUM */
874 /* Register to use for pushing function arguments. */
875 #define STACK_POINTER_REGNUM 1
877 /* Base register for access to local variables of the function. */
878 #define FRAME_POINTER_REGNUM 31
880 /* Value should be nonzero if functions must have frame pointers.
881 Zero means the frame pointer need not be set up (and parms
882 may be accessed via the stack pointer) in functions that seem suitable.
883 This is computed in `reload', in reload1.c. */
884 #define FRAME_POINTER_REQUIRED 0
886 /* Base register for access to arguments of the function. */
887 #define ARG_POINTER_REGNUM 67
889 /* Place to put static chain when calling a function that requires it. */
890 #define STATIC_CHAIN_REGNUM 11
892 /* Link register number. */
893 #define LINK_REGISTER_REGNUM 65
895 /* Count register number. */
896 #define COUNT_REGISTER_REGNUM 66
898 /* Define the classes of registers for register constraints in the
899 machine description. Also define ranges of constants.
901 One of the classes must always be named ALL_REGS and include all hard regs.
902 If there is more than one class, another class must be named NO_REGS
903 and contain no registers.
905 The name GENERAL_REGS must be the name of a class (or an alias for
906 another name such as ALL_REGS). This is the class of registers
907 that is allowed by "g" or "r" in a register constraint.
908 Also, registers outside this class are allocated only when
909 instructions express preferences for them.
911 The classes must be numbered in nondecreasing order; that is,
912 a larger-numbered class must never be contained completely
913 in a smaller-numbered class.
915 For any two classes, it is very desirable that there be another
916 class that represents their union. */
918 /* The RS/6000 has three types of registers, fixed-point, floating-point,
919 and condition registers, plus three special registers, MQ, CTR, and the
920 link register. AltiVec adds a vector register class.
922 However, r0 is special in that it cannot be used as a base register.
923 So make a class for registers valid as base registers.
925 Also, cr0 is the only condition code register that can be used in
926 arithmetic insns, so make a separate class for it. */
928 enum reg_class
930 NO_REGS,
931 BASE_REGS,
932 GENERAL_REGS,
933 FLOAT_REGS,
934 ALTIVEC_REGS,
935 VRSAVE_REGS,
936 VSCR_REGS,
937 SPE_ACC_REGS,
938 SPEFSCR_REGS,
939 NON_SPECIAL_REGS,
940 MQ_REGS,
941 LINK_REGS,
942 CTR_REGS,
943 LINK_OR_CTR_REGS,
944 SPECIAL_REGS,
945 SPEC_OR_GEN_REGS,
946 CR0_REGS,
947 CR_REGS,
948 NON_FLOAT_REGS,
949 XER_REGS,
950 ALL_REGS,
951 LIM_REG_CLASSES
954 #define N_REG_CLASSES (int) LIM_REG_CLASSES
956 /* Give names of register classes as strings for dump file. */
958 #define REG_CLASS_NAMES \
960 "NO_REGS", \
961 "BASE_REGS", \
962 "GENERAL_REGS", \
963 "FLOAT_REGS", \
964 "ALTIVEC_REGS", \
965 "VRSAVE_REGS", \
966 "VSCR_REGS", \
967 "SPE_ACC_REGS", \
968 "SPEFSCR_REGS", \
969 "NON_SPECIAL_REGS", \
970 "MQ_REGS", \
971 "LINK_REGS", \
972 "CTR_REGS", \
973 "LINK_OR_CTR_REGS", \
974 "SPECIAL_REGS", \
975 "SPEC_OR_GEN_REGS", \
976 "CR0_REGS", \
977 "CR_REGS", \
978 "NON_FLOAT_REGS", \
979 "XER_REGS", \
980 "ALL_REGS" \
983 /* Define which registers fit in which classes.
984 This is an initializer for a vector of HARD_REG_SET
985 of length N_REG_CLASSES. */
987 #define REG_CLASS_CONTENTS \
989 { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
990 { 0xfffffffe, 0x00000000, 0x00000008, 0x00000000 }, /* BASE_REGS */ \
991 { 0xffffffff, 0x00000000, 0x00000008, 0x00000000 }, /* GENERAL_REGS */ \
992 { 0x00000000, 0xffffffff, 0x00000000, 0x00000000 }, /* FLOAT_REGS */ \
993 { 0x00000000, 0x00000000, 0xffffe000, 0x00001fff }, /* ALTIVEC_REGS */ \
994 { 0x00000000, 0x00000000, 0x00000000, 0x00002000 }, /* VRSAVE_REGS */ \
995 { 0x00000000, 0x00000000, 0x00000000, 0x00004000 }, /* VSCR_REGS */ \
996 { 0x00000000, 0x00000000, 0x00000000, 0x00008000 }, /* SPE_ACC_REGS */ \
997 { 0x00000000, 0x00000000, 0x00000000, 0x00010000 }, /* SPEFSCR_REGS */ \
998 { 0xffffffff, 0xffffffff, 0x00000008, 0x00000000 }, /* NON_SPECIAL_REGS */ \
999 { 0x00000000, 0x00000000, 0x00000001, 0x00000000 }, /* MQ_REGS */ \
1000 { 0x00000000, 0x00000000, 0x00000002, 0x00000000 }, /* LINK_REGS */ \
1001 { 0x00000000, 0x00000000, 0x00000004, 0x00000000 }, /* CTR_REGS */ \
1002 { 0x00000000, 0x00000000, 0x00000006, 0x00000000 }, /* LINK_OR_CTR_REGS */ \
1003 { 0x00000000, 0x00000000, 0x00000007, 0x00002000 }, /* SPECIAL_REGS */ \
1004 { 0xffffffff, 0x00000000, 0x0000000f, 0x00002000 }, /* SPEC_OR_GEN_REGS */ \
1005 { 0x00000000, 0x00000000, 0x00000010, 0x00000000 }, /* CR0_REGS */ \
1006 { 0x00000000, 0x00000000, 0x00000ff0, 0x00000000 }, /* CR_REGS */ \
1007 { 0xffffffff, 0x00000000, 0x0000efff, 0x00000000 }, /* NON_FLOAT_REGS */ \
1008 { 0x00000000, 0x00000000, 0x00001000, 0x00000000 }, /* XER_REGS */ \
1009 { 0xffffffff, 0xffffffff, 0xffffffff, 0x0001ffff } /* ALL_REGS */ \
1012 /* The same information, inverted:
1013 Return the class number of the smallest class containing
1014 reg number REGNO. This could be a conditional expression
1015 or could index an array. */
1017 #define REGNO_REG_CLASS(REGNO) \
1018 ((REGNO) == 0 ? GENERAL_REGS \
1019 : (REGNO) < 32 ? BASE_REGS \
1020 : FP_REGNO_P (REGNO) ? FLOAT_REGS \
1021 : ALTIVEC_REGNO_P (REGNO) ? ALTIVEC_REGS \
1022 : (REGNO) == CR0_REGNO ? CR0_REGS \
1023 : CR_REGNO_P (REGNO) ? CR_REGS \
1024 : (REGNO) == MQ_REGNO ? MQ_REGS \
1025 : (REGNO) == LINK_REGISTER_REGNUM ? LINK_REGS \
1026 : (REGNO) == COUNT_REGISTER_REGNUM ? CTR_REGS \
1027 : (REGNO) == ARG_POINTER_REGNUM ? BASE_REGS \
1028 : (REGNO) == XER_REGNO ? XER_REGS \
1029 : (REGNO) == VRSAVE_REGNO ? VRSAVE_REGS \
1030 : (REGNO) == VSCR_REGNO ? VRSAVE_REGS \
1031 : (REGNO) == SPE_ACC_REGNO ? SPE_ACC_REGS \
1032 : (REGNO) == SPEFSCR_REGNO ? SPEFSCR_REGS \
1033 : NO_REGS)
1035 /* The class value for index registers, and the one for base regs. */
1036 #define INDEX_REG_CLASS GENERAL_REGS
1037 #define BASE_REG_CLASS BASE_REGS
1039 /* Get reg_class from a letter such as appears in the machine description. */
1041 #define REG_CLASS_FROM_LETTER(C) \
1042 ((C) == 'f' ? ((TARGET_HARD_FLOAT && TARGET_FPRS) ? FLOAT_REGS : NO_REGS) \
1043 : (C) == 'b' ? BASE_REGS \
1044 : (C) == 'h' ? SPECIAL_REGS \
1045 : (C) == 'q' ? MQ_REGS \
1046 : (C) == 'c' ? CTR_REGS \
1047 : (C) == 'l' ? LINK_REGS \
1048 : (C) == 'v' ? ALTIVEC_REGS \
1049 : (C) == 'x' ? CR0_REGS \
1050 : (C) == 'y' ? CR_REGS \
1051 : (C) == 'z' ? XER_REGS \
1052 : NO_REGS)
1054 /* The letters I, J, K, L, M, N, and P in a register constraint string
1055 can be used to stand for particular ranges of immediate operands.
1056 This macro defines what the ranges are.
1057 C is the letter, and VALUE is a constant value.
1058 Return 1 if VALUE is in the range specified by C.
1060 `I' is a signed 16-bit constant
1061 `J' is a constant with only the high-order 16 bits nonzero
1062 `K' is a constant with only the low-order 16 bits nonzero
1063 `L' is a signed 16-bit constant shifted left 16 bits
1064 `M' is a constant that is greater than 31
1065 `N' is a positive constant that is an exact power of two
1066 `O' is the constant zero
1067 `P' is a constant whose negation is a signed 16-bit constant */
1069 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
1070 ( (C) == 'I' ? (unsigned HOST_WIDE_INT) ((VALUE) + 0x8000) < 0x10000 \
1071 : (C) == 'J' ? ((VALUE) & (~ (unsigned HOST_WIDE_INT) 0xffff0000)) == 0 \
1072 : (C) == 'K' ? ((VALUE) & (~ (HOST_WIDE_INT) 0xffff)) == 0 \
1073 : (C) == 'L' ? (((VALUE) & 0xffff) == 0 \
1074 && ((VALUE) >> 31 == -1 || (VALUE) >> 31 == 0)) \
1075 : (C) == 'M' ? (VALUE) > 31 \
1076 : (C) == 'N' ? (VALUE) > 0 && exact_log2 (VALUE) >= 0 \
1077 : (C) == 'O' ? (VALUE) == 0 \
1078 : (C) == 'P' ? (unsigned HOST_WIDE_INT) ((- (VALUE)) + 0x8000) < 0x10000 \
1079 : 0)
1081 /* Similar, but for floating constants, and defining letters G and H.
1082 Here VALUE is the CONST_DOUBLE rtx itself.
1084 We flag for special constants when we can copy the constant into
1085 a general register in two insns for DF/DI and one insn for SF.
1087 'H' is used for DI/DF constants that take 3 insns. */
1089 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
1090 ( (C) == 'G' ? (num_insns_constant (VALUE, GET_MODE (VALUE)) \
1091 == ((GET_MODE (VALUE) == SFmode) ? 1 : 2)) \
1092 : (C) == 'H' ? (num_insns_constant (VALUE, GET_MODE (VALUE)) == 3) \
1093 : 0)
1095 /* Optional extra constraints for this machine.
1097 'Q' means that is a memory operand that is just an offset from a reg.
1098 'R' is for AIX TOC entries.
1099 'S' is a constant that can be placed into a 64-bit mask operand
1100 'T' is a constant that can be placed into a 32-bit mask operand
1101 'U' is for V.4 small data references.
1102 'W' is a vector constant that can be easily generated (no mem refs).
1103 'Y' is a indexed or word-aligned displacement memory operand.
1104 'Z' is an indexed or indirect memory operand.
1105 't' is for AND masks that can be performed by two rldic{l,r} insns. */
1107 #define EXTRA_CONSTRAINT(OP, C) \
1108 ((C) == 'Q' ? GET_CODE (OP) == MEM && GET_CODE (XEXP (OP, 0)) == REG \
1109 : (C) == 'R' ? legitimate_constant_pool_address_p (OP) \
1110 : (C) == 'S' ? mask_operand (OP, DImode) \
1111 : (C) == 'T' ? mask_operand (OP, SImode) \
1112 : (C) == 'U' ? (DEFAULT_ABI == ABI_V4 \
1113 && small_data_operand (OP, GET_MODE (OP))) \
1114 : (C) == 't' ? (mask64_2_operand (OP, DImode) \
1115 && (fixed_regs[CR0_REGNO] \
1116 || !logical_operand (OP, DImode)) \
1117 && !mask_operand (OP, DImode)) \
1118 : (C) == 'W' ? (easy_vector_constant (OP, GET_MODE (OP))) \
1119 : (C) == 'Y' ? (word_offset_memref_operand (OP, GET_MODE (OP))) \
1120 : (C) == 'Z' ? (indexed_or_indirect_operand (OP, GET_MODE (OP))) \
1121 : 0)
1123 /* Define which constraints are memory constraints. Tell reload
1124 that any memory address can be reloaded by copying the
1125 memory address into a base register if required. */
1127 #define EXTRA_MEMORY_CONSTRAINT(C, STR) \
1128 ((C) == 'Q' || (C) == 'Y' || (C) == 'Z')
1130 /* Given an rtx X being reloaded into a reg required to be
1131 in class CLASS, return the class of reg to actually use.
1132 In general this is just CLASS; but on some machines
1133 in some cases it is preferable to use a more restrictive class.
1135 On the RS/6000, we have to return NO_REGS when we want to reload a
1136 floating-point CONST_DOUBLE to force it to be copied to memory.
1138 We also don't want to reload integer values into floating-point
1139 registers if we can at all help it. In fact, this can
1140 cause reload to die, if it tries to generate a reload of CTR
1141 into a FP register and discovers it doesn't have the memory location
1142 required.
1144 ??? Would it be a good idea to have reload do the converse, that is
1145 try to reload floating modes into FP registers if possible?
1148 #define PREFERRED_RELOAD_CLASS(X,CLASS) \
1149 ((CONSTANT_P (X) \
1150 && reg_classes_intersect_p ((CLASS), FLOAT_REGS)) \
1151 ? NO_REGS \
1152 : (GET_MODE_CLASS (GET_MODE (X)) == MODE_INT \
1153 && (CLASS) == NON_SPECIAL_REGS) \
1154 ? GENERAL_REGS \
1155 : (CLASS))
1157 /* Return the register class of a scratch register needed to copy IN into
1158 or out of a register in CLASS in MODE. If it can be done directly,
1159 NO_REGS is returned. */
1161 #define SECONDARY_RELOAD_CLASS(CLASS,MODE,IN) \
1162 secondary_reload_class (CLASS, MODE, IN)
1164 /* If we are copying between FP or AltiVec registers and anything
1165 else, we need a memory location. */
1167 #define SECONDARY_MEMORY_NEEDED(CLASS1,CLASS2,MODE) \
1168 ((CLASS1) != (CLASS2) && ((CLASS1) == FLOAT_REGS \
1169 || (CLASS2) == FLOAT_REGS \
1170 || (CLASS1) == ALTIVEC_REGS \
1171 || (CLASS2) == ALTIVEC_REGS))
1173 /* Return the maximum number of consecutive registers
1174 needed to represent mode MODE in a register of class CLASS.
1176 On RS/6000, this is the size of MODE in words,
1177 except in the FP regs, where a single reg is enough for two words. */
1178 #define CLASS_MAX_NREGS(CLASS, MODE) \
1179 (((CLASS) == FLOAT_REGS) \
1180 ? ((GET_MODE_SIZE (MODE) + UNITS_PER_FP_WORD - 1) / UNITS_PER_FP_WORD) \
1181 : (TARGET_E500_DOUBLE && (CLASS) == GENERAL_REGS && (MODE) == DFmode) \
1182 ? 1 \
1183 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
1186 /* Return a class of registers that cannot change FROM mode to TO mode. */
1188 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1189 (((DEFAULT_ABI == ABI_AIX || DEFAULT_ABI == ABI_DARWIN) \
1190 && GET_MODE_SIZE (FROM) >= 8 && GET_MODE_SIZE (TO) >= 8) \
1191 ? 0 \
1192 : GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
1193 ? reg_classes_intersect_p (FLOAT_REGS, CLASS) \
1194 : (TARGET_E500_DOUBLE && (((TO) == DFmode) + ((FROM) == DFmode)) == 1) \
1195 ? reg_classes_intersect_p (GENERAL_REGS, CLASS) \
1196 : (TARGET_E500_DOUBLE && (((TO) == DImode) + ((FROM) == DImode)) == 1) \
1197 ? reg_classes_intersect_p (GENERAL_REGS, CLASS) \
1198 : (TARGET_SPE && (SPE_VECTOR_MODE (FROM) + SPE_VECTOR_MODE (TO)) == 1) \
1199 ? reg_classes_intersect_p (GENERAL_REGS, CLASS) \
1200 : 0)
1202 /* Stack layout; function entry, exit and calling. */
1204 /* Enumeration to give which calling sequence to use. */
1205 enum rs6000_abi {
1206 ABI_NONE,
1207 ABI_AIX, /* IBM's AIX */
1208 ABI_V4, /* System V.4/eabi */
1209 ABI_DARWIN /* Apple's Darwin (OS X kernel) */
1212 extern enum rs6000_abi rs6000_current_abi; /* available for use by subtarget */
1214 /* Define this if pushing a word on the stack
1215 makes the stack pointer a smaller address. */
1216 #define STACK_GROWS_DOWNWARD
1218 /* Offsets recorded in opcodes are a multiple of this alignment factor. */
1219 #define DWARF_CIE_DATA_ALIGNMENT (-((int) (TARGET_32BIT ? 4 : 8)))
1221 /* Define this if the nominal address of the stack frame
1222 is at the high-address end of the local variables;
1223 that is, each additional local variable allocated
1224 goes at a more negative offset in the frame.
1226 On the RS/6000, we grow upwards, from the area after the outgoing
1227 arguments. */
1228 /* #define FRAME_GROWS_DOWNWARD */
1230 /* Size of the outgoing register save area */
1231 #define RS6000_REG_SAVE ((DEFAULT_ABI == ABI_AIX \
1232 || DEFAULT_ABI == ABI_DARWIN) \
1233 ? (TARGET_64BIT ? 64 : 32) \
1234 : 0)
1236 /* Size of the fixed area on the stack */
1237 #define RS6000_SAVE_AREA \
1238 (((DEFAULT_ABI == ABI_AIX || DEFAULT_ABI == ABI_DARWIN) ? 24 : 8) \
1239 << (TARGET_64BIT ? 1 : 0))
1241 /* MEM representing address to save the TOC register */
1242 #define RS6000_SAVE_TOC gen_rtx_MEM (Pmode, \
1243 plus_constant (stack_pointer_rtx, \
1244 (TARGET_32BIT ? 20 : 40)))
1246 /* Size of the V.4 varargs area if needed */
1247 #define RS6000_VARARGS_AREA 0
1249 /* Align an address */
1250 #define RS6000_ALIGN(n,a) (((n) + (a) - 1) & ~((a) - 1))
1252 /* Size of V.4 varargs area in bytes */
1253 #define RS6000_VARARGS_SIZE \
1254 ((GP_ARG_NUM_REG * (TARGET_32BIT ? 4 : 8)) + (FP_ARG_NUM_REG * 8) + 8)
1256 /* Offset within stack frame to start allocating local variables at.
1257 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1258 first local allocated. Otherwise, it is the offset to the BEGINNING
1259 of the first local allocated.
1261 On the RS/6000, the frame pointer is the same as the stack pointer,
1262 except for dynamic allocations. So we start after the fixed area and
1263 outgoing parameter area. */
1265 #define STARTING_FRAME_OFFSET \
1266 (RS6000_ALIGN (current_function_outgoing_args_size, \
1267 TARGET_ALTIVEC ? 16 : 8) \
1268 + RS6000_VARARGS_AREA \
1269 + RS6000_SAVE_AREA)
1271 /* Offset from the stack pointer register to an item dynamically
1272 allocated on the stack, e.g., by `alloca'.
1274 The default value for this macro is `STACK_POINTER_OFFSET' plus the
1275 length of the outgoing arguments. The default is correct for most
1276 machines. See `function.c' for details. */
1277 #define STACK_DYNAMIC_OFFSET(FUNDECL) \
1278 (RS6000_ALIGN (current_function_outgoing_args_size, \
1279 TARGET_ALTIVEC ? 16 : 8) \
1280 + (STACK_POINTER_OFFSET))
1282 /* If we generate an insn to push BYTES bytes,
1283 this says how many the stack pointer really advances by.
1284 On RS/6000, don't define this because there are no push insns. */
1285 /* #define PUSH_ROUNDING(BYTES) */
1287 /* Offset of first parameter from the argument pointer register value.
1288 On the RS/6000, we define the argument pointer to the start of the fixed
1289 area. */
1290 #define FIRST_PARM_OFFSET(FNDECL) RS6000_SAVE_AREA
1292 /* Offset from the argument pointer register value to the top of
1293 stack. This is different from FIRST_PARM_OFFSET because of the
1294 register save area. */
1295 #define ARG_POINTER_CFA_OFFSET(FNDECL) 0
1297 /* Define this if stack space is still allocated for a parameter passed
1298 in a register. The value is the number of bytes allocated to this
1299 area. */
1300 #define REG_PARM_STACK_SPACE(FNDECL) RS6000_REG_SAVE
1302 /* Define this if the above stack space is to be considered part of the
1303 space allocated by the caller. */
1304 #define OUTGOING_REG_PARM_STACK_SPACE
1306 /* This is the difference between the logical top of stack and the actual sp.
1308 For the RS/6000, sp points past the fixed area. */
1309 #define STACK_POINTER_OFFSET RS6000_SAVE_AREA
1311 /* Define this if the maximum size of all the outgoing args is to be
1312 accumulated and pushed during the prologue. The amount can be
1313 found in the variable current_function_outgoing_args_size. */
1314 #define ACCUMULATE_OUTGOING_ARGS 1
1316 /* Value is the number of bytes of arguments automatically
1317 popped when returning from a subroutine call.
1318 FUNDECL is the declaration node of the function (as a tree),
1319 FUNTYPE is the data type of the function (as a tree),
1320 or for a library call it is an identifier node for the subroutine name.
1321 SIZE is the number of bytes of arguments passed on the stack. */
1323 #define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) 0
1325 /* Define how to find the value returned by a function.
1326 VALTYPE is the data type of the value (as a tree).
1327 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1328 otherwise, FUNC is 0. */
1330 #define FUNCTION_VALUE(VALTYPE, FUNC) rs6000_function_value ((VALTYPE), (FUNC))
1332 /* Define how to find the value returned by a library function
1333 assuming the value has mode MODE. */
1335 #define LIBCALL_VALUE(MODE) rs6000_libcall_value ((MODE))
1337 /* DRAFT_V4_STRUCT_RET defaults off. */
1338 #define DRAFT_V4_STRUCT_RET 0
1340 /* Let TARGET_RETURN_IN_MEMORY control what happens. */
1341 #define DEFAULT_PCC_STRUCT_RETURN 0
1343 /* Mode of stack savearea.
1344 FUNCTION is VOIDmode because calling convention maintains SP.
1345 BLOCK needs Pmode for SP.
1346 NONLOCAL needs twice Pmode to maintain both backchain and SP. */
1347 #define STACK_SAVEAREA_MODE(LEVEL) \
1348 (LEVEL == SAVE_FUNCTION ? VOIDmode \
1349 : LEVEL == SAVE_NONLOCAL ? (TARGET_32BIT ? DImode : TImode) : Pmode)
1351 /* Minimum and maximum general purpose registers used to hold arguments. */
1352 #define GP_ARG_MIN_REG 3
1353 #define GP_ARG_MAX_REG 10
1354 #define GP_ARG_NUM_REG (GP_ARG_MAX_REG - GP_ARG_MIN_REG + 1)
1356 /* Minimum and maximum floating point registers used to hold arguments. */
1357 #define FP_ARG_MIN_REG 33
1358 #define FP_ARG_AIX_MAX_REG 45
1359 #define FP_ARG_V4_MAX_REG 40
1360 #define FP_ARG_MAX_REG ((DEFAULT_ABI == ABI_AIX \
1361 || DEFAULT_ABI == ABI_DARWIN) \
1362 ? FP_ARG_AIX_MAX_REG : FP_ARG_V4_MAX_REG)
1363 #define FP_ARG_NUM_REG (FP_ARG_MAX_REG - FP_ARG_MIN_REG + 1)
1365 /* Minimum and maximum AltiVec registers used to hold arguments. */
1366 #define ALTIVEC_ARG_MIN_REG (FIRST_ALTIVEC_REGNO + 2)
1367 #define ALTIVEC_ARG_MAX_REG (ALTIVEC_ARG_MIN_REG + 11)
1368 #define ALTIVEC_ARG_NUM_REG (ALTIVEC_ARG_MAX_REG - ALTIVEC_ARG_MIN_REG + 1)
1370 /* Return registers */
1371 #define GP_ARG_RETURN GP_ARG_MIN_REG
1372 #define FP_ARG_RETURN FP_ARG_MIN_REG
1373 #define ALTIVEC_ARG_RETURN (FIRST_ALTIVEC_REGNO + 2)
1375 /* Flags for the call/call_value rtl operations set up by function_arg */
1376 #define CALL_NORMAL 0x00000000 /* no special processing */
1377 /* Bits in 0x00000001 are unused. */
1378 #define CALL_V4_CLEAR_FP_ARGS 0x00000002 /* V.4, no FP args passed */
1379 #define CALL_V4_SET_FP_ARGS 0x00000004 /* V.4, FP args were passed */
1380 #define CALL_LONG 0x00000008 /* always call indirect */
1381 #define CALL_LIBCALL 0x00000010 /* libcall */
1383 /* We don't have prologue and epilogue functions to save/restore
1384 everything for most ABIs. */
1385 #define WORLD_SAVE_P(INFO) 0
1387 /* 1 if N is a possible register number for a function value
1388 as seen by the caller.
1390 On RS/6000, this is r3, fp1, and v2 (for AltiVec). */
1391 #define FUNCTION_VALUE_REGNO_P(N) \
1392 ((N) == GP_ARG_RETURN \
1393 || ((N) == FP_ARG_RETURN && TARGET_HARD_FLOAT && TARGET_FPRS) \
1394 || ((N) == ALTIVEC_ARG_RETURN && TARGET_ALTIVEC && TARGET_ALTIVEC_ABI))
1396 /* 1 if N is a possible register number for function argument passing.
1397 On RS/6000, these are r3-r10 and fp1-fp13.
1398 On AltiVec, v2 - v13 are used for passing vectors. */
1399 #define FUNCTION_ARG_REGNO_P(N) \
1400 ((unsigned) (N) - GP_ARG_MIN_REG < GP_ARG_NUM_REG \
1401 || ((unsigned) (N) - ALTIVEC_ARG_MIN_REG < ALTIVEC_ARG_NUM_REG \
1402 && TARGET_ALTIVEC && TARGET_ALTIVEC_ABI) \
1403 || ((unsigned) (N) - FP_ARG_MIN_REG < FP_ARG_NUM_REG \
1404 && TARGET_HARD_FLOAT && TARGET_FPRS))
1406 /* A C structure for machine-specific, per-function data.
1407 This is added to the cfun structure. */
1408 typedef struct machine_function GTY(())
1410 /* Flags if __builtin_return_address (n) with n >= 1 was used. */
1411 int ra_needs_full_frame;
1412 /* Some local-dynamic symbol. */
1413 const char *some_ld_name;
1414 /* Whether the instruction chain has been scanned already. */
1415 int insn_chain_scanned_p;
1416 /* Flags if __builtin_return_address (0) was used. */
1417 int ra_need_lr;
1418 } machine_function;
1420 /* Define a data type for recording info about an argument list
1421 during the scan of that argument list. This data type should
1422 hold all necessary information about the function itself
1423 and about the args processed so far, enough to enable macros
1424 such as FUNCTION_ARG to determine where the next arg should go.
1426 On the RS/6000, this is a structure. The first element is the number of
1427 total argument words, the second is used to store the next
1428 floating-point register number, and the third says how many more args we
1429 have prototype types for.
1431 For ABI_V4, we treat these slightly differently -- `sysv_gregno' is
1432 the next available GP register, `fregno' is the next available FP
1433 register, and `words' is the number of words used on the stack.
1435 The varargs/stdarg support requires that this structure's size
1436 be a multiple of sizeof(int). */
1438 typedef struct rs6000_args
1440 int words; /* # words used for passing GP registers */
1441 int fregno; /* next available FP register */
1442 int vregno; /* next available AltiVec register */
1443 int nargs_prototype; /* # args left in the current prototype */
1444 int prototype; /* Whether a prototype was defined */
1445 int stdarg; /* Whether function is a stdarg function. */
1446 int call_cookie; /* Do special things for this call */
1447 int sysv_gregno; /* next available GP register */
1448 int intoffset; /* running offset in struct (darwin64) */
1449 int use_stack; /* any part of struct on stack (darwin64) */
1450 int named; /* false for varargs params */
1451 } CUMULATIVE_ARGS;
1453 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1454 for a call to a function whose data type is FNTYPE.
1455 For a library call, FNTYPE is 0. */
1457 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
1458 init_cumulative_args (&CUM, FNTYPE, LIBNAME, FALSE, FALSE, N_NAMED_ARGS)
1460 /* Similar, but when scanning the definition of a procedure. We always
1461 set NARGS_PROTOTYPE large so we never return an EXPR_LIST. */
1463 #define INIT_CUMULATIVE_INCOMING_ARGS(CUM, FNTYPE, LIBNAME) \
1464 init_cumulative_args (&CUM, FNTYPE, LIBNAME, TRUE, FALSE, 1000)
1466 /* Like INIT_CUMULATIVE_ARGS' but only used for outgoing libcalls. */
1468 #define INIT_CUMULATIVE_LIBCALL_ARGS(CUM, MODE, LIBNAME) \
1469 init_cumulative_args (&CUM, NULL_TREE, LIBNAME, FALSE, TRUE, 0)
1471 /* Update the data in CUM to advance over an argument
1472 of mode MODE and data type TYPE.
1473 (TYPE is null for libcalls where that information may not be available.) */
1475 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1476 function_arg_advance (&CUM, MODE, TYPE, NAMED, 0)
1478 /* Determine where to put an argument to a function.
1479 Value is zero to push the argument on the stack,
1480 or a hard register in which to store the argument.
1482 MODE is the argument's machine mode.
1483 TYPE is the data type of the argument (as a tree).
1484 This is null for libcalls where that information may
1485 not be available.
1486 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1487 the preceding args and about the function being called.
1488 NAMED is nonzero if this argument is a named parameter
1489 (otherwise it is an extra parameter matching an ellipsis).
1491 On RS/6000 the first eight words of non-FP are normally in registers
1492 and the rest are pushed. The first 13 FP args are in registers.
1494 If this is floating-point and no prototype is specified, we use
1495 both an FP and integer register (or possibly FP reg and stack). Library
1496 functions (when TYPE is zero) always have the proper types for args,
1497 so we can pass the FP value just in one register. emit_library_function
1498 doesn't support EXPR_LIST anyway. */
1500 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1501 function_arg (&CUM, MODE, TYPE, NAMED)
1503 /* If defined, a C expression which determines whether, and in which
1504 direction, to pad out an argument with extra space. The value
1505 should be of type `enum direction': either `upward' to pad above
1506 the argument, `downward' to pad below, or `none' to inhibit
1507 padding. */
1509 #define FUNCTION_ARG_PADDING(MODE, TYPE) function_arg_padding (MODE, TYPE)
1511 /* If defined, a C expression that gives the alignment boundary, in bits,
1512 of an argument with the specified mode and type. If it is not defined,
1513 PARM_BOUNDARY is used for all arguments. */
1515 #define FUNCTION_ARG_BOUNDARY(MODE, TYPE) \
1516 function_arg_boundary (MODE, TYPE)
1518 /* Implement `va_start' for varargs and stdarg. */
1519 #define EXPAND_BUILTIN_VA_START(valist, nextarg) \
1520 rs6000_va_start (valist, nextarg)
1522 #define PAD_VARARGS_DOWN \
1523 (FUNCTION_ARG_PADDING (TYPE_MODE (type), type) == downward)
1525 /* Output assembler code to FILE to increment profiler label # LABELNO
1526 for profiling a function entry. */
1528 #define FUNCTION_PROFILER(FILE, LABELNO) \
1529 output_function_profiler ((FILE), (LABELNO));
1531 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1532 the stack pointer does not matter. No definition is equivalent to
1533 always zero.
1535 On the RS/6000, this is nonzero because we can restore the stack from
1536 its backpointer, which we maintain. */
1537 #define EXIT_IGNORE_STACK 1
1539 /* Define this macro as a C expression that is nonzero for registers
1540 that are used by the epilogue or the return' pattern. The stack
1541 and frame pointer registers are already be assumed to be used as
1542 needed. */
1544 #define EPILOGUE_USES(REGNO) \
1545 ((reload_completed && (REGNO) == LINK_REGISTER_REGNUM) \
1546 || (TARGET_ALTIVEC && (REGNO) == VRSAVE_REGNO) \
1547 || (current_function_calls_eh_return \
1548 && TARGET_AIX \
1549 && (REGNO) == 2))
1552 /* TRAMPOLINE_TEMPLATE deleted */
1554 /* Length in units of the trampoline for entering a nested function. */
1556 #define TRAMPOLINE_SIZE rs6000_trampoline_size ()
1558 /* Emit RTL insns to initialize the variable parts of a trampoline.
1559 FNADDR is an RTX for the address of the function's pure code.
1560 CXT is an RTX for the static chain value for the function. */
1562 #define INITIALIZE_TRAMPOLINE(ADDR, FNADDR, CXT) \
1563 rs6000_initialize_trampoline (ADDR, FNADDR, CXT)
1565 /* Definitions for __builtin_return_address and __builtin_frame_address.
1566 __builtin_return_address (0) should give link register (65), enable
1567 this. */
1568 /* This should be uncommented, so that the link register is used, but
1569 currently this would result in unmatched insns and spilling fixed
1570 registers so we'll leave it for another day. When these problems are
1571 taken care of one additional fetch will be necessary in RETURN_ADDR_RTX.
1572 (mrs) */
1573 /* #define RETURN_ADDR_IN_PREVIOUS_FRAME */
1575 /* Number of bytes into the frame return addresses can be found. See
1576 rs6000_stack_info in rs6000.c for more information on how the different
1577 abi's store the return address. */
1578 #define RETURN_ADDRESS_OFFSET \
1579 ((DEFAULT_ABI == ABI_AIX \
1580 || DEFAULT_ABI == ABI_DARWIN) ? (TARGET_32BIT ? 8 : 16) : \
1581 (DEFAULT_ABI == ABI_V4) ? 4 : \
1582 (internal_error ("RETURN_ADDRESS_OFFSET not supported"), 0))
1584 /* The current return address is in link register (65). The return address
1585 of anything farther back is accessed normally at an offset of 8 from the
1586 frame pointer. */
1587 #define RETURN_ADDR_RTX(COUNT, FRAME) \
1588 (rs6000_return_addr (COUNT, FRAME))
1591 /* Definitions for register eliminations.
1593 We have two registers that can be eliminated on the RS/6000. First, the
1594 frame pointer register can often be eliminated in favor of the stack
1595 pointer register. Secondly, the argument pointer register can always be
1596 eliminated; it is replaced with either the stack or frame pointer.
1598 In addition, we use the elimination mechanism to see if r30 is needed
1599 Initially we assume that it isn't. If it is, we spill it. This is done
1600 by making it an eliminable register. We replace it with itself so that
1601 if it isn't needed, then existing uses won't be modified. */
1603 /* This is an array of structures. Each structure initializes one pair
1604 of eliminable registers. The "from" register number is given first,
1605 followed by "to". Eliminations of the same "from" register are listed
1606 in order of preference. */
1607 #define ELIMINABLE_REGS \
1608 {{ FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1609 { ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1610 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM}, \
1611 { RS6000_PIC_OFFSET_TABLE_REGNUM, RS6000_PIC_OFFSET_TABLE_REGNUM } }
1613 /* Given FROM and TO register numbers, say whether this elimination is allowed.
1614 Frame pointer elimination is automatically handled.
1616 For the RS/6000, if frame pointer elimination is being done, we would like
1617 to convert ap into fp, not sp.
1619 We need r30 if -mminimal-toc was specified, and there are constant pool
1620 references. */
1622 #define CAN_ELIMINATE(FROM, TO) \
1623 ((FROM) == ARG_POINTER_REGNUM && (TO) == STACK_POINTER_REGNUM \
1624 ? ! frame_pointer_needed \
1625 : (FROM) == RS6000_PIC_OFFSET_TABLE_REGNUM \
1626 ? ! TARGET_MINIMAL_TOC || TARGET_NO_TOC || get_pool_size () == 0 \
1627 : 1)
1629 /* Define the offset between two registers, one to be eliminated, and the other
1630 its replacement, at the start of a routine. */
1631 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1632 ((OFFSET) = rs6000_initial_elimination_offset(FROM, TO))
1634 /* Addressing modes, and classification of registers for them. */
1636 #define HAVE_PRE_DECREMENT 1
1637 #define HAVE_PRE_INCREMENT 1
1639 /* Macros to check register numbers against specific register classes. */
1641 /* These assume that REGNO is a hard or pseudo reg number.
1642 They give nonzero only if REGNO is a hard reg of the suitable class
1643 or a pseudo reg currently allocated to a suitable hard reg.
1644 Since they use reg_renumber, they are safe only once reg_renumber
1645 has been allocated, which happens in local-alloc.c. */
1647 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1648 ((REGNO) < FIRST_PSEUDO_REGISTER \
1649 ? (REGNO) <= 31 || (REGNO) == 67 \
1650 : (reg_renumber[REGNO] >= 0 \
1651 && (reg_renumber[REGNO] <= 31 || reg_renumber[REGNO] == 67)))
1653 #define REGNO_OK_FOR_BASE_P(REGNO) \
1654 ((REGNO) < FIRST_PSEUDO_REGISTER \
1655 ? ((REGNO) > 0 && (REGNO) <= 31) || (REGNO) == 67 \
1656 : (reg_renumber[REGNO] > 0 \
1657 && (reg_renumber[REGNO] <= 31 || reg_renumber[REGNO] == 67)))
1659 /* Maximum number of registers that can appear in a valid memory address. */
1661 #define MAX_REGS_PER_ADDRESS 2
1663 /* Recognize any constant value that is a valid address. */
1665 #define CONSTANT_ADDRESS_P(X) \
1666 (GET_CODE (X) == LABEL_REF || GET_CODE (X) == SYMBOL_REF \
1667 || GET_CODE (X) == CONST_INT || GET_CODE (X) == CONST \
1668 || GET_CODE (X) == HIGH)
1670 /* Nonzero if the constant value X is a legitimate general operand.
1671 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE.
1673 On the RS/6000, all integer constants are acceptable, most won't be valid
1674 for particular insns, though. Only easy FP constants are
1675 acceptable. */
1677 #define LEGITIMATE_CONSTANT_P(X) \
1678 (((GET_CODE (X) != CONST_DOUBLE \
1679 && GET_CODE (X) != CONST_VECTOR) \
1680 || GET_MODE (X) == VOIDmode \
1681 || (TARGET_POWERPC64 && GET_MODE (X) == DImode) \
1682 || easy_fp_constant (X, GET_MODE (X)) \
1683 || easy_vector_constant (X, GET_MODE (X))) \
1684 && !rs6000_tls_referenced_p (X))
1686 #define EASY_VECTOR_15(n) ((n) >= -16 && (n) <= 15)
1687 #define EASY_VECTOR_15_ADD_SELF(n) ((n) >= 0x10 && (n) <= 0x1e && !((n) & 1))
1689 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1690 and check its validity for a certain class.
1691 We have two alternate definitions for each of them.
1692 The usual definition accepts all pseudo regs; the other rejects
1693 them unless they have been allocated suitable hard regs.
1694 The symbol REG_OK_STRICT causes the latter definition to be used.
1696 Most source files want to accept pseudo regs in the hope that
1697 they will get allocated to the class that the insn wants them to be in.
1698 Source files for reload pass need to be strict.
1699 After reload, it makes no difference, since pseudo regs have
1700 been eliminated by then. */
1702 #ifdef REG_OK_STRICT
1703 # define REG_OK_STRICT_FLAG 1
1704 #else
1705 # define REG_OK_STRICT_FLAG 0
1706 #endif
1708 /* Nonzero if X is a hard reg that can be used as an index
1709 or if it is a pseudo reg in the non-strict case. */
1710 #define INT_REG_OK_FOR_INDEX_P(X, STRICT) \
1711 ((! (STRICT) \
1712 && (REGNO (X) <= 31 \
1713 || REGNO (X) == ARG_POINTER_REGNUM \
1714 || REGNO (X) >= FIRST_PSEUDO_REGISTER)) \
1715 || ((STRICT) && REGNO_OK_FOR_INDEX_P (REGNO (X))))
1717 /* Nonzero if X is a hard reg that can be used as a base reg
1718 or if it is a pseudo reg in the non-strict case. */
1719 #define INT_REG_OK_FOR_BASE_P(X, STRICT) \
1720 (REGNO (X) > 0 && INT_REG_OK_FOR_INDEX_P (X, (STRICT)))
1722 #define REG_OK_FOR_INDEX_P(X) INT_REG_OK_FOR_INDEX_P (X, REG_OK_STRICT_FLAG)
1723 #define REG_OK_FOR_BASE_P(X) INT_REG_OK_FOR_BASE_P (X, REG_OK_STRICT_FLAG)
1725 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1726 that is a valid memory address for an instruction.
1727 The MODE argument is the machine mode for the MEM expression
1728 that wants to use this address.
1730 On the RS/6000, there are four valid address: a SYMBOL_REF that
1731 refers to a constant pool entry of an address (or the sum of it
1732 plus a constant), a short (16-bit signed) constant plus a register,
1733 the sum of two registers, or a register indirect, possibly with an
1734 auto-increment. For DFmode and DImode with a constant plus register,
1735 we must ensure that both words are addressable or PowerPC64 with offset
1736 word aligned.
1738 For modes spanning multiple registers (DFmode in 32-bit GPRs,
1739 32-bit DImode, TImode), indexed addressing cannot be used because
1740 adjacent memory cells are accessed by adding word-sized offsets
1741 during assembly output. */
1743 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1744 { if (rs6000_legitimate_address (MODE, X, REG_OK_STRICT_FLAG)) \
1745 goto ADDR; \
1748 /* Try machine-dependent ways of modifying an illegitimate address
1749 to be legitimate. If we find one, return the new, valid address.
1750 This macro is used in only one place: `memory_address' in explow.c.
1752 OLDX is the address as it was before break_out_memory_refs was called.
1753 In some cases it is useful to look at this to decide what needs to be done.
1755 MODE and WIN are passed so that this macro can use
1756 GO_IF_LEGITIMATE_ADDRESS.
1758 It is always safe for this macro to do nothing. It exists to recognize
1759 opportunities to optimize the output.
1761 On RS/6000, first check for the sum of a register with a constant
1762 integer that is out of range. If so, generate code to add the
1763 constant with the low-order 16 bits masked to the register and force
1764 this result into another register (this can be done with `cau').
1765 Then generate an address of REG+(CONST&0xffff), allowing for the
1766 possibility of bit 16 being a one.
1768 Then check for the sum of a register and something not constant, try to
1769 load the other things into a register and return the sum. */
1771 #define LEGITIMIZE_ADDRESS(X,OLDX,MODE,WIN) \
1772 { rtx result = rs6000_legitimize_address (X, OLDX, MODE); \
1773 if (result != NULL_RTX) \
1775 (X) = result; \
1776 goto WIN; \
1780 /* Try a machine-dependent way of reloading an illegitimate address
1781 operand. If we find one, push the reload and jump to WIN. This
1782 macro is used in only one place: `find_reloads_address' in reload.c.
1784 Implemented on rs6000 by rs6000_legitimize_reload_address.
1785 Note that (X) is evaluated twice; this is safe in current usage. */
1787 #define LEGITIMIZE_RELOAD_ADDRESS(X,MODE,OPNUM,TYPE,IND_LEVELS,WIN) \
1788 do { \
1789 int win; \
1790 (X) = rs6000_legitimize_reload_address ((X), (MODE), (OPNUM), \
1791 (int)(TYPE), (IND_LEVELS), &win); \
1792 if ( win ) \
1793 goto WIN; \
1794 } while (0)
1796 /* Go to LABEL if ADDR (a legitimate address expression)
1797 has an effect that depends on the machine mode it is used for. */
1799 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL) \
1800 do { \
1801 if (rs6000_mode_dependent_address (ADDR)) \
1802 goto LABEL; \
1803 } while (0)
1805 /* The register number of the register used to address a table of
1806 static data addresses in memory. In some cases this register is
1807 defined by a processor's "application binary interface" (ABI).
1808 When this macro is defined, RTL is generated for this register
1809 once, as with the stack pointer and frame pointer registers. If
1810 this macro is not defined, it is up to the machine-dependent files
1811 to allocate such a register (if necessary). */
1813 #define RS6000_PIC_OFFSET_TABLE_REGNUM 30
1814 #define PIC_OFFSET_TABLE_REGNUM (flag_pic ? RS6000_PIC_OFFSET_TABLE_REGNUM : INVALID_REGNUM)
1816 #define TOC_REGISTER (TARGET_MINIMAL_TOC ? RS6000_PIC_OFFSET_TABLE_REGNUM : 2)
1818 /* Define this macro if the register defined by
1819 `PIC_OFFSET_TABLE_REGNUM' is clobbered by calls. Do not define
1820 this macro if `PIC_OFFSET_TABLE_REGNUM' is not defined. */
1822 /* #define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED */
1824 /* By generating position-independent code, when two different
1825 programs (A and B) share a common library (libC.a), the text of
1826 the library can be shared whether or not the library is linked at
1827 the same address for both programs. In some of these
1828 environments, position-independent code requires not only the use
1829 of different addressing modes, but also special code to enable the
1830 use of these addressing modes.
1832 The `FINALIZE_PIC' macro serves as a hook to emit these special
1833 codes once the function is being compiled into assembly code, but
1834 not before. (It is not done before, because in the case of
1835 compiling an inline function, it would lead to multiple PIC
1836 prologues being included in functions which used inline functions
1837 and were compiled to assembly language.) */
1839 /* #define FINALIZE_PIC */
1841 /* A C expression that is nonzero if X is a legitimate immediate
1842 operand on the target machine when generating position independent
1843 code. You can assume that X satisfies `CONSTANT_P', so you need
1844 not check this. You can also assume FLAG_PIC is true, so you need
1845 not check it either. You need not define this macro if all
1846 constants (including `SYMBOL_REF') can be immediate operands when
1847 generating position independent code. */
1849 /* #define LEGITIMATE_PIC_OPERAND_P (X) */
1851 /* Define this if some processing needs to be done immediately before
1852 emitting code for an insn. */
1854 /* #define FINAL_PRESCAN_INSN(INSN,OPERANDS,NOPERANDS) */
1856 /* Specify the machine mode that this machine uses
1857 for the index in the tablejump instruction. */
1858 #define CASE_VECTOR_MODE SImode
1860 /* Define as C expression which evaluates to nonzero if the tablejump
1861 instruction expects the table to contain offsets from the address of the
1862 table.
1863 Do not define this if the table should contain absolute addresses. */
1864 #define CASE_VECTOR_PC_RELATIVE 1
1866 /* Define this as 1 if `char' should by default be signed; else as 0. */
1867 #define DEFAULT_SIGNED_CHAR 0
1869 /* This flag, if defined, says the same insns that convert to a signed fixnum
1870 also convert validly to an unsigned one. */
1872 /* #define FIXUNS_TRUNC_LIKE_FIX_TRUNC */
1874 /* An integer expression for the size in bits of the largest integer machine
1875 mode that should actually be used. */
1877 /* Allow pairs of registers to be used, which is the intent of the default. */
1878 #define MAX_FIXED_MODE_SIZE GET_MODE_BITSIZE (TARGET_POWERPC64 ? TImode : DImode)
1880 /* Max number of bytes we can move from memory to memory
1881 in one reasonably fast instruction. */
1882 #define MOVE_MAX (! TARGET_POWERPC64 ? 4 : 8)
1883 #define MAX_MOVE_MAX 8
1885 /* Nonzero if access to memory by bytes is no faster than for words.
1886 Also nonzero if doing byte operations (specifically shifts) in registers
1887 is undesirable. */
1888 #define SLOW_BYTE_ACCESS 1
1890 /* Define if operations between registers always perform the operation
1891 on the full register even if a narrower mode is specified. */
1892 #define WORD_REGISTER_OPERATIONS
1894 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1895 will either zero-extend or sign-extend. The value of this macro should
1896 be the code that says which one of the two operations is implicitly
1897 done, UNKNOWN if none. */
1898 #define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
1900 /* Define if loading short immediate values into registers sign extends. */
1901 #define SHORT_IMMEDIATES_SIGN_EXTEND
1903 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1904 is done just by pretending it is already truncated. */
1905 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1907 /* The cntlzw and cntlzd instructions return 32 and 64 for input of zero. */
1908 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
1909 ((VALUE) = ((MODE) == SImode ? 32 : 64))
1911 /* The CTZ patterns return -1 for input of zero. */
1912 #define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = -1)
1914 /* Specify the machine mode that pointers have.
1915 After generation of rtl, the compiler makes no further distinction
1916 between pointers and any other objects of this machine mode. */
1917 #define Pmode (TARGET_32BIT ? SImode : DImode)
1919 /* Supply definition of STACK_SIZE_MODE for allocate_dynamic_stack_space. */
1920 #define STACK_SIZE_MODE (TARGET_32BIT ? SImode : DImode)
1922 /* Mode of a function address in a call instruction (for indexing purposes).
1923 Doesn't matter on RS/6000. */
1924 #define FUNCTION_MODE SImode
1926 /* Define this if addresses of constant functions
1927 shouldn't be put through pseudo regs where they can be cse'd.
1928 Desirable on machines where ordinary constants are expensive
1929 but a CALL with constant address is cheap. */
1930 #define NO_FUNCTION_CSE
1932 /* Define this to be nonzero if shift instructions ignore all but the low-order
1933 few bits.
1935 The sle and sre instructions which allow SHIFT_COUNT_TRUNCATED
1936 have been dropped from the PowerPC architecture. */
1938 #define SHIFT_COUNT_TRUNCATED (TARGET_POWER ? 1 : 0)
1940 /* Adjust the length of an INSN. LENGTH is the currently-computed length and
1941 should be adjusted to reflect any required changes. This macro is used when
1942 there is some systematic length adjustment required that would be difficult
1943 to express in the length attribute. */
1945 /* #define ADJUST_INSN_LENGTH(X,LENGTH) */
1947 /* Given a comparison code (EQ, NE, etc.) and the first operand of a
1948 COMPARE, return the mode to be used for the comparison. For
1949 floating-point, CCFPmode should be used. CCUNSmode should be used
1950 for unsigned comparisons. CCEQmode should be used when we are
1951 doing an inequality comparison on the result of a
1952 comparison. CCmode should be used in all other cases. */
1954 #define SELECT_CC_MODE(OP,X,Y) \
1955 (GET_MODE_CLASS (GET_MODE (X)) == MODE_FLOAT ? CCFPmode \
1956 : (OP) == GTU || (OP) == LTU || (OP) == GEU || (OP) == LEU ? CCUNSmode \
1957 : (((OP) == EQ || (OP) == NE) && COMPARISON_P (X) \
1958 ? CCEQmode : CCmode))
1960 /* Can the condition code MODE be safely reversed? This is safe in
1961 all cases on this port, because at present it doesn't use the
1962 trapping FP comparisons (fcmpo). */
1963 #define REVERSIBLE_CC_MODE(MODE) 1
1965 /* Given a condition code and a mode, return the inverse condition. */
1966 #define REVERSE_CONDITION(CODE, MODE) rs6000_reverse_condition (MODE, CODE)
1968 /* Define the information needed to generate branch and scc insns. This is
1969 stored from the compare operation. */
1971 extern GTY(()) rtx rs6000_compare_op0;
1972 extern GTY(()) rtx rs6000_compare_op1;
1973 extern int rs6000_compare_fp_p;
1975 /* Control the assembler format that we output. */
1977 /* A C string constant describing how to begin a comment in the target
1978 assembler language. The compiler assumes that the comment will end at
1979 the end of the line. */
1980 #define ASM_COMMENT_START " #"
1982 /* Flag to say the TOC is initialized */
1983 extern int toc_initialized;
1985 /* Macro to output a special constant pool entry. Go to WIN if we output
1986 it. Otherwise, it is written the usual way.
1988 On the RS/6000, toc entries are handled this way. */
1990 #define ASM_OUTPUT_SPECIAL_POOL_ENTRY(FILE, X, MODE, ALIGN, LABELNO, WIN) \
1991 { if (ASM_OUTPUT_SPECIAL_POOL_ENTRY_P (X, MODE)) \
1993 output_toc (FILE, X, LABELNO, MODE); \
1994 goto WIN; \
1998 #ifdef HAVE_GAS_WEAK
1999 #define RS6000_WEAK 1
2000 #else
2001 #define RS6000_WEAK 0
2002 #endif
2004 #if RS6000_WEAK
2005 /* Used in lieu of ASM_WEAKEN_LABEL. */
2006 #define ASM_WEAKEN_DECL(FILE, DECL, NAME, VAL) \
2007 do \
2009 fputs ("\t.weak\t", (FILE)); \
2010 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
2011 if ((DECL) && TREE_CODE (DECL) == FUNCTION_DECL \
2012 && DEFAULT_ABI == ABI_AIX && DOT_SYMBOLS) \
2014 if (TARGET_XCOFF) \
2015 fputs ("[DS]", (FILE)); \
2016 fputs ("\n\t.weak\t.", (FILE)); \
2017 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
2019 fputc ('\n', (FILE)); \
2020 if (VAL) \
2022 ASM_OUTPUT_DEF ((FILE), (NAME), (VAL)); \
2023 if ((DECL) && TREE_CODE (DECL) == FUNCTION_DECL \
2024 && DEFAULT_ABI == ABI_AIX && DOT_SYMBOLS) \
2026 fputs ("\t.set\t.", (FILE)); \
2027 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
2028 fputs (",.", (FILE)); \
2029 RS6000_OUTPUT_BASENAME ((FILE), (VAL)); \
2030 fputc ('\n', (FILE)); \
2034 while (0)
2035 #endif
2037 /* This implements the `alias' attribute. */
2038 #undef ASM_OUTPUT_DEF_FROM_DECLS
2039 #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL, TARGET) \
2040 do \
2042 const char *alias = XSTR (XEXP (DECL_RTL (DECL), 0), 0); \
2043 const char *name = IDENTIFIER_POINTER (TARGET); \
2044 if (TREE_CODE (DECL) == FUNCTION_DECL \
2045 && DEFAULT_ABI == ABI_AIX && DOT_SYMBOLS) \
2047 if (TREE_PUBLIC (DECL)) \
2049 if (!RS6000_WEAK || !DECL_WEAK (DECL)) \
2051 fputs ("\t.globl\t.", FILE); \
2052 RS6000_OUTPUT_BASENAME (FILE, alias); \
2053 putc ('\n', FILE); \
2056 else if (TARGET_XCOFF) \
2058 fputs ("\t.lglobl\t.", FILE); \
2059 RS6000_OUTPUT_BASENAME (FILE, alias); \
2060 putc ('\n', FILE); \
2062 fputs ("\t.set\t.", FILE); \
2063 RS6000_OUTPUT_BASENAME (FILE, alias); \
2064 fputs (",.", FILE); \
2065 RS6000_OUTPUT_BASENAME (FILE, name); \
2066 fputc ('\n', FILE); \
2068 ASM_OUTPUT_DEF (FILE, alias, name); \
2070 while (0)
2072 #define TARGET_ASM_FILE_START rs6000_file_start
2074 /* Output to assembler file text saying following lines
2075 may contain character constants, extra white space, comments, etc. */
2077 #define ASM_APP_ON ""
2079 /* Output to assembler file text saying following lines
2080 no longer contain unusual constructs. */
2082 #define ASM_APP_OFF ""
2084 /* How to refer to registers in assembler output.
2085 This sequence is indexed by compiler's hard-register-number (see above). */
2087 extern char rs6000_reg_names[][8]; /* register names (0 vs. %r0). */
2089 #define REGISTER_NAMES \
2091 &rs6000_reg_names[ 0][0], /* r0 */ \
2092 &rs6000_reg_names[ 1][0], /* r1 */ \
2093 &rs6000_reg_names[ 2][0], /* r2 */ \
2094 &rs6000_reg_names[ 3][0], /* r3 */ \
2095 &rs6000_reg_names[ 4][0], /* r4 */ \
2096 &rs6000_reg_names[ 5][0], /* r5 */ \
2097 &rs6000_reg_names[ 6][0], /* r6 */ \
2098 &rs6000_reg_names[ 7][0], /* r7 */ \
2099 &rs6000_reg_names[ 8][0], /* r8 */ \
2100 &rs6000_reg_names[ 9][0], /* r9 */ \
2101 &rs6000_reg_names[10][0], /* r10 */ \
2102 &rs6000_reg_names[11][0], /* r11 */ \
2103 &rs6000_reg_names[12][0], /* r12 */ \
2104 &rs6000_reg_names[13][0], /* r13 */ \
2105 &rs6000_reg_names[14][0], /* r14 */ \
2106 &rs6000_reg_names[15][0], /* r15 */ \
2107 &rs6000_reg_names[16][0], /* r16 */ \
2108 &rs6000_reg_names[17][0], /* r17 */ \
2109 &rs6000_reg_names[18][0], /* r18 */ \
2110 &rs6000_reg_names[19][0], /* r19 */ \
2111 &rs6000_reg_names[20][0], /* r20 */ \
2112 &rs6000_reg_names[21][0], /* r21 */ \
2113 &rs6000_reg_names[22][0], /* r22 */ \
2114 &rs6000_reg_names[23][0], /* r23 */ \
2115 &rs6000_reg_names[24][0], /* r24 */ \
2116 &rs6000_reg_names[25][0], /* r25 */ \
2117 &rs6000_reg_names[26][0], /* r26 */ \
2118 &rs6000_reg_names[27][0], /* r27 */ \
2119 &rs6000_reg_names[28][0], /* r28 */ \
2120 &rs6000_reg_names[29][0], /* r29 */ \
2121 &rs6000_reg_names[30][0], /* r30 */ \
2122 &rs6000_reg_names[31][0], /* r31 */ \
2124 &rs6000_reg_names[32][0], /* fr0 */ \
2125 &rs6000_reg_names[33][0], /* fr1 */ \
2126 &rs6000_reg_names[34][0], /* fr2 */ \
2127 &rs6000_reg_names[35][0], /* fr3 */ \
2128 &rs6000_reg_names[36][0], /* fr4 */ \
2129 &rs6000_reg_names[37][0], /* fr5 */ \
2130 &rs6000_reg_names[38][0], /* fr6 */ \
2131 &rs6000_reg_names[39][0], /* fr7 */ \
2132 &rs6000_reg_names[40][0], /* fr8 */ \
2133 &rs6000_reg_names[41][0], /* fr9 */ \
2134 &rs6000_reg_names[42][0], /* fr10 */ \
2135 &rs6000_reg_names[43][0], /* fr11 */ \
2136 &rs6000_reg_names[44][0], /* fr12 */ \
2137 &rs6000_reg_names[45][0], /* fr13 */ \
2138 &rs6000_reg_names[46][0], /* fr14 */ \
2139 &rs6000_reg_names[47][0], /* fr15 */ \
2140 &rs6000_reg_names[48][0], /* fr16 */ \
2141 &rs6000_reg_names[49][0], /* fr17 */ \
2142 &rs6000_reg_names[50][0], /* fr18 */ \
2143 &rs6000_reg_names[51][0], /* fr19 */ \
2144 &rs6000_reg_names[52][0], /* fr20 */ \
2145 &rs6000_reg_names[53][0], /* fr21 */ \
2146 &rs6000_reg_names[54][0], /* fr22 */ \
2147 &rs6000_reg_names[55][0], /* fr23 */ \
2148 &rs6000_reg_names[56][0], /* fr24 */ \
2149 &rs6000_reg_names[57][0], /* fr25 */ \
2150 &rs6000_reg_names[58][0], /* fr26 */ \
2151 &rs6000_reg_names[59][0], /* fr27 */ \
2152 &rs6000_reg_names[60][0], /* fr28 */ \
2153 &rs6000_reg_names[61][0], /* fr29 */ \
2154 &rs6000_reg_names[62][0], /* fr30 */ \
2155 &rs6000_reg_names[63][0], /* fr31 */ \
2157 &rs6000_reg_names[64][0], /* mq */ \
2158 &rs6000_reg_names[65][0], /* lr */ \
2159 &rs6000_reg_names[66][0], /* ctr */ \
2160 &rs6000_reg_names[67][0], /* ap */ \
2162 &rs6000_reg_names[68][0], /* cr0 */ \
2163 &rs6000_reg_names[69][0], /* cr1 */ \
2164 &rs6000_reg_names[70][0], /* cr2 */ \
2165 &rs6000_reg_names[71][0], /* cr3 */ \
2166 &rs6000_reg_names[72][0], /* cr4 */ \
2167 &rs6000_reg_names[73][0], /* cr5 */ \
2168 &rs6000_reg_names[74][0], /* cr6 */ \
2169 &rs6000_reg_names[75][0], /* cr7 */ \
2171 &rs6000_reg_names[76][0], /* xer */ \
2173 &rs6000_reg_names[77][0], /* v0 */ \
2174 &rs6000_reg_names[78][0], /* v1 */ \
2175 &rs6000_reg_names[79][0], /* v2 */ \
2176 &rs6000_reg_names[80][0], /* v3 */ \
2177 &rs6000_reg_names[81][0], /* v4 */ \
2178 &rs6000_reg_names[82][0], /* v5 */ \
2179 &rs6000_reg_names[83][0], /* v6 */ \
2180 &rs6000_reg_names[84][0], /* v7 */ \
2181 &rs6000_reg_names[85][0], /* v8 */ \
2182 &rs6000_reg_names[86][0], /* v9 */ \
2183 &rs6000_reg_names[87][0], /* v10 */ \
2184 &rs6000_reg_names[88][0], /* v11 */ \
2185 &rs6000_reg_names[89][0], /* v12 */ \
2186 &rs6000_reg_names[90][0], /* v13 */ \
2187 &rs6000_reg_names[91][0], /* v14 */ \
2188 &rs6000_reg_names[92][0], /* v15 */ \
2189 &rs6000_reg_names[93][0], /* v16 */ \
2190 &rs6000_reg_names[94][0], /* v17 */ \
2191 &rs6000_reg_names[95][0], /* v18 */ \
2192 &rs6000_reg_names[96][0], /* v19 */ \
2193 &rs6000_reg_names[97][0], /* v20 */ \
2194 &rs6000_reg_names[98][0], /* v21 */ \
2195 &rs6000_reg_names[99][0], /* v22 */ \
2196 &rs6000_reg_names[100][0], /* v23 */ \
2197 &rs6000_reg_names[101][0], /* v24 */ \
2198 &rs6000_reg_names[102][0], /* v25 */ \
2199 &rs6000_reg_names[103][0], /* v26 */ \
2200 &rs6000_reg_names[104][0], /* v27 */ \
2201 &rs6000_reg_names[105][0], /* v28 */ \
2202 &rs6000_reg_names[106][0], /* v29 */ \
2203 &rs6000_reg_names[107][0], /* v30 */ \
2204 &rs6000_reg_names[108][0], /* v31 */ \
2205 &rs6000_reg_names[109][0], /* vrsave */ \
2206 &rs6000_reg_names[110][0], /* vscr */ \
2207 &rs6000_reg_names[111][0], /* spe_acc */ \
2208 &rs6000_reg_names[112][0], /* spefscr */ \
2211 /* Table of additional register names to use in user input. */
2213 #define ADDITIONAL_REGISTER_NAMES \
2214 {{"r0", 0}, {"r1", 1}, {"r2", 2}, {"r3", 3}, \
2215 {"r4", 4}, {"r5", 5}, {"r6", 6}, {"r7", 7}, \
2216 {"r8", 8}, {"r9", 9}, {"r10", 10}, {"r11", 11}, \
2217 {"r12", 12}, {"r13", 13}, {"r14", 14}, {"r15", 15}, \
2218 {"r16", 16}, {"r17", 17}, {"r18", 18}, {"r19", 19}, \
2219 {"r20", 20}, {"r21", 21}, {"r22", 22}, {"r23", 23}, \
2220 {"r24", 24}, {"r25", 25}, {"r26", 26}, {"r27", 27}, \
2221 {"r28", 28}, {"r29", 29}, {"r30", 30}, {"r31", 31}, \
2222 {"fr0", 32}, {"fr1", 33}, {"fr2", 34}, {"fr3", 35}, \
2223 {"fr4", 36}, {"fr5", 37}, {"fr6", 38}, {"fr7", 39}, \
2224 {"fr8", 40}, {"fr9", 41}, {"fr10", 42}, {"fr11", 43}, \
2225 {"fr12", 44}, {"fr13", 45}, {"fr14", 46}, {"fr15", 47}, \
2226 {"fr16", 48}, {"fr17", 49}, {"fr18", 50}, {"fr19", 51}, \
2227 {"fr20", 52}, {"fr21", 53}, {"fr22", 54}, {"fr23", 55}, \
2228 {"fr24", 56}, {"fr25", 57}, {"fr26", 58}, {"fr27", 59}, \
2229 {"fr28", 60}, {"fr29", 61}, {"fr30", 62}, {"fr31", 63}, \
2230 {"v0", 77}, {"v1", 78}, {"v2", 79}, {"v3", 80}, \
2231 {"v4", 81}, {"v5", 82}, {"v6", 83}, {"v7", 84}, \
2232 {"v8", 85}, {"v9", 86}, {"v10", 87}, {"v11", 88}, \
2233 {"v12", 89}, {"v13", 90}, {"v14", 91}, {"v15", 92}, \
2234 {"v16", 93}, {"v17", 94}, {"v18", 95}, {"v19", 96}, \
2235 {"v20", 97}, {"v21", 98}, {"v22", 99}, {"v23", 100}, \
2236 {"v24", 101},{"v25", 102},{"v26", 103},{"v27", 104}, \
2237 {"v28", 105},{"v29", 106},{"v30", 107},{"v31", 108}, \
2238 {"vrsave", 109}, {"vscr", 110}, \
2239 {"spe_acc", 111}, {"spefscr", 112}, \
2240 /* no additional names for: mq, lr, ctr, ap */ \
2241 {"cr0", 68}, {"cr1", 69}, {"cr2", 70}, {"cr3", 71}, \
2242 {"cr4", 72}, {"cr5", 73}, {"cr6", 74}, {"cr7", 75}, \
2243 {"cc", 68}, {"sp", 1}, {"toc", 2} }
2245 /* Text to write out after a CALL that may be replaced by glue code by
2246 the loader. This depends on the AIX version. */
2247 #define RS6000_CALL_GLUE "cror 31,31,31"
2249 /* This is how to output an element of a case-vector that is relative. */
2251 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
2252 do { char buf[100]; \
2253 fputs ("\t.long ", FILE); \
2254 ASM_GENERATE_INTERNAL_LABEL (buf, "L", VALUE); \
2255 assemble_name (FILE, buf); \
2256 putc ('-', FILE); \
2257 ASM_GENERATE_INTERNAL_LABEL (buf, "L", REL); \
2258 assemble_name (FILE, buf); \
2259 putc ('\n', FILE); \
2260 } while (0)
2262 /* This is how to output an assembler line
2263 that says to advance the location counter
2264 to a multiple of 2**LOG bytes. */
2266 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
2267 if ((LOG) != 0) \
2268 fprintf (FILE, "\t.align %d\n", (LOG))
2270 /* Pick up the return address upon entry to a procedure. Used for
2271 dwarf2 unwind information. This also enables the table driven
2272 mechanism. */
2274 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LINK_REGISTER_REGNUM)
2275 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LINK_REGISTER_REGNUM)
2277 /* Describe how we implement __builtin_eh_return. */
2278 #define EH_RETURN_DATA_REGNO(N) ((N) < 4 ? (N) + 3 : INVALID_REGNUM)
2279 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 10)
2281 /* Print operand X (an rtx) in assembler syntax to file FILE.
2282 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
2283 For `%' followed by punctuation, CODE is the punctuation and X is null. */
2285 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
2287 /* Define which CODE values are valid. */
2289 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
2290 ((CODE) == '.' || (CODE) == '&')
2292 /* Print a memory address as an operand to reference that memory location. */
2294 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) print_operand_address (FILE, ADDR)
2296 /* uncomment for disabling the corresponding default options */
2297 /* #define MACHINE_no_sched_interblock */
2298 /* #define MACHINE_no_sched_speculative */
2299 /* #define MACHINE_no_sched_speculative_load */
2301 /* General flags. */
2302 extern int flag_pic;
2303 extern int optimize;
2304 extern int flag_expensive_optimizations;
2305 extern int frame_pointer_needed;
2307 enum rs6000_builtins
2309 /* AltiVec builtins. */
2310 ALTIVEC_BUILTIN_ST_INTERNAL_4si,
2311 ALTIVEC_BUILTIN_LD_INTERNAL_4si,
2312 ALTIVEC_BUILTIN_ST_INTERNAL_8hi,
2313 ALTIVEC_BUILTIN_LD_INTERNAL_8hi,
2314 ALTIVEC_BUILTIN_ST_INTERNAL_16qi,
2315 ALTIVEC_BUILTIN_LD_INTERNAL_16qi,
2316 ALTIVEC_BUILTIN_ST_INTERNAL_4sf,
2317 ALTIVEC_BUILTIN_LD_INTERNAL_4sf,
2318 ALTIVEC_BUILTIN_VADDUBM,
2319 ALTIVEC_BUILTIN_VADDUHM,
2320 ALTIVEC_BUILTIN_VADDUWM,
2321 ALTIVEC_BUILTIN_VADDFP,
2322 ALTIVEC_BUILTIN_VADDCUW,
2323 ALTIVEC_BUILTIN_VADDUBS,
2324 ALTIVEC_BUILTIN_VADDSBS,
2325 ALTIVEC_BUILTIN_VADDUHS,
2326 ALTIVEC_BUILTIN_VADDSHS,
2327 ALTIVEC_BUILTIN_VADDUWS,
2328 ALTIVEC_BUILTIN_VADDSWS,
2329 ALTIVEC_BUILTIN_VAND,
2330 ALTIVEC_BUILTIN_VANDC,
2331 ALTIVEC_BUILTIN_VAVGUB,
2332 ALTIVEC_BUILTIN_VAVGSB,
2333 ALTIVEC_BUILTIN_VAVGUH,
2334 ALTIVEC_BUILTIN_VAVGSH,
2335 ALTIVEC_BUILTIN_VAVGUW,
2336 ALTIVEC_BUILTIN_VAVGSW,
2337 ALTIVEC_BUILTIN_VCFUX,
2338 ALTIVEC_BUILTIN_VCFSX,
2339 ALTIVEC_BUILTIN_VCTSXS,
2340 ALTIVEC_BUILTIN_VCTUXS,
2341 ALTIVEC_BUILTIN_VCMPBFP,
2342 ALTIVEC_BUILTIN_VCMPEQUB,
2343 ALTIVEC_BUILTIN_VCMPEQUH,
2344 ALTIVEC_BUILTIN_VCMPEQUW,
2345 ALTIVEC_BUILTIN_VCMPEQFP,
2346 ALTIVEC_BUILTIN_VCMPGEFP,
2347 ALTIVEC_BUILTIN_VCMPGTUB,
2348 ALTIVEC_BUILTIN_VCMPGTSB,
2349 ALTIVEC_BUILTIN_VCMPGTUH,
2350 ALTIVEC_BUILTIN_VCMPGTSH,
2351 ALTIVEC_BUILTIN_VCMPGTUW,
2352 ALTIVEC_BUILTIN_VCMPGTSW,
2353 ALTIVEC_BUILTIN_VCMPGTFP,
2354 ALTIVEC_BUILTIN_VEXPTEFP,
2355 ALTIVEC_BUILTIN_VLOGEFP,
2356 ALTIVEC_BUILTIN_VMADDFP,
2357 ALTIVEC_BUILTIN_VMAXUB,
2358 ALTIVEC_BUILTIN_VMAXSB,
2359 ALTIVEC_BUILTIN_VMAXUH,
2360 ALTIVEC_BUILTIN_VMAXSH,
2361 ALTIVEC_BUILTIN_VMAXUW,
2362 ALTIVEC_BUILTIN_VMAXSW,
2363 ALTIVEC_BUILTIN_VMAXFP,
2364 ALTIVEC_BUILTIN_VMHADDSHS,
2365 ALTIVEC_BUILTIN_VMHRADDSHS,
2366 ALTIVEC_BUILTIN_VMLADDUHM,
2367 ALTIVEC_BUILTIN_VMRGHB,
2368 ALTIVEC_BUILTIN_VMRGHH,
2369 ALTIVEC_BUILTIN_VMRGHW,
2370 ALTIVEC_BUILTIN_VMRGLB,
2371 ALTIVEC_BUILTIN_VMRGLH,
2372 ALTIVEC_BUILTIN_VMRGLW,
2373 ALTIVEC_BUILTIN_VMSUMUBM,
2374 ALTIVEC_BUILTIN_VMSUMMBM,
2375 ALTIVEC_BUILTIN_VMSUMUHM,
2376 ALTIVEC_BUILTIN_VMSUMSHM,
2377 ALTIVEC_BUILTIN_VMSUMUHS,
2378 ALTIVEC_BUILTIN_VMSUMSHS,
2379 ALTIVEC_BUILTIN_VMINUB,
2380 ALTIVEC_BUILTIN_VMINSB,
2381 ALTIVEC_BUILTIN_VMINUH,
2382 ALTIVEC_BUILTIN_VMINSH,
2383 ALTIVEC_BUILTIN_VMINUW,
2384 ALTIVEC_BUILTIN_VMINSW,
2385 ALTIVEC_BUILTIN_VMINFP,
2386 ALTIVEC_BUILTIN_VMULEUB,
2387 ALTIVEC_BUILTIN_VMULESB,
2388 ALTIVEC_BUILTIN_VMULEUH,
2389 ALTIVEC_BUILTIN_VMULESH,
2390 ALTIVEC_BUILTIN_VMULOUB,
2391 ALTIVEC_BUILTIN_VMULOSB,
2392 ALTIVEC_BUILTIN_VMULOUH,
2393 ALTIVEC_BUILTIN_VMULOSH,
2394 ALTIVEC_BUILTIN_VNMSUBFP,
2395 ALTIVEC_BUILTIN_VNOR,
2396 ALTIVEC_BUILTIN_VOR,
2397 ALTIVEC_BUILTIN_VSEL_4SI,
2398 ALTIVEC_BUILTIN_VSEL_4SF,
2399 ALTIVEC_BUILTIN_VSEL_8HI,
2400 ALTIVEC_BUILTIN_VSEL_16QI,
2401 ALTIVEC_BUILTIN_VPERM_4SI,
2402 ALTIVEC_BUILTIN_VPERM_4SF,
2403 ALTIVEC_BUILTIN_VPERM_8HI,
2404 ALTIVEC_BUILTIN_VPERM_16QI,
2405 ALTIVEC_BUILTIN_VPKUHUM,
2406 ALTIVEC_BUILTIN_VPKUWUM,
2407 ALTIVEC_BUILTIN_VPKPX,
2408 ALTIVEC_BUILTIN_VPKUHSS,
2409 ALTIVEC_BUILTIN_VPKSHSS,
2410 ALTIVEC_BUILTIN_VPKUWSS,
2411 ALTIVEC_BUILTIN_VPKSWSS,
2412 ALTIVEC_BUILTIN_VPKUHUS,
2413 ALTIVEC_BUILTIN_VPKSHUS,
2414 ALTIVEC_BUILTIN_VPKUWUS,
2415 ALTIVEC_BUILTIN_VPKSWUS,
2416 ALTIVEC_BUILTIN_VREFP,
2417 ALTIVEC_BUILTIN_VRFIM,
2418 ALTIVEC_BUILTIN_VRFIN,
2419 ALTIVEC_BUILTIN_VRFIP,
2420 ALTIVEC_BUILTIN_VRFIZ,
2421 ALTIVEC_BUILTIN_VRLB,
2422 ALTIVEC_BUILTIN_VRLH,
2423 ALTIVEC_BUILTIN_VRLW,
2424 ALTIVEC_BUILTIN_VRSQRTEFP,
2425 ALTIVEC_BUILTIN_VSLB,
2426 ALTIVEC_BUILTIN_VSLH,
2427 ALTIVEC_BUILTIN_VSLW,
2428 ALTIVEC_BUILTIN_VSL,
2429 ALTIVEC_BUILTIN_VSLO,
2430 ALTIVEC_BUILTIN_VSPLTB,
2431 ALTIVEC_BUILTIN_VSPLTH,
2432 ALTIVEC_BUILTIN_VSPLTW,
2433 ALTIVEC_BUILTIN_VSPLTISB,
2434 ALTIVEC_BUILTIN_VSPLTISH,
2435 ALTIVEC_BUILTIN_VSPLTISW,
2436 ALTIVEC_BUILTIN_VSRB,
2437 ALTIVEC_BUILTIN_VSRH,
2438 ALTIVEC_BUILTIN_VSRW,
2439 ALTIVEC_BUILTIN_VSRAB,
2440 ALTIVEC_BUILTIN_VSRAH,
2441 ALTIVEC_BUILTIN_VSRAW,
2442 ALTIVEC_BUILTIN_VSR,
2443 ALTIVEC_BUILTIN_VSRO,
2444 ALTIVEC_BUILTIN_VSUBUBM,
2445 ALTIVEC_BUILTIN_VSUBUHM,
2446 ALTIVEC_BUILTIN_VSUBUWM,
2447 ALTIVEC_BUILTIN_VSUBFP,
2448 ALTIVEC_BUILTIN_VSUBCUW,
2449 ALTIVEC_BUILTIN_VSUBUBS,
2450 ALTIVEC_BUILTIN_VSUBSBS,
2451 ALTIVEC_BUILTIN_VSUBUHS,
2452 ALTIVEC_BUILTIN_VSUBSHS,
2453 ALTIVEC_BUILTIN_VSUBUWS,
2454 ALTIVEC_BUILTIN_VSUBSWS,
2455 ALTIVEC_BUILTIN_VSUM4UBS,
2456 ALTIVEC_BUILTIN_VSUM4SBS,
2457 ALTIVEC_BUILTIN_VSUM4SHS,
2458 ALTIVEC_BUILTIN_VSUM2SWS,
2459 ALTIVEC_BUILTIN_VSUMSWS,
2460 ALTIVEC_BUILTIN_VXOR,
2461 ALTIVEC_BUILTIN_VSLDOI_16QI,
2462 ALTIVEC_BUILTIN_VSLDOI_8HI,
2463 ALTIVEC_BUILTIN_VSLDOI_4SI,
2464 ALTIVEC_BUILTIN_VSLDOI_4SF,
2465 ALTIVEC_BUILTIN_VUPKHSB,
2466 ALTIVEC_BUILTIN_VUPKHPX,
2467 ALTIVEC_BUILTIN_VUPKHSH,
2468 ALTIVEC_BUILTIN_VUPKLSB,
2469 ALTIVEC_BUILTIN_VUPKLPX,
2470 ALTIVEC_BUILTIN_VUPKLSH,
2471 ALTIVEC_BUILTIN_MTVSCR,
2472 ALTIVEC_BUILTIN_MFVSCR,
2473 ALTIVEC_BUILTIN_DSSALL,
2474 ALTIVEC_BUILTIN_DSS,
2475 ALTIVEC_BUILTIN_LVSL,
2476 ALTIVEC_BUILTIN_LVSR,
2477 ALTIVEC_BUILTIN_DSTT,
2478 ALTIVEC_BUILTIN_DSTST,
2479 ALTIVEC_BUILTIN_DSTSTT,
2480 ALTIVEC_BUILTIN_DST,
2481 ALTIVEC_BUILTIN_LVEBX,
2482 ALTIVEC_BUILTIN_LVEHX,
2483 ALTIVEC_BUILTIN_LVEWX,
2484 ALTIVEC_BUILTIN_LVXL,
2485 ALTIVEC_BUILTIN_LVX,
2486 ALTIVEC_BUILTIN_STVX,
2487 ALTIVEC_BUILTIN_STVEBX,
2488 ALTIVEC_BUILTIN_STVEHX,
2489 ALTIVEC_BUILTIN_STVEWX,
2490 ALTIVEC_BUILTIN_STVXL,
2491 ALTIVEC_BUILTIN_VCMPBFP_P,
2492 ALTIVEC_BUILTIN_VCMPEQFP_P,
2493 ALTIVEC_BUILTIN_VCMPEQUB_P,
2494 ALTIVEC_BUILTIN_VCMPEQUH_P,
2495 ALTIVEC_BUILTIN_VCMPEQUW_P,
2496 ALTIVEC_BUILTIN_VCMPGEFP_P,
2497 ALTIVEC_BUILTIN_VCMPGTFP_P,
2498 ALTIVEC_BUILTIN_VCMPGTSB_P,
2499 ALTIVEC_BUILTIN_VCMPGTSH_P,
2500 ALTIVEC_BUILTIN_VCMPGTSW_P,
2501 ALTIVEC_BUILTIN_VCMPGTUB_P,
2502 ALTIVEC_BUILTIN_VCMPGTUH_P,
2503 ALTIVEC_BUILTIN_VCMPGTUW_P,
2504 ALTIVEC_BUILTIN_ABSS_V4SI,
2505 ALTIVEC_BUILTIN_ABSS_V8HI,
2506 ALTIVEC_BUILTIN_ABSS_V16QI,
2507 ALTIVEC_BUILTIN_ABS_V4SI,
2508 ALTIVEC_BUILTIN_ABS_V4SF,
2509 ALTIVEC_BUILTIN_ABS_V8HI,
2510 ALTIVEC_BUILTIN_ABS_V16QI,
2511 ALTIVEC_BUILTIN_MASK_FOR_LOAD,
2512 ALTIVEC_BUILTIN_MASK_FOR_STORE,
2514 /* Altivec overloaded builtins. */
2515 ALTIVEC_BUILTIN_VCMPEQ_P,
2516 ALTIVEC_BUILTIN_OVERLOADED_FIRST = ALTIVEC_BUILTIN_VCMPEQ_P,
2517 ALTIVEC_BUILTIN_VCMPGT_P,
2518 ALTIVEC_BUILTIN_VCMPGE_P,
2519 ALTIVEC_BUILTIN_VEC_ABS,
2520 ALTIVEC_BUILTIN_VEC_ABSS,
2521 ALTIVEC_BUILTIN_VEC_ADD,
2522 ALTIVEC_BUILTIN_VEC_ADDC,
2523 ALTIVEC_BUILTIN_VEC_ADDS,
2524 ALTIVEC_BUILTIN_VEC_AND,
2525 ALTIVEC_BUILTIN_VEC_ANDC,
2526 ALTIVEC_BUILTIN_VEC_AVG,
2527 ALTIVEC_BUILTIN_VEC_CEIL,
2528 ALTIVEC_BUILTIN_VEC_CMPB,
2529 ALTIVEC_BUILTIN_VEC_CMPEQ,
2530 ALTIVEC_BUILTIN_VEC_CMPEQUB,
2531 ALTIVEC_BUILTIN_VEC_CMPEQUH,
2532 ALTIVEC_BUILTIN_VEC_CMPEQUW,
2533 ALTIVEC_BUILTIN_VEC_CMPGE,
2534 ALTIVEC_BUILTIN_VEC_CMPGT,
2535 ALTIVEC_BUILTIN_VEC_CMPLE,
2536 ALTIVEC_BUILTIN_VEC_CMPLT,
2537 ALTIVEC_BUILTIN_VEC_CTF,
2538 ALTIVEC_BUILTIN_VEC_CTS,
2539 ALTIVEC_BUILTIN_VEC_CTU,
2540 ALTIVEC_BUILTIN_VEC_DST,
2541 ALTIVEC_BUILTIN_VEC_DSTST,
2542 ALTIVEC_BUILTIN_VEC_DSTSTT,
2543 ALTIVEC_BUILTIN_VEC_DSTT,
2544 ALTIVEC_BUILTIN_VEC_EXPTE,
2545 ALTIVEC_BUILTIN_VEC_FLOOR,
2546 ALTIVEC_BUILTIN_VEC_LD,
2547 ALTIVEC_BUILTIN_VEC_LDE,
2548 ALTIVEC_BUILTIN_VEC_LDL,
2549 ALTIVEC_BUILTIN_VEC_LOGE,
2550 ALTIVEC_BUILTIN_VEC_LVEBX,
2551 ALTIVEC_BUILTIN_VEC_LVEHX,
2552 ALTIVEC_BUILTIN_VEC_LVEWX,
2553 ALTIVEC_BUILTIN_VEC_LVSL,
2554 ALTIVEC_BUILTIN_VEC_LVSR,
2555 ALTIVEC_BUILTIN_VEC_MADD,
2556 ALTIVEC_BUILTIN_VEC_MADDS,
2557 ALTIVEC_BUILTIN_VEC_MAX,
2558 ALTIVEC_BUILTIN_VEC_MERGEH,
2559 ALTIVEC_BUILTIN_VEC_MERGEL,
2560 ALTIVEC_BUILTIN_VEC_MIN,
2561 ALTIVEC_BUILTIN_VEC_MLADD,
2562 ALTIVEC_BUILTIN_VEC_MPERM,
2563 ALTIVEC_BUILTIN_VEC_MRADDS,
2564 ALTIVEC_BUILTIN_VEC_MRGHB,
2565 ALTIVEC_BUILTIN_VEC_MRGHH,
2566 ALTIVEC_BUILTIN_VEC_MRGHW,
2567 ALTIVEC_BUILTIN_VEC_MRGLB,
2568 ALTIVEC_BUILTIN_VEC_MRGLH,
2569 ALTIVEC_BUILTIN_VEC_MRGLW,
2570 ALTIVEC_BUILTIN_VEC_MSUM,
2571 ALTIVEC_BUILTIN_VEC_MSUMS,
2572 ALTIVEC_BUILTIN_VEC_MTVSCR,
2573 ALTIVEC_BUILTIN_VEC_MULE,
2574 ALTIVEC_BUILTIN_VEC_MULO,
2575 ALTIVEC_BUILTIN_VEC_NMSUB,
2576 ALTIVEC_BUILTIN_VEC_NOR,
2577 ALTIVEC_BUILTIN_VEC_OR,
2578 ALTIVEC_BUILTIN_VEC_PACK,
2579 ALTIVEC_BUILTIN_VEC_PACKPX,
2580 ALTIVEC_BUILTIN_VEC_PACKS,
2581 ALTIVEC_BUILTIN_VEC_PACKSU,
2582 ALTIVEC_BUILTIN_VEC_PERM,
2583 ALTIVEC_BUILTIN_VEC_RE,
2584 ALTIVEC_BUILTIN_VEC_RL,
2585 ALTIVEC_BUILTIN_VEC_ROUND,
2586 ALTIVEC_BUILTIN_VEC_RSQRTE,
2587 ALTIVEC_BUILTIN_VEC_SEL,
2588 ALTIVEC_BUILTIN_VEC_SL,
2589 ALTIVEC_BUILTIN_VEC_SLD,
2590 ALTIVEC_BUILTIN_VEC_SLL,
2591 ALTIVEC_BUILTIN_VEC_SLO,
2592 ALTIVEC_BUILTIN_VEC_SPLAT,
2593 ALTIVEC_BUILTIN_VEC_SPLAT_S16,
2594 ALTIVEC_BUILTIN_VEC_SPLAT_S32,
2595 ALTIVEC_BUILTIN_VEC_SPLAT_S8,
2596 ALTIVEC_BUILTIN_VEC_SPLAT_U16,
2597 ALTIVEC_BUILTIN_VEC_SPLAT_U32,
2598 ALTIVEC_BUILTIN_VEC_SPLAT_U8,
2599 ALTIVEC_BUILTIN_VEC_SPLTB,
2600 ALTIVEC_BUILTIN_VEC_SPLTH,
2601 ALTIVEC_BUILTIN_VEC_SPLTW,
2602 ALTIVEC_BUILTIN_VEC_SR,
2603 ALTIVEC_BUILTIN_VEC_SRA,
2604 ALTIVEC_BUILTIN_VEC_SRL,
2605 ALTIVEC_BUILTIN_VEC_SRO,
2606 ALTIVEC_BUILTIN_VEC_ST,
2607 ALTIVEC_BUILTIN_VEC_STE,
2608 ALTIVEC_BUILTIN_VEC_STL,
2609 ALTIVEC_BUILTIN_VEC_STVEBX,
2610 ALTIVEC_BUILTIN_VEC_STVEHX,
2611 ALTIVEC_BUILTIN_VEC_STVEWX,
2612 ALTIVEC_BUILTIN_VEC_SUB,
2613 ALTIVEC_BUILTIN_VEC_SUBC,
2614 ALTIVEC_BUILTIN_VEC_SUBS,
2615 ALTIVEC_BUILTIN_VEC_SUM2S,
2616 ALTIVEC_BUILTIN_VEC_SUM4S,
2617 ALTIVEC_BUILTIN_VEC_SUMS,
2618 ALTIVEC_BUILTIN_VEC_TRUNC,
2619 ALTIVEC_BUILTIN_VEC_UNPACKH,
2620 ALTIVEC_BUILTIN_VEC_UNPACKL,
2621 ALTIVEC_BUILTIN_VEC_VADDFP,
2622 ALTIVEC_BUILTIN_VEC_VADDSBS,
2623 ALTIVEC_BUILTIN_VEC_VADDSHS,
2624 ALTIVEC_BUILTIN_VEC_VADDSWS,
2625 ALTIVEC_BUILTIN_VEC_VADDUBM,
2626 ALTIVEC_BUILTIN_VEC_VADDUBS,
2627 ALTIVEC_BUILTIN_VEC_VADDUHM,
2628 ALTIVEC_BUILTIN_VEC_VADDUHS,
2629 ALTIVEC_BUILTIN_VEC_VADDUWM,
2630 ALTIVEC_BUILTIN_VEC_VADDUWS,
2631 ALTIVEC_BUILTIN_VEC_VAVGSB,
2632 ALTIVEC_BUILTIN_VEC_VAVGSH,
2633 ALTIVEC_BUILTIN_VEC_VAVGSW,
2634 ALTIVEC_BUILTIN_VEC_VAVGUB,
2635 ALTIVEC_BUILTIN_VEC_VAVGUH,
2636 ALTIVEC_BUILTIN_VEC_VAVGUW,
2637 ALTIVEC_BUILTIN_VEC_VCFSX,
2638 ALTIVEC_BUILTIN_VEC_VCFUX,
2639 ALTIVEC_BUILTIN_VEC_VCMPEQFP,
2640 ALTIVEC_BUILTIN_VEC_VCMPEQUB,
2641 ALTIVEC_BUILTIN_VEC_VCMPEQUH,
2642 ALTIVEC_BUILTIN_VEC_VCMPEQUW,
2643 ALTIVEC_BUILTIN_VEC_VCMPGTFP,
2644 ALTIVEC_BUILTIN_VEC_VCMPGTSB,
2645 ALTIVEC_BUILTIN_VEC_VCMPGTSH,
2646 ALTIVEC_BUILTIN_VEC_VCMPGTSW,
2647 ALTIVEC_BUILTIN_VEC_VCMPGTUB,
2648 ALTIVEC_BUILTIN_VEC_VCMPGTUH,
2649 ALTIVEC_BUILTIN_VEC_VCMPGTUW,
2650 ALTIVEC_BUILTIN_VEC_VMAXFP,
2651 ALTIVEC_BUILTIN_VEC_VMAXSB,
2652 ALTIVEC_BUILTIN_VEC_VMAXSH,
2653 ALTIVEC_BUILTIN_VEC_VMAXSW,
2654 ALTIVEC_BUILTIN_VEC_VMAXUB,
2655 ALTIVEC_BUILTIN_VEC_VMAXUH,
2656 ALTIVEC_BUILTIN_VEC_VMAXUW,
2657 ALTIVEC_BUILTIN_VEC_VMINFP,
2658 ALTIVEC_BUILTIN_VEC_VMINSB,
2659 ALTIVEC_BUILTIN_VEC_VMINSH,
2660 ALTIVEC_BUILTIN_VEC_VMINSW,
2661 ALTIVEC_BUILTIN_VEC_VMINUB,
2662 ALTIVEC_BUILTIN_VEC_VMINUH,
2663 ALTIVEC_BUILTIN_VEC_VMINUW,
2664 ALTIVEC_BUILTIN_VEC_VMRGHB,
2665 ALTIVEC_BUILTIN_VEC_VMRGHH,
2666 ALTIVEC_BUILTIN_VEC_VMRGHW,
2667 ALTIVEC_BUILTIN_VEC_VMRGLB,
2668 ALTIVEC_BUILTIN_VEC_VMRGLH,
2669 ALTIVEC_BUILTIN_VEC_VMRGLW,
2670 ALTIVEC_BUILTIN_VEC_VMSUMMBM,
2671 ALTIVEC_BUILTIN_VEC_VMSUMSHM,
2672 ALTIVEC_BUILTIN_VEC_VMSUMSHS,
2673 ALTIVEC_BUILTIN_VEC_VMSUMUBM,
2674 ALTIVEC_BUILTIN_VEC_VMSUMUHM,
2675 ALTIVEC_BUILTIN_VEC_VMSUMUHS,
2676 ALTIVEC_BUILTIN_VEC_VMULESB,
2677 ALTIVEC_BUILTIN_VEC_VMULESH,
2678 ALTIVEC_BUILTIN_VEC_VMULEUB,
2679 ALTIVEC_BUILTIN_VEC_VMULEUH,
2680 ALTIVEC_BUILTIN_VEC_VMULOSB,
2681 ALTIVEC_BUILTIN_VEC_VMULOSH,
2682 ALTIVEC_BUILTIN_VEC_VMULOUB,
2683 ALTIVEC_BUILTIN_VEC_VMULOUH,
2684 ALTIVEC_BUILTIN_VEC_VPKSHSS,
2685 ALTIVEC_BUILTIN_VEC_VPKSHUS,
2686 ALTIVEC_BUILTIN_VEC_VPKSWSS,
2687 ALTIVEC_BUILTIN_VEC_VPKSWUS,
2688 ALTIVEC_BUILTIN_VEC_VPKUHUM,
2689 ALTIVEC_BUILTIN_VEC_VPKUHUS,
2690 ALTIVEC_BUILTIN_VEC_VPKUWUM,
2691 ALTIVEC_BUILTIN_VEC_VPKUWUS,
2692 ALTIVEC_BUILTIN_VEC_VRLB,
2693 ALTIVEC_BUILTIN_VEC_VRLH,
2694 ALTIVEC_BUILTIN_VEC_VRLW,
2695 ALTIVEC_BUILTIN_VEC_VSLB,
2696 ALTIVEC_BUILTIN_VEC_VSLH,
2697 ALTIVEC_BUILTIN_VEC_VSLW,
2698 ALTIVEC_BUILTIN_VEC_VSPLTB,
2699 ALTIVEC_BUILTIN_VEC_VSPLTH,
2700 ALTIVEC_BUILTIN_VEC_VSPLTW,
2701 ALTIVEC_BUILTIN_VEC_VSRAB,
2702 ALTIVEC_BUILTIN_VEC_VSRAH,
2703 ALTIVEC_BUILTIN_VEC_VSRAW,
2704 ALTIVEC_BUILTIN_VEC_VSRB,
2705 ALTIVEC_BUILTIN_VEC_VSRH,
2706 ALTIVEC_BUILTIN_VEC_VSRW,
2707 ALTIVEC_BUILTIN_VEC_VSUBFP,
2708 ALTIVEC_BUILTIN_VEC_VSUBSBS,
2709 ALTIVEC_BUILTIN_VEC_VSUBSHS,
2710 ALTIVEC_BUILTIN_VEC_VSUBSWS,
2711 ALTIVEC_BUILTIN_VEC_VSUBUBM,
2712 ALTIVEC_BUILTIN_VEC_VSUBUBS,
2713 ALTIVEC_BUILTIN_VEC_VSUBUHM,
2714 ALTIVEC_BUILTIN_VEC_VSUBUHS,
2715 ALTIVEC_BUILTIN_VEC_VSUBUWM,
2716 ALTIVEC_BUILTIN_VEC_VSUBUWS,
2717 ALTIVEC_BUILTIN_VEC_VSUM4SBS,
2718 ALTIVEC_BUILTIN_VEC_VSUM4SHS,
2719 ALTIVEC_BUILTIN_VEC_VSUM4UBS,
2720 ALTIVEC_BUILTIN_VEC_VUPKHPX,
2721 ALTIVEC_BUILTIN_VEC_VUPKHSB,
2722 ALTIVEC_BUILTIN_VEC_VUPKHSH,
2723 ALTIVEC_BUILTIN_VEC_VUPKLPX,
2724 ALTIVEC_BUILTIN_VEC_VUPKLSB,
2725 ALTIVEC_BUILTIN_VEC_VUPKLSH,
2726 ALTIVEC_BUILTIN_VEC_XOR,
2727 ALTIVEC_BUILTIN_VEC_STEP,
2728 ALTIVEC_BUILTIN_OVERLOADED_LAST = ALTIVEC_BUILTIN_VEC_STEP,
2730 /* SPE builtins. */
2731 SPE_BUILTIN_EVADDW,
2732 SPE_BUILTIN_EVAND,
2733 SPE_BUILTIN_EVANDC,
2734 SPE_BUILTIN_EVDIVWS,
2735 SPE_BUILTIN_EVDIVWU,
2736 SPE_BUILTIN_EVEQV,
2737 SPE_BUILTIN_EVFSADD,
2738 SPE_BUILTIN_EVFSDIV,
2739 SPE_BUILTIN_EVFSMUL,
2740 SPE_BUILTIN_EVFSSUB,
2741 SPE_BUILTIN_EVLDDX,
2742 SPE_BUILTIN_EVLDHX,
2743 SPE_BUILTIN_EVLDWX,
2744 SPE_BUILTIN_EVLHHESPLATX,
2745 SPE_BUILTIN_EVLHHOSSPLATX,
2746 SPE_BUILTIN_EVLHHOUSPLATX,
2747 SPE_BUILTIN_EVLWHEX,
2748 SPE_BUILTIN_EVLWHOSX,
2749 SPE_BUILTIN_EVLWHOUX,
2750 SPE_BUILTIN_EVLWHSPLATX,
2751 SPE_BUILTIN_EVLWWSPLATX,
2752 SPE_BUILTIN_EVMERGEHI,
2753 SPE_BUILTIN_EVMERGEHILO,
2754 SPE_BUILTIN_EVMERGELO,
2755 SPE_BUILTIN_EVMERGELOHI,
2756 SPE_BUILTIN_EVMHEGSMFAA,
2757 SPE_BUILTIN_EVMHEGSMFAN,
2758 SPE_BUILTIN_EVMHEGSMIAA,
2759 SPE_BUILTIN_EVMHEGSMIAN,
2760 SPE_BUILTIN_EVMHEGUMIAA,
2761 SPE_BUILTIN_EVMHEGUMIAN,
2762 SPE_BUILTIN_EVMHESMF,
2763 SPE_BUILTIN_EVMHESMFA,
2764 SPE_BUILTIN_EVMHESMFAAW,
2765 SPE_BUILTIN_EVMHESMFANW,
2766 SPE_BUILTIN_EVMHESMI,
2767 SPE_BUILTIN_EVMHESMIA,
2768 SPE_BUILTIN_EVMHESMIAAW,
2769 SPE_BUILTIN_EVMHESMIANW,
2770 SPE_BUILTIN_EVMHESSF,
2771 SPE_BUILTIN_EVMHESSFA,
2772 SPE_BUILTIN_EVMHESSFAAW,
2773 SPE_BUILTIN_EVMHESSFANW,
2774 SPE_BUILTIN_EVMHESSIAAW,
2775 SPE_BUILTIN_EVMHESSIANW,
2776 SPE_BUILTIN_EVMHEUMI,
2777 SPE_BUILTIN_EVMHEUMIA,
2778 SPE_BUILTIN_EVMHEUMIAAW,
2779 SPE_BUILTIN_EVMHEUMIANW,
2780 SPE_BUILTIN_EVMHEUSIAAW,
2781 SPE_BUILTIN_EVMHEUSIANW,
2782 SPE_BUILTIN_EVMHOGSMFAA,
2783 SPE_BUILTIN_EVMHOGSMFAN,
2784 SPE_BUILTIN_EVMHOGSMIAA,
2785 SPE_BUILTIN_EVMHOGSMIAN,
2786 SPE_BUILTIN_EVMHOGUMIAA,
2787 SPE_BUILTIN_EVMHOGUMIAN,
2788 SPE_BUILTIN_EVMHOSMF,
2789 SPE_BUILTIN_EVMHOSMFA,
2790 SPE_BUILTIN_EVMHOSMFAAW,
2791 SPE_BUILTIN_EVMHOSMFANW,
2792 SPE_BUILTIN_EVMHOSMI,
2793 SPE_BUILTIN_EVMHOSMIA,
2794 SPE_BUILTIN_EVMHOSMIAAW,
2795 SPE_BUILTIN_EVMHOSMIANW,
2796 SPE_BUILTIN_EVMHOSSF,
2797 SPE_BUILTIN_EVMHOSSFA,
2798 SPE_BUILTIN_EVMHOSSFAAW,
2799 SPE_BUILTIN_EVMHOSSFANW,
2800 SPE_BUILTIN_EVMHOSSIAAW,
2801 SPE_BUILTIN_EVMHOSSIANW,
2802 SPE_BUILTIN_EVMHOUMI,
2803 SPE_BUILTIN_EVMHOUMIA,
2804 SPE_BUILTIN_EVMHOUMIAAW,
2805 SPE_BUILTIN_EVMHOUMIANW,
2806 SPE_BUILTIN_EVMHOUSIAAW,
2807 SPE_BUILTIN_EVMHOUSIANW,
2808 SPE_BUILTIN_EVMWHSMF,
2809 SPE_BUILTIN_EVMWHSMFA,
2810 SPE_BUILTIN_EVMWHSMI,
2811 SPE_BUILTIN_EVMWHSMIA,
2812 SPE_BUILTIN_EVMWHSSF,
2813 SPE_BUILTIN_EVMWHSSFA,
2814 SPE_BUILTIN_EVMWHUMI,
2815 SPE_BUILTIN_EVMWHUMIA,
2816 SPE_BUILTIN_EVMWLSMIAAW,
2817 SPE_BUILTIN_EVMWLSMIANW,
2818 SPE_BUILTIN_EVMWLSSIAAW,
2819 SPE_BUILTIN_EVMWLSSIANW,
2820 SPE_BUILTIN_EVMWLUMI,
2821 SPE_BUILTIN_EVMWLUMIA,
2822 SPE_BUILTIN_EVMWLUMIAAW,
2823 SPE_BUILTIN_EVMWLUMIANW,
2824 SPE_BUILTIN_EVMWLUSIAAW,
2825 SPE_BUILTIN_EVMWLUSIANW,
2826 SPE_BUILTIN_EVMWSMF,
2827 SPE_BUILTIN_EVMWSMFA,
2828 SPE_BUILTIN_EVMWSMFAA,
2829 SPE_BUILTIN_EVMWSMFAN,
2830 SPE_BUILTIN_EVMWSMI,
2831 SPE_BUILTIN_EVMWSMIA,
2832 SPE_BUILTIN_EVMWSMIAA,
2833 SPE_BUILTIN_EVMWSMIAN,
2834 SPE_BUILTIN_EVMWHSSFAA,
2835 SPE_BUILTIN_EVMWSSF,
2836 SPE_BUILTIN_EVMWSSFA,
2837 SPE_BUILTIN_EVMWSSFAA,
2838 SPE_BUILTIN_EVMWSSFAN,
2839 SPE_BUILTIN_EVMWUMI,
2840 SPE_BUILTIN_EVMWUMIA,
2841 SPE_BUILTIN_EVMWUMIAA,
2842 SPE_BUILTIN_EVMWUMIAN,
2843 SPE_BUILTIN_EVNAND,
2844 SPE_BUILTIN_EVNOR,
2845 SPE_BUILTIN_EVOR,
2846 SPE_BUILTIN_EVORC,
2847 SPE_BUILTIN_EVRLW,
2848 SPE_BUILTIN_EVSLW,
2849 SPE_BUILTIN_EVSRWS,
2850 SPE_BUILTIN_EVSRWU,
2851 SPE_BUILTIN_EVSTDDX,
2852 SPE_BUILTIN_EVSTDHX,
2853 SPE_BUILTIN_EVSTDWX,
2854 SPE_BUILTIN_EVSTWHEX,
2855 SPE_BUILTIN_EVSTWHOX,
2856 SPE_BUILTIN_EVSTWWEX,
2857 SPE_BUILTIN_EVSTWWOX,
2858 SPE_BUILTIN_EVSUBFW,
2859 SPE_BUILTIN_EVXOR,
2860 SPE_BUILTIN_EVABS,
2861 SPE_BUILTIN_EVADDSMIAAW,
2862 SPE_BUILTIN_EVADDSSIAAW,
2863 SPE_BUILTIN_EVADDUMIAAW,
2864 SPE_BUILTIN_EVADDUSIAAW,
2865 SPE_BUILTIN_EVCNTLSW,
2866 SPE_BUILTIN_EVCNTLZW,
2867 SPE_BUILTIN_EVEXTSB,
2868 SPE_BUILTIN_EVEXTSH,
2869 SPE_BUILTIN_EVFSABS,
2870 SPE_BUILTIN_EVFSCFSF,
2871 SPE_BUILTIN_EVFSCFSI,
2872 SPE_BUILTIN_EVFSCFUF,
2873 SPE_BUILTIN_EVFSCFUI,
2874 SPE_BUILTIN_EVFSCTSF,
2875 SPE_BUILTIN_EVFSCTSI,
2876 SPE_BUILTIN_EVFSCTSIZ,
2877 SPE_BUILTIN_EVFSCTUF,
2878 SPE_BUILTIN_EVFSCTUI,
2879 SPE_BUILTIN_EVFSCTUIZ,
2880 SPE_BUILTIN_EVFSNABS,
2881 SPE_BUILTIN_EVFSNEG,
2882 SPE_BUILTIN_EVMRA,
2883 SPE_BUILTIN_EVNEG,
2884 SPE_BUILTIN_EVRNDW,
2885 SPE_BUILTIN_EVSUBFSMIAAW,
2886 SPE_BUILTIN_EVSUBFSSIAAW,
2887 SPE_BUILTIN_EVSUBFUMIAAW,
2888 SPE_BUILTIN_EVSUBFUSIAAW,
2889 SPE_BUILTIN_EVADDIW,
2890 SPE_BUILTIN_EVLDD,
2891 SPE_BUILTIN_EVLDH,
2892 SPE_BUILTIN_EVLDW,
2893 SPE_BUILTIN_EVLHHESPLAT,
2894 SPE_BUILTIN_EVLHHOSSPLAT,
2895 SPE_BUILTIN_EVLHHOUSPLAT,
2896 SPE_BUILTIN_EVLWHE,
2897 SPE_BUILTIN_EVLWHOS,
2898 SPE_BUILTIN_EVLWHOU,
2899 SPE_BUILTIN_EVLWHSPLAT,
2900 SPE_BUILTIN_EVLWWSPLAT,
2901 SPE_BUILTIN_EVRLWI,
2902 SPE_BUILTIN_EVSLWI,
2903 SPE_BUILTIN_EVSRWIS,
2904 SPE_BUILTIN_EVSRWIU,
2905 SPE_BUILTIN_EVSTDD,
2906 SPE_BUILTIN_EVSTDH,
2907 SPE_BUILTIN_EVSTDW,
2908 SPE_BUILTIN_EVSTWHE,
2909 SPE_BUILTIN_EVSTWHO,
2910 SPE_BUILTIN_EVSTWWE,
2911 SPE_BUILTIN_EVSTWWO,
2912 SPE_BUILTIN_EVSUBIFW,
2914 /* Compares. */
2915 SPE_BUILTIN_EVCMPEQ,
2916 SPE_BUILTIN_EVCMPGTS,
2917 SPE_BUILTIN_EVCMPGTU,
2918 SPE_BUILTIN_EVCMPLTS,
2919 SPE_BUILTIN_EVCMPLTU,
2920 SPE_BUILTIN_EVFSCMPEQ,
2921 SPE_BUILTIN_EVFSCMPGT,
2922 SPE_BUILTIN_EVFSCMPLT,
2923 SPE_BUILTIN_EVFSTSTEQ,
2924 SPE_BUILTIN_EVFSTSTGT,
2925 SPE_BUILTIN_EVFSTSTLT,
2927 /* EVSEL compares. */
2928 SPE_BUILTIN_EVSEL_CMPEQ,
2929 SPE_BUILTIN_EVSEL_CMPGTS,
2930 SPE_BUILTIN_EVSEL_CMPGTU,
2931 SPE_BUILTIN_EVSEL_CMPLTS,
2932 SPE_BUILTIN_EVSEL_CMPLTU,
2933 SPE_BUILTIN_EVSEL_FSCMPEQ,
2934 SPE_BUILTIN_EVSEL_FSCMPGT,
2935 SPE_BUILTIN_EVSEL_FSCMPLT,
2936 SPE_BUILTIN_EVSEL_FSTSTEQ,
2937 SPE_BUILTIN_EVSEL_FSTSTGT,
2938 SPE_BUILTIN_EVSEL_FSTSTLT,
2940 SPE_BUILTIN_EVSPLATFI,
2941 SPE_BUILTIN_EVSPLATI,
2942 SPE_BUILTIN_EVMWHSSMAA,
2943 SPE_BUILTIN_EVMWHSMFAA,
2944 SPE_BUILTIN_EVMWHSMIAA,
2945 SPE_BUILTIN_EVMWHUSIAA,
2946 SPE_BUILTIN_EVMWHUMIAA,
2947 SPE_BUILTIN_EVMWHSSFAN,
2948 SPE_BUILTIN_EVMWHSSIAN,
2949 SPE_BUILTIN_EVMWHSMFAN,
2950 SPE_BUILTIN_EVMWHSMIAN,
2951 SPE_BUILTIN_EVMWHUSIAN,
2952 SPE_BUILTIN_EVMWHUMIAN,
2953 SPE_BUILTIN_EVMWHGSSFAA,
2954 SPE_BUILTIN_EVMWHGSMFAA,
2955 SPE_BUILTIN_EVMWHGSMIAA,
2956 SPE_BUILTIN_EVMWHGUMIAA,
2957 SPE_BUILTIN_EVMWHGSSFAN,
2958 SPE_BUILTIN_EVMWHGSMFAN,
2959 SPE_BUILTIN_EVMWHGSMIAN,
2960 SPE_BUILTIN_EVMWHGUMIAN,
2961 SPE_BUILTIN_MTSPEFSCR,
2962 SPE_BUILTIN_MFSPEFSCR,
2963 SPE_BUILTIN_BRINC,
2965 RS6000_BUILTIN_COUNT
2968 enum rs6000_builtin_type_index
2970 RS6000_BTI_NOT_OPAQUE,
2971 RS6000_BTI_opaque_V2SI,
2972 RS6000_BTI_opaque_V2SF,
2973 RS6000_BTI_opaque_p_V2SI,
2974 RS6000_BTI_opaque_V4SI,
2975 RS6000_BTI_V16QI,
2976 RS6000_BTI_V2SI,
2977 RS6000_BTI_V2SF,
2978 RS6000_BTI_V4HI,
2979 RS6000_BTI_V4SI,
2980 RS6000_BTI_V4SF,
2981 RS6000_BTI_V8HI,
2982 RS6000_BTI_unsigned_V16QI,
2983 RS6000_BTI_unsigned_V8HI,
2984 RS6000_BTI_unsigned_V4SI,
2985 RS6000_BTI_bool_char, /* __bool char */
2986 RS6000_BTI_bool_short, /* __bool short */
2987 RS6000_BTI_bool_int, /* __bool int */
2988 RS6000_BTI_pixel, /* __pixel */
2989 RS6000_BTI_bool_V16QI, /* __vector __bool char */
2990 RS6000_BTI_bool_V8HI, /* __vector __bool short */
2991 RS6000_BTI_bool_V4SI, /* __vector __bool int */
2992 RS6000_BTI_pixel_V8HI, /* __vector __pixel */
2993 RS6000_BTI_long, /* long_integer_type_node */
2994 RS6000_BTI_unsigned_long, /* long_unsigned_type_node */
2995 RS6000_BTI_INTQI, /* intQI_type_node */
2996 RS6000_BTI_UINTQI, /* unsigned_intQI_type_node */
2997 RS6000_BTI_INTHI, /* intHI_type_node */
2998 RS6000_BTI_UINTHI, /* unsigned_intHI_type_node */
2999 RS6000_BTI_INTSI, /* intSI_type_node */
3000 RS6000_BTI_UINTSI, /* unsigned_intSI_type_node */
3001 RS6000_BTI_float, /* float_type_node */
3002 RS6000_BTI_void, /* void_type_node */
3003 RS6000_BTI_MAX
3007 #define opaque_V2SI_type_node (rs6000_builtin_types[RS6000_BTI_opaque_V2SI])
3008 #define opaque_V2SF_type_node (rs6000_builtin_types[RS6000_BTI_opaque_V2SF])
3009 #define opaque_p_V2SI_type_node (rs6000_builtin_types[RS6000_BTI_opaque_p_V2SI])
3010 #define opaque_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_opaque_V4SI])
3011 #define V16QI_type_node (rs6000_builtin_types[RS6000_BTI_V16QI])
3012 #define V2SI_type_node (rs6000_builtin_types[RS6000_BTI_V2SI])
3013 #define V2SF_type_node (rs6000_builtin_types[RS6000_BTI_V2SF])
3014 #define V4HI_type_node (rs6000_builtin_types[RS6000_BTI_V4HI])
3015 #define V4SI_type_node (rs6000_builtin_types[RS6000_BTI_V4SI])
3016 #define V4SF_type_node (rs6000_builtin_types[RS6000_BTI_V4SF])
3017 #define V8HI_type_node (rs6000_builtin_types[RS6000_BTI_V8HI])
3018 #define unsigned_V16QI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V16QI])
3019 #define unsigned_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V8HI])
3020 #define unsigned_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V4SI])
3021 #define bool_char_type_node (rs6000_builtin_types[RS6000_BTI_bool_char])
3022 #define bool_short_type_node (rs6000_builtin_types[RS6000_BTI_bool_short])
3023 #define bool_int_type_node (rs6000_builtin_types[RS6000_BTI_bool_int])
3024 #define pixel_type_node (rs6000_builtin_types[RS6000_BTI_pixel])
3025 #define bool_V16QI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V16QI])
3026 #define bool_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V8HI])
3027 #define bool_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V4SI])
3028 #define pixel_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_pixel_V8HI])
3030 #define long_integer_type_internal_node (rs6000_builtin_types[RS6000_BTI_long])
3031 #define long_unsigned_type_internal_node (rs6000_builtin_types[RS6000_BTI_unsigned_long])
3032 #define intQI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTQI])
3033 #define uintQI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTQI])
3034 #define intHI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTHI])
3035 #define uintHI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTHI])
3036 #define intSI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTSI])
3037 #define uintSI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTSI])
3038 #define float_type_internal_node (rs6000_builtin_types[RS6000_BTI_float])
3039 #define void_type_internal_node (rs6000_builtin_types[RS6000_BTI_void])
3041 extern GTY(()) tree rs6000_builtin_types[RS6000_BTI_MAX];
3042 extern GTY(()) tree rs6000_builtin_decls[RS6000_BUILTIN_COUNT];