Strip '*' prefix from label names.
[official-gcc.git] / gcc / config / arm / arm.h
blob52d83df59ae95c10efe9293fc6e0f844b732b21b
1 /* Definitions of target machine for GNU compiler, for ARM.
2 Copyright (C) 1991, 93, 94, 95, 96, 97, 98, 99, 2000 Free Software Foundation, Inc.
3 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
4 and Martin Simmons (@harleqn.co.uk).
5 More major hacks by Richard Earnshaw (rearnsha@arm.com)
6 Minor hacks by Nick Clifton (nickc@cygnus.com)
8 This file is part of GNU CC.
10 GNU CC is free software; you can redistribute it and/or modify
11 it under the terms of the GNU General Public License as published by
12 the Free Software Foundation; either version 2, or (at your option)
13 any later version.
15 GNU CC is distributed in the hope that it will be useful,
16 but WITHOUT ANY WARRANTY; without even the implied warranty of
17 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 GNU General Public License for more details.
20 You should have received a copy of the GNU General Public License
21 along with GNU CC; see the file COPYING. If not, write to
22 the Free Software Foundation, 59 Temple Place - Suite 330,
23 Boston, MA 02111-1307, USA. */
25 #ifndef __ARM_H__
26 #define __ARM_H__
28 #define TARGET_CPU_arm2 0x0000
29 #define TARGET_CPU_arm250 0x0000
30 #define TARGET_CPU_arm3 0x0000
31 #define TARGET_CPU_arm6 0x0001
32 #define TARGET_CPU_arm600 0x0001
33 #define TARGET_CPU_arm610 0x0002
34 #define TARGET_CPU_arm7 0x0001
35 #define TARGET_CPU_arm7m 0x0004
36 #define TARGET_CPU_arm7dm 0x0004
37 #define TARGET_CPU_arm7dmi 0x0004
38 #define TARGET_CPU_arm700 0x0001
39 #define TARGET_CPU_arm710 0x0002
40 #define TARGET_CPU_arm7100 0x0002
41 #define TARGET_CPU_arm7500 0x0002
42 #define TARGET_CPU_arm7500fe 0x1001
43 #define TARGET_CPU_arm7tdmi 0x0008
44 #define TARGET_CPU_arm8 0x0010
45 #define TARGET_CPU_arm810 0x0020
46 #define TARGET_CPU_strongarm 0x0040
47 #define TARGET_CPU_strongarm110 0x0040
48 #define TARGET_CPU_strongarm1100 0x0040
49 #define TARGET_CPU_arm9 0x0080
50 #define TARGET_CPU_arm9tdmi 0x0080
51 /* Configure didn't specify. */
52 #define TARGET_CPU_generic 0x8000
54 typedef enum arm_cond_code
56 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
57 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
59 arm_cc;
61 extern arm_cc arm_current_cc;
62 extern char * arm_condition_codes[];
64 #define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
66 extern int arm_target_label;
67 extern int arm_ccfsm_state;
68 extern struct rtx_def * arm_target_insn;
69 extern int lr_save_eliminated;
70 /* This is needed by the tail-calling peepholes */
71 extern int frame_pointer_needed;
72 /* Run-time compilation parameters selecting different hardware subsets. */
73 extern int target_flags;
74 /* The floating point instruction architecture, can be 2 or 3 */
75 extern const char * target_fp_name;
76 /* Define the information needed to generate branch insns. This is
77 stored from the compare operation. Note that we can't use "rtx" here
78 since it hasn't been defined! */
79 extern struct rtx_def * arm_compare_op0;
80 extern struct rtx_def * arm_compare_op1;
81 /* The label of the current constant pool. */
82 extern struct rtx_def * pool_vector_label;
83 /* Set to 1 when a return insn is output, this means that the epilogue
84 is not needed. */
85 extern int return_used_this_function;
86 /* Nonzero if the prologue must setup `fp'. */
87 extern int current_function_anonymous_args;
89 /* Just in case configure has failed to define anything. */
90 #ifndef TARGET_CPU_DEFAULT
91 #define TARGET_CPU_DEFAULT TARGET_CPU_generic
92 #endif
94 /* If the configuration file doesn't specify the cpu, the subtarget may
95 override it. If it doesn't, then default to an ARM6. */
96 #if TARGET_CPU_DEFAULT == TARGET_CPU_generic
97 #undef TARGET_CPU_DEFAULT
98 #ifdef SUBTARGET_CPU_DEFAULT
99 #define TARGET_CPU_DEFAULT SUBTARGET_CPU_DEFAULT
100 #else
101 #define TARGET_CPU_DEFAULT TARGET_CPU_arm6
102 #endif
103 #endif
105 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm2
106 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_2__"
107 #else
108 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm6 || TARGET_CPU_DEFAULT == TARGET_CPU_arm610 || TARGET_CPU_DEFAULT == TARGET_CPU_arm7500fe
109 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_3__"
110 #else
111 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm7m
112 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_3M__"
113 #else
114 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm7tdmi || TARGET_CPU_DEFAULT == TARGET_CPU_arm9
115 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_4T__"
116 #else
117 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm8 || TARGET_CPU_DEFAULT == TARGET_CPU_arm810 || TARGET_CPU_DEFAULT == TARGET_CPU_strongarm
118 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_4__"
119 #else
120 Unrecognized value in TARGET_CPU_DEFAULT.
121 #endif
122 #endif
123 #endif
124 #endif
125 #endif
127 #ifndef CPP_PREDEFINES
128 #define CPP_PREDEFINES "-Acpu(arm) -Amachine(arm)"
129 #endif
131 #define CPP_SPEC "\
132 %(cpp_cpu_arch) %(cpp_apcs_pc) %(cpp_float) \
133 %(cpp_endian) %(subtarget_cpp_spec) %(cpp_isa)"
135 #define CPP_ISA_SPEC "%{mthumb:-Dthumb -D__thumb__} %{!mthumb:-Darm -D__arm__}"
137 /* Set the architecture define -- if -march= is set, then it overrides
138 the -mcpu= setting. */
139 #define CPP_CPU_ARCH_SPEC "\
140 %{march=arm2:-D__ARM_ARCH_2__} \
141 %{march=arm250:-D__ARM_ARCH_2__} \
142 %{march=arm3:-D__ARM_ARCH_2__} \
143 %{march=arm6:-D__ARM_ARCH_3__} \
144 %{march=arm600:-D__ARM_ARCH_3__} \
145 %{march=arm610:-D__ARM_ARCH_3__} \
146 %{march=arm7:-D__ARM_ARCH_3__} \
147 %{march=arm700:-D__ARM_ARCH_3__} \
148 %{march=arm710:-D__ARM_ARCH_3__} \
149 %{march=arm720:-D__ARM_ARCH_3__} \
150 %{march=arm7100:-D__ARM_ARCH_3__} \
151 %{march=arm7500:-D__ARM_ARCH_3__} \
152 %{march=arm7500fe:-D__ARM_ARCH_3__} \
153 %{march=arm7m:-D__ARM_ARCH_3M__} \
154 %{march=arm7dm:-D__ARM_ARCH_3M__} \
155 %{march=arm7dmi:-D__ARM_ARCH_3M__} \
156 %{march=arm7tdmi:-D__ARM_ARCH_4T__} \
157 %{march=arm8:-D__ARM_ARCH_4__} \
158 %{march=arm810:-D__ARM_ARCH_4__} \
159 %{march=arm9:-D__ARM_ARCH_4T__} \
160 %{march=arm920:-D__ARM_ARCH_4__} \
161 %{march=arm920t:-D__ARM_ARCH_4T__} \
162 %{march=arm9tdmi:-D__ARM_ARCH_4T__} \
163 %{march=strongarm:-D__ARM_ARCH_4__} \
164 %{march=strongarm110:-D__ARM_ARCH_4__} \
165 %{march=strongarm1100:-D__ARM_ARCH_4__} \
166 %{march=armv2:-D__ARM_ARCH_2__} \
167 %{march=armv2a:-D__ARM_ARCH_2__} \
168 %{march=armv3:-D__ARM_ARCH_3__} \
169 %{march=armv3m:-D__ARM_ARCH_3M__} \
170 %{march=armv4:-D__ARM_ARCH_4__} \
171 %{march=armv4t:-D__ARM_ARCH_4T__} \
172 %{march=armv5:-D__ARM_ARCH_5__} \
173 %{march=armv5t:-D__ARM_ARCH_5T__} \
174 %{march=armv5e:-D__ARM_ARCH_5E__} \
175 %{march=armv5te:-D__ARM_ARCH_5TE__} \
176 %{!march=*: \
177 %{mcpu=arm2:-D__ARM_ARCH_2__} \
178 %{mcpu=arm250:-D__ARM_ARCH_2__} \
179 %{mcpu=arm3:-D__ARM_ARCH_2__} \
180 %{mcpu=arm6:-D__ARM_ARCH_3__} \
181 %{mcpu=arm600:-D__ARM_ARCH_3__} \
182 %{mcpu=arm610:-D__ARM_ARCH_3__} \
183 %{mcpu=arm7:-D__ARM_ARCH_3__} \
184 %{mcpu=arm700:-D__ARM_ARCH_3__} \
185 %{mcpu=arm710:-D__ARM_ARCH_3__} \
186 %{mcpu=arm720:-D__ARM_ARCH_3__} \
187 %{mcpu=arm7100:-D__ARM_ARCH_3__} \
188 %{mcpu=arm7500:-D__ARM_ARCH_3__} \
189 %{mcpu=arm7500fe:-D__ARM_ARCH_3__} \
190 %{mcpu=arm7m:-D__ARM_ARCH_3M__} \
191 %{mcpu=arm7dm:-D__ARM_ARCH_3M__} \
192 %{mcpu=arm7dmi:-D__ARM_ARCH_3M__} \
193 %{mcpu=arm7tdmi:-D__ARM_ARCH_4T__} \
194 %{mcpu=arm8:-D__ARM_ARCH_4__} \
195 %{mcpu=arm810:-D__ARM_ARCH_4__} \
196 %{mcpu=arm9:-D__ARM_ARCH_4T__} \
197 %{mcpu=arm920:-D__ARM_ARCH_4__} \
198 %{mcpu=arm920t:-D__ARM_ARCH_4T__} \
199 %{mcpu=arm9tdmi:-D__ARM_ARCH_4T__} \
200 %{mcpu=strongarm:-D__ARM_ARCH_4__} \
201 %{mcpu=strongarm110:-D__ARM_ARCH_4__} \
202 %{mcpu=strongarm1100:-D__ARM_ARCH_4__} \
203 %{!mcpu*:%(cpp_cpu_arch_default)}} \
206 /* Define __APCS_26__ if the PC also contains the PSR */
207 #define CPP_APCS_PC_SPEC "\
208 %{mapcs-32:%{mapcs-26:%e-mapcs-26 and -mapcs-32 may not be used together} \
209 -D__APCS_32__} \
210 %{mapcs-26:-D__APCS_26__} \
211 %{!mapcs-32: %{!mapcs-26:%(cpp_apcs_pc_default)}} \
214 #ifndef CPP_APCS_PC_DEFAULT_SPEC
215 #define CPP_APCS_PC_DEFAULT_SPEC "-D__APCS_26__"
216 #endif
218 #define CPP_FLOAT_SPEC "\
219 %{msoft-float:\
220 %{mhard-float:%e-msoft-float and -mhard_float may not be used together} \
221 -D__SOFTFP__} \
222 %{!mhard-float:%{!msoft-float:%(cpp_float_default)}} \
225 /* Default is hard float, which doesn't define anything */
226 #define CPP_FLOAT_DEFAULT_SPEC ""
228 #define CPP_ENDIAN_SPEC "\
229 %{mbig-endian: \
230 %{mlittle-endian: \
231 %e-mbig-endian and -mlittle-endian may not be used together} \
232 -D__ARMEB__ %{mwords-little-endian:-D__ARMWEL__} %{mthumb:-D__THUMBEB__}}\
233 %{mlittle-endian:-D__ARMEL__ %{mthumb:-D__THUMBEL__}} \
234 %{!mlittle-endian:%{!mbig-endian:%(cpp_endian_default)}} \
237 /* Default is little endian. */
238 #define CPP_ENDIAN_DEFAULT_SPEC "-D__ARMEL__ %{mthumb:-D__THUMBEL__}"
240 #define CC1_SPEC ""
242 /* This macro defines names of additional specifications to put in the specs
243 that can be used in various specifications like CC1_SPEC. Its definition
244 is an initializer with a subgrouping for each command option.
246 Each subgrouping contains a string constant, that defines the
247 specification name, and a string constant that used by the GNU CC driver
248 program.
250 Do not define this macro if it does not need to do anything. */
251 #define EXTRA_SPECS \
252 { "cpp_cpu_arch", CPP_CPU_ARCH_SPEC }, \
253 { "cpp_cpu_arch_default", CPP_ARCH_DEFAULT_SPEC }, \
254 { "cpp_apcs_pc", CPP_APCS_PC_SPEC }, \
255 { "cpp_apcs_pc_default", CPP_APCS_PC_DEFAULT_SPEC }, \
256 { "cpp_float", CPP_FLOAT_SPEC }, \
257 { "cpp_float_default", CPP_FLOAT_DEFAULT_SPEC }, \
258 { "cpp_endian", CPP_ENDIAN_SPEC }, \
259 { "cpp_endian_default", CPP_ENDIAN_DEFAULT_SPEC }, \
260 { "cpp_isa", CPP_ISA_SPEC }, \
261 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
262 SUBTARGET_EXTRA_SPECS
264 #ifndef SUBTARGET_EXTRA_SPECS
265 #define SUBTARGET_EXTRA_SPECS
266 #endif
268 #ifndef SUBTARGET_CPP_SPEC
269 #define SUBTARGET_CPP_SPEC ""
270 #endif
272 /* Run-time Target Specification. */
273 #ifndef TARGET_VERSION
274 #define TARGET_VERSION fputs (" (ARM/generic)", stderr);
275 #endif
277 /* Nonzero if the function prologue (and epilogue) should obey
278 the ARM Procedure Call Standard. */
279 #define ARM_FLAG_APCS_FRAME (1 << 0)
281 /* Nonzero if the function prologue should output the function name to enable
282 the post mortem debugger to print a backtrace (very useful on RISCOS,
283 unused on RISCiX). Specifying this flag also enables
284 -fno-omit-frame-pointer.
285 XXX Must still be implemented in the prologue. */
286 #define ARM_FLAG_POKE (1 << 1)
288 /* Nonzero if floating point instructions are emulated by the FPE, in which
289 case instruction scheduling becomes very uninteresting. */
290 #define ARM_FLAG_FPE (1 << 2)
292 /* Nonzero if destined for a processor in 32-bit program mode. Takes out bit
293 that assume restoration of the condition flags when returning from a
294 branch and link (ie a function). */
295 #define ARM_FLAG_APCS_32 (1 << 3)
297 /* FLAGS 0x0008 and 0x0010 are now spare (used to be arm3/6 selection). */
299 /* Nonzero if stack checking should be performed on entry to each function
300 which allocates temporary variables on the stack. */
301 #define ARM_FLAG_APCS_STACK (1 << 4)
303 /* Nonzero if floating point parameters should be passed to functions in
304 floating point registers. */
305 #define ARM_FLAG_APCS_FLOAT (1 << 5)
307 /* Nonzero if re-entrant, position independent code should be generated.
308 This is equivalent to -fpic. */
309 #define ARM_FLAG_APCS_REENT (1 << 6)
311 /* Nonzero if the MMU will trap unaligned word accesses, so shorts must
312 be loaded using either LDRH or LDRB instructions. */
313 #define ARM_FLAG_MMU_TRAPS (1 << 7)
315 /* Nonzero if all floating point instructions are missing (and there is no
316 emulator either). Generate function calls for all ops in this case. */
317 #define ARM_FLAG_SOFT_FLOAT (1 << 8)
319 /* Nonzero if we should compile with BYTES_BIG_ENDIAN set to 1. */
320 #define ARM_FLAG_BIG_END (1 << 9)
322 /* Nonzero if we should compile for Thumb interworking. */
323 #define ARM_FLAG_INTERWORK (1 << 10)
325 /* Nonzero if we should have little-endian words even when compiling for
326 big-endian (for backwards compatibility with older versions of GCC). */
327 #define ARM_FLAG_LITTLE_WORDS (1 << 11)
329 /* Nonzero if we need to protect the prolog from scheduling */
330 #define ARM_FLAG_NO_SCHED_PRO (1 << 12)
332 /* Nonzero if a call to abort should be generated if a noreturn
333 function tries to return. */
334 #define ARM_FLAG_ABORT_NORETURN (1 << 13)
336 /* Nonzero if function prologues should not load the PIC register. */
337 #define ARM_FLAG_SINGLE_PIC_BASE (1 << 14)
339 /* Nonzero if all call instructions should be indirect. */
340 #define ARM_FLAG_LONG_CALLS (1 << 15)
342 /* Nonzero means that the target ISA is the THUMB, not the ARM. */
343 #define ARM_FLAG_THUMB (1 << 16)
345 /* Set if a TPCS style stack frame should be generated, for non-leaf
346 functions, even if they do not need one. */
347 #define THUMB_FLAG_BACKTRACE (1 << 17)
349 /* Set if a TPCS style stack frame should be generated, for leaf
350 functions, even if they do not need one. */
351 #define THUMB_FLAG_LEAF_BACKTRACE (1 << 18)
353 /* Set if externally visible functions should assume that they
354 might be called in ARM mode, from a non-thumb aware code. */
355 #define THUMB_FLAG_CALLEE_SUPER_INTERWORKING (1 << 19)
357 /* Set if calls via function pointers should assume that their
358 destination is non-Thumb aware. */
359 #define THUMB_FLAG_CALLER_SUPER_INTERWORKING (1 << 20)
361 #define TARGET_APCS_FRAME (target_flags & ARM_FLAG_APCS_FRAME)
362 #define TARGET_POKE_FUNCTION_NAME (target_flags & ARM_FLAG_POKE)
363 #define TARGET_FPE (target_flags & ARM_FLAG_FPE)
364 #define TARGET_APCS_32 (target_flags & ARM_FLAG_APCS_32)
365 #define TARGET_APCS_STACK (target_flags & ARM_FLAG_APCS_STACK)
366 #define TARGET_APCS_FLOAT (target_flags & ARM_FLAG_APCS_FLOAT)
367 #define TARGET_APCS_REENT (target_flags & ARM_FLAG_APCS_REENT)
368 #define TARGET_MMU_TRAPS (target_flags & ARM_FLAG_MMU_TRAPS)
369 #define TARGET_SOFT_FLOAT (target_flags & ARM_FLAG_SOFT_FLOAT)
370 #define TARGET_HARD_FLOAT (! TARGET_SOFT_FLOAT)
371 #define TARGET_BIG_END (target_flags & ARM_FLAG_BIG_END)
372 #define TARGET_INTERWORK (target_flags & ARM_FLAG_INTERWORK)
373 #define TARGET_LITTLE_WORDS (target_flags & ARM_FLAG_LITTLE_WORDS)
374 #define TARGET_NO_SCHED_PRO (target_flags & ARM_FLAG_NO_SCHED_PRO)
375 #define TARGET_ABORT_NORETURN (target_flags & ARM_FLAG_ABORT_NORETURN)
376 #define TARGET_SINGLE_PIC_BASE (target_flags & ARM_FLAG_SINGLE_PIC_BASE)
377 #define TARGET_LONG_CALLS (target_flags & ARM_FLAG_LONG_CALLS)
378 #define TARGET_THUMB (target_flags & ARM_FLAG_THUMB)
379 #define TARGET_ARM (! TARGET_THUMB)
380 #define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
381 #define TARGET_CALLEE_INTERWORKING (target_flags & THUMB_FLAG_CALLEE_SUPER_INTERWORKING)
382 #define TARGET_CALLER_INTERWORKING (target_flags & THUMB_FLAG_CALLER_SUPER_INTERWORKING)
383 #define TARGET_BACKTRACE (leaf_function_p () \
384 ? (target_flags & THUMB_FLAG_LEAF_BACKTRACE) \
385 : (target_flags & THUMB_FLAG_BACKTRACE))
387 /* SUBTARGET_SWITCHES is used to add flags on a per-config basis.
388 Bit 31 is reserved. See riscix.h. */
389 #ifndef SUBTARGET_SWITCHES
390 #define SUBTARGET_SWITCHES
391 #endif
393 #define TARGET_SWITCHES \
395 {"apcs", ARM_FLAG_APCS_FRAME, "" }, \
396 {"apcs-frame", ARM_FLAG_APCS_FRAME, \
397 "Generate APCS conformant stack frames" }, \
398 {"no-apcs-frame", -ARM_FLAG_APCS_FRAME, "" }, \
399 {"poke-function-name", ARM_FLAG_POKE, \
400 "Store function names in object code" }, \
401 {"no-poke-function-name", -ARM_FLAG_POKE, "" }, \
402 {"fpe", ARM_FLAG_FPE, "" }, \
403 {"apcs-32", ARM_FLAG_APCS_32, \
404 "Use the 32bit version of the APCS" }, \
405 {"apcs-26", -ARM_FLAG_APCS_32, \
406 "Use the 26bit version of the APCS" }, \
407 {"apcs-stack-check", ARM_FLAG_APCS_STACK, "" }, \
408 {"no-apcs-stack-check", -ARM_FLAG_APCS_STACK, "" }, \
409 {"apcs-float", ARM_FLAG_APCS_FLOAT, \
410 "Pass FP arguments in FP registers" }, \
411 {"no-apcs-float", -ARM_FLAG_APCS_FLOAT, "" }, \
412 {"apcs-reentrant", ARM_FLAG_APCS_REENT, \
413 "Generate re-entrant, PIC code" }, \
414 {"no-apcs-reentrant", -ARM_FLAG_APCS_REENT, "" }, \
415 {"alignment-traps", ARM_FLAG_MMU_TRAPS, \
416 "The MMU will trap on unaligned accesses" }, \
417 {"no-alignment-traps", -ARM_FLAG_MMU_TRAPS, "" }, \
418 {"short-load-bytes", ARM_FLAG_MMU_TRAPS, "" }, \
419 {"no-short-load-bytes", -ARM_FLAG_MMU_TRAPS, "" }, \
420 {"short-load-words", -ARM_FLAG_MMU_TRAPS, "" }, \
421 {"no-short-load-words", ARM_FLAG_MMU_TRAPS, "" }, \
422 {"soft-float", ARM_FLAG_SOFT_FLOAT, \
423 "Use library calls to perform FP operations" }, \
424 {"hard-float", -ARM_FLAG_SOFT_FLOAT, \
425 "Use hardware floating point instructions" }, \
426 {"big-endian", ARM_FLAG_BIG_END, \
427 "Assume target CPU is configured as big endian" }, \
428 {"little-endian", -ARM_FLAG_BIG_END, \
429 "Assume target CPU is configured as little endian" }, \
430 {"words-little-endian", ARM_FLAG_LITTLE_WORDS, \
431 "Assume big endian bytes, little endian words" }, \
432 {"thumb-interwork", ARM_FLAG_INTERWORK, \
433 "Support calls between THUMB and ARM instructions sets" }, \
434 {"no-thumb-interwork", -ARM_FLAG_INTERWORK, "" }, \
435 {"abort-on-noreturn", ARM_FLAG_ABORT_NORETURN, \
436 "Generate a call to abort if a noreturn function returns"},\
437 {"no-abort-on-noreturn", -ARM_FLAG_ABORT_NORETURN, "" }, \
438 {"sched-prolog", -ARM_FLAG_NO_SCHED_PRO, \
439 "Do not move instructions into a function's prologue" }, \
440 {"no-sched-prolog", ARM_FLAG_NO_SCHED_PRO, "" }, \
441 {"single-pic-base", ARM_FLAG_SINGLE_PIC_BASE, \
442 "Do not load the PIC register in function prologues" }, \
443 {"no-single-pic-base", -ARM_FLAG_SINGLE_PIC_BASE, "" }, \
444 {"long-calls", ARM_FLAG_LONG_CALLS, \
445 "Generate call insns as indirect calls, if necessary" }, \
446 {"no-long-calls", -ARM_FLAG_LONG_CALLS, "" }, \
447 {"thumb", ARM_FLAG_THUMB, \
448 "Compile for the Thumb not the ARM" }, \
449 {"no-thumb", -ARM_FLAG_THUMB, "" }, \
450 {"arm", -ARM_FLAG_THUMB, "" }, \
451 {"tpcs-frame", THUMB_FLAG_BACKTRACE, \
452 "Thumb: Generate (non-leaf) stack frames even if not needed" }, \
453 {"no-tpcs-frame", -THUMB_FLAG_BACKTRACE, "" }, \
454 {"tpcs-leaf-frame", THUMB_FLAG_LEAF_BACKTRACE, \
455 "Thumb: Generate (leaf) stack frames even if not needed" }, \
456 {"no-tpcs-leaf-frame", -THUMB_FLAG_LEAF_BACKTRACE, "" }, \
457 {"callee-super-interworking", THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
458 "Thumb: Assume non-static functions may be called from ARM code" }, \
459 {"no-callee-super-interworking", -THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
460 ""}, \
461 {"caller-super-interworking", THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
462 "Thumb: Assume function pointers may go to non-Thumb aware code" }, \
463 {"no-caller-super-interworking", -THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
464 "" }, \
465 SUBTARGET_SWITCHES \
466 {"", TARGET_DEFAULT, "" } \
469 #define TARGET_OPTIONS \
471 {"cpu=", & arm_select[0].string, \
472 "Specify the name of the target CPU" }, \
473 {"arch=", & arm_select[1].string, \
474 "Specify the name of the target architecture" }, \
475 {"tune=", & arm_select[2].string, "" }, \
476 {"fpe=", & target_fp_name, "" }, \
477 {"fp=", & target_fp_name, \
478 "Specify the version of the floating point emulator" }, \
479 { "structure-size-boundary=", & structure_size_string, \
480 "Specify the minimum bit alignment of structures" }, \
481 { "pic-register=", & arm_pic_register_string, \
482 "Specify the register to be used for PIC addressing" } \
485 struct arm_cpu_select
487 const char * string;
488 const char * name;
489 const struct processors * processors;
492 /* This is a magic array. If the user specifies a command line switch
493 which matches one of the entries in TARGET_OPTIONS then the corresponding
494 string pointer will be set to the value specified by the user. */
495 extern struct arm_cpu_select arm_select[];
497 enum prog_mode_type
499 prog_mode26,
500 prog_mode32
503 /* Recast the program mode class to be the prog_mode attribute */
504 #define arm_prog_mode ((enum attr_prog_mode) arm_prgmode)
506 extern enum prog_mode_type arm_prgmode;
508 /* What sort of floating point unit do we have? Hardware or software.
509 If software, is it issue 2 or issue 3? */
510 enum floating_point_type
512 FP_HARD,
513 FP_SOFT2,
514 FP_SOFT3
517 /* Recast the floating point class to be the floating point attribute. */
518 #define arm_fpu_attr ((enum attr_fpu) arm_fpu)
520 /* What type of floating point to tune for */
521 extern enum floating_point_type arm_fpu;
523 /* What type of floating point instructions are available */
524 extern enum floating_point_type arm_fpu_arch;
526 /* Default floating point architecture. Override in sub-target if
527 necessary. */
528 #define FP_DEFAULT FP_SOFT2
530 /* Nonzero if the processor has a fast multiply insn, and one that does
531 a 64-bit multiply of two 32-bit values. */
532 extern int arm_fast_multiply;
534 /* Nonzero if this chip supports the ARM Architecture 4 extensions */
535 extern int arm_arch4;
537 /* Nonzero if this chip supports the ARM Architecture 5 extensions */
538 extern int arm_arch5;
540 /* Nonzero if this chip can benefit from load scheduling. */
541 extern int arm_ld_sched;
543 /* Nonzero if this chip is a StrongARM. */
544 extern int arm_is_strong;
546 /* Nonzero if this chip is a an ARM6 or an ARM7. */
547 extern int arm_is_6_or_7;
549 #ifndef TARGET_DEFAULT
550 #define TARGET_DEFAULT (ARM_FLAG_APCS_FRAME)
551 #endif
553 /* The frame pointer register used in gcc has nothing to do with debugging;
554 that is controlled by the APCS-FRAME option. */
555 #define CAN_DEBUG_WITHOUT_FP
557 #define TARGET_MEM_FUNCTIONS 1
559 #define OVERRIDE_OPTIONS arm_override_options ()
561 /* Nonzero if PIC code requires explicit qualifiers to generate
562 PLT and GOT relocs rather than the assembler doing so implicitly.
563 Subtargets can override these if required. */
564 #ifndef NEED_GOT_RELOC
565 #define NEED_GOT_RELOC 0
566 #endif
567 #ifndef NEED_PLT_RELOC
568 #define NEED_PLT_RELOC 0
569 #endif
571 /* Nonzero if we need to refer to the GOT with a PC-relative
572 offset. In other words, generate
574 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
576 rather than
578 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
580 The default is true, which matches NetBSD. Subtargets can
581 override this if required. */
582 #ifndef GOT_PCREL
583 #define GOT_PCREL 1
584 #endif
586 /* Target machine storage Layout. */
589 /* Define this macro if it is advisable to hold scalars in registers
590 in a wider mode than that declared by the program. In such cases,
591 the value is constrained to be within the bounds of the declared
592 type, but kept valid in the wider mode. The signedness of the
593 extension may differ from that of the type. */
595 /* It is far faster to zero extend chars than to sign extend them */
597 #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
598 if (GET_MODE_CLASS (MODE) == MODE_INT \
599 && GET_MODE_SIZE (MODE) < 4) \
601 if (MODE == QImode) \
602 UNSIGNEDP = 1; \
603 else if (MODE == HImode) \
604 UNSIGNEDP = TARGET_MMU_TRAPS != 0; \
605 (MODE) = SImode; \
608 /* Define this macro if the promotion described by `PROMOTE_MODE'
609 should also be done for outgoing function arguments. */
610 /* This is required to ensure that push insns always push a word. */
611 #define PROMOTE_FUNCTION_ARGS
613 /* Define for XFmode extended real floating point support.
614 This will automatically cause REAL_ARITHMETIC to be defined. */
615 /* For the ARM:
616 I think I have added all the code to make this work. Unfortunately,
617 early releases of the floating point emulation code on RISCiX used a
618 different format for extended precision numbers. On my RISCiX box there
619 is a bug somewhere which causes the machine to lock up when running enquire
620 with long doubles. There is the additional aspect that Norcroft C
621 treats long doubles as doubles and we ought to remain compatible.
622 Perhaps someone with an FPA coprocessor and not running RISCiX would like
623 to try this someday. */
624 /* #define LONG_DOUBLE_TYPE_SIZE 96 */
626 /* Disable XFmode patterns in md file */
627 #define ENABLE_XF_PATTERNS 0
629 /* Define if you don't want extended real, but do want to use the
630 software floating point emulator for REAL_ARITHMETIC and
631 decimal <-> binary conversion. */
632 /* See comment above */
633 #define REAL_ARITHMETIC
635 /* Define this if most significant bit is lowest numbered
636 in instructions that operate on numbered bit-fields. */
637 #define BITS_BIG_ENDIAN 0
639 /* Define this if most significant byte of a word is the lowest numbered.
640 Most ARM processors are run in little endian mode, so that is the default.
641 If you want to have it run-time selectable, change the definition in a
642 cover file to be TARGET_BIG_ENDIAN. */
643 #define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
645 /* Define this if most significant word of a multiword number is the lowest
646 numbered.
647 This is always false, even when in big-endian mode. */
648 #define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN && ! TARGET_LITTLE_WORDS)
650 /* LIBGCC2_WORDS_BIG_ENDIAN has to be a constant, so we define this based
651 on processor pre-defineds when compiling libgcc2.c. */
652 #if defined(__ARMEB__) && !defined(__ARMWEL__)
653 #define LIBGCC2_WORDS_BIG_ENDIAN 1
654 #else
655 #define LIBGCC2_WORDS_BIG_ENDIAN 0
656 #endif
658 /* Define this if most significant word of doubles is the lowest numbered.
659 This is always true, even when in little-endian mode. */
660 #define FLOAT_WORDS_BIG_ENDIAN 1
662 /* Number of bits in an addressable storage unit */
663 #define BITS_PER_UNIT 8
665 #define BITS_PER_WORD 32
667 #define UNITS_PER_WORD 4
669 #define POINTER_SIZE 32
671 #define PARM_BOUNDARY 32
673 #define STACK_BOUNDARY 32
675 #define FUNCTION_BOUNDARY 32
677 #define EMPTY_FIELD_BOUNDARY 32
679 #define BIGGEST_ALIGNMENT 32
681 /* Make strings word-aligned so strcpy from constants will be faster. */
682 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
683 (TREE_CODE (EXP) == STRING_CST \
684 && (ALIGN) < BITS_PER_WORD ? BITS_PER_WORD : (ALIGN))
686 /* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
687 value set in previous versions of this toolchain was 8, which produces more
688 compact structures. The command line option -mstructure_size_boundary=<n>
689 can be used to change this value. For compatability with the ARM SDK
690 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
691 0020D) page 2-20 says "Structures are aligned on word boundaries". */
692 #define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
693 extern int arm_structure_size_boundary;
695 /* This is the value used to initialise arm_structure_size_boundary. If a
696 particular arm target wants to change the default value it should change
697 the definition of this macro, not STRUCTRUE_SIZE_BOUNDARY. See netbsd.h
698 for an example of this. */
699 #ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
700 #define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
701 #endif
703 /* Used when parsing command line option -mstructure_size_boundary. */
704 extern const char * structure_size_string;
706 /* Non-zero if move instructions will actually fail to work
707 when given unaligned data. */
708 #define STRICT_ALIGNMENT 1
710 #define TARGET_FLOAT_FORMAT IEEE_FLOAT_FORMAT
713 /* Standard register usage. */
715 /* Register allocation in ARM Procedure Call Standard (as used on RISCiX):
716 (S - saved over call).
718 r0 * argument word/integer result
719 r1-r3 argument word
721 r4-r8 S register variable
722 r9 S (rfp) register variable (real frame pointer)
724 r10 F S (sl) stack limit (used by -mapcs-stack-check)
725 r11 F S (fp) argument pointer
726 r12 (ip) temp workspace
727 r13 F S (sp) lower end of current stack frame
728 r14 (lr) link address/workspace
729 r15 F (pc) program counter
731 f0 floating point result
732 f1-f3 floating point scratch
734 f4-f7 S floating point variable
736 cc This is NOT a real register, but is used internally
737 to represent things that use or set the condition
738 codes.
739 sfp This isn't either. It is used during rtl generation
740 since the offset between the frame pointer and the
741 auto's isn't known until after register allocation.
742 afp Nor this, we only need this because of non-local
743 goto. Without it fp appears to be used and the
744 elimination code won't get rid of sfp. It tracks
745 fp exactly at all times.
747 *: See CONDITIONAL_REGISTER_USAGE */
749 /* The stack backtrace structure is as follows:
750 fp points to here: | save code pointer | [fp]
751 | return link value | [fp, #-4]
752 | return sp value | [fp, #-8]
753 | return fp value | [fp, #-12]
754 [| saved r10 value |]
755 [| saved r9 value |]
756 [| saved r8 value |]
757 [| saved r7 value |]
758 [| saved r6 value |]
759 [| saved r5 value |]
760 [| saved r4 value |]
761 [| saved r3 value |]
762 [| saved r2 value |]
763 [| saved r1 value |]
764 [| saved r0 value |]
765 [| saved f7 value |] three words
766 [| saved f6 value |] three words
767 [| saved f5 value |] three words
768 [| saved f4 value |] three words
769 r0-r3 are not normally saved in a C function. */
771 /* 1 for registers that have pervasive standard uses
772 and are not available for the register allocator. */
773 #define FIXED_REGISTERS \
775 0,0,0,0,0,0,0,0, \
776 0,0,0,0,0,1,0,1, \
777 0,0,0,0,0,0,0,0, \
778 1,1,1 \
781 /* 1 for registers not available across function calls.
782 These must include the FIXED_REGISTERS and also any
783 registers that can be used without being saved.
784 The latter must include the registers where values are returned
785 and the register where structure-value addresses are passed.
786 Aside from that, you can include as many other registers as you like.
787 The CC is not preserved over function calls on the ARM 6, so it is
788 easier to assume this for all. SFP is preserved, since FP is. */
789 #define CALL_USED_REGISTERS \
791 1,1,1,1,0,0,0,0, \
792 0,0,0,0,1,1,1,1, \
793 1,1,1,1,0,0,0,0, \
794 1,1,1 \
797 #ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
798 #define SUBTARGET_CONDITIONAL_REGISTER_USAGE
799 #endif
801 #define CONDITIONAL_REGISTER_USAGE \
803 if (TARGET_SOFT_FLOAT || TARGET_THUMB) \
805 int regno; \
806 for (regno = FIRST_ARM_FP_REGNUM; \
807 regno <= LAST_ARM_FP_REGNUM; ++regno) \
808 fixed_regs[regno] = call_used_regs[regno] = 1; \
810 if (flag_pic) \
812 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
813 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
815 else if (TARGET_APCS_STACK) \
817 fixed_regs[10] = 1; \
818 call_used_regs[10] = 1; \
820 if (TARGET_APCS_FRAME) \
822 fixed_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
823 call_used_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
825 SUBTARGET_CONDITIONAL_REGISTER_USAGE \
828 /* These are a couple of extensions to the formats accecpted
829 by asm_fprintf:
830 %@ prints out ASM_COMMENT_START
831 %r prints out REGISTER_PREFIX reg_names[arg] */
832 #define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
833 case '@': \
834 fputs (ASM_COMMENT_START, FILE); \
835 break; \
837 case 'r': \
838 fputs (REGISTER_PREFIX, FILE); \
839 fputs (reg_names [va_arg (ARGS, int)], FILE); \
840 break;
842 /* Round X up to the nearest word. */
843 #define ROUND_UP(X) (((X) + 3) & ~3)
845 /* Convert fron bytes to ints. */
846 #define NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
848 /* The number of (integer) registers required to hold a quantity of type MODE. */
849 #define NUM_REGS(MODE) \
850 NUM_INTS (GET_MODE_SIZE (MODE))
852 /* The number of (integer) registers required to hold a quantity of TYPE MODE. */
853 #define NUM_REGS2(MODE, TYPE) \
854 NUM_INTS ((MODE) == BLKmode ? \
855 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
857 /* The number of (integer) argument register available. */
858 #define NUM_ARG_REGS 4
860 /* Return the regiser number of the N'th (integer) argument. */
861 #define ARG_REGISTER(N) (N - 1)
863 /* Register in which address to store a structure value
864 is passed to a function. */
865 #define STRUCT_VALUE_REGNUM ARG_REGISTER (1)
867 /* Specify the registers used for certain standard purposes.
868 The values of these macros are register numbers. */
870 /* The number of the last argument register. */
871 #define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
873 /* The number of the last "lo" register (thumb). */
874 #define LAST_LO_REGNUM 7
876 /* The native (Norcroft) Pascal compiler for the ARM passes the static chain
877 as an invisible last argument (possible since varargs don't exist in
878 Pascal), so the following is not true. */
879 #define STATIC_CHAIN_REGNUM (TARGET_ARM ? 8 : 9)
881 /* Define this to be where the real frame pointer is if it is not possible to
882 work out the offset between the frame pointer and the automatic variables
883 until after register allocation has taken place. FRAME_POINTER_REGNUM
884 should point to a special register that we will make sure is eliminated.
886 For the Thumb we have another problem. The TPCS defines the frame pointer
887 as r11, and GCC belives that it is always possible to use the frame pointer
888 as base register for addressing purposes. (See comments in
889 find_reloads_address()). But - the Thumb does not allow high registers,
890 including r11, to be used as base address registers. Hence our problem.
892 The solution used here, and in the old thumb port is to use r7 instead of
893 r11 as the hard frame pointer and to have special code to generate
894 backtrace structures on the stack (if required to do so via a command line
895 option) using r11. This is the only 'user visable' use of r11 as a frame
896 pointer. */
897 #define ARM_HARD_FRAME_POINTER_REGNUM 11
898 #define THUMB_HARD_FRAME_POINTER_REGNUM 7
899 #define HARD_FRAME_POINTER_REGNUM (TARGET_ARM ? ARM_HARD_FRAME_POINTER_REGNUM : THUMB_HARD_FRAME_POINTER_REGNUM)
900 #define FP_REGNUM HARD_FRAME_POINTER_REGNUM
902 /* Scratch register - used in all kinds of places, eg trampolines. */
903 #define IP_REGNUM 12
905 /* Register to use for pushing function arguments. */
906 #define STACK_POINTER_REGNUM 13
907 #define SP_REGNUM STACK_POINTER_REGNUM
909 /* Register which holds return address from a subroutine call. */
910 #define LR_REGNUM 14
912 /* Define this if the program counter is overloaded on a register. */
913 #define PC_REGNUM 15
915 /* The number of the last ARM (integer) register. */
916 #define LAST_ARM_REGNUM 15
918 /* ARM floating pointer registers. */
919 #define FIRST_ARM_FP_REGNUM 16
920 #define LAST_ARM_FP_REGNUM 23
922 /* Internal, so that we don't need to refer to a raw number */
923 #define CC_REGNUM 24
925 /* Base register for access to local variables of the function. */
926 #define FRAME_POINTER_REGNUM 25
928 /* Base register for access to arguments of the function. */
929 #define ARG_POINTER_REGNUM 26
931 /* The number of hard registers is 16 ARM + 8 FPU + 1 CC + 1 SFP. */
932 #define FIRST_PSEUDO_REGISTER 27
934 /* Value should be nonzero if functions must have frame pointers.
935 Zero means the frame pointer need not be set up (and parms may be accessed
936 via the stack pointer) in functions that seem suitable.
937 If we have to have a frame pointer we might as well make use of it.
938 APCS says that the frame pointer does not need to be pushed in leaf
939 functions, or simple tail call functions. */
940 #define FRAME_POINTER_REQUIRED \
941 (current_function_has_nonlocal_label \
942 || (TARGET_ARM && TARGET_APCS_FRAME && ! leaf_function_p ()))
944 /* Return number of consecutive hard regs needed starting at reg REGNO
945 to hold something of mode MODE.
946 This is ordinarily the length in words of a value of mode MODE
947 but can be less for certain modes in special long registers.
949 On the ARM regs are UNITS_PER_WORD bits wide; FPU regs can hold any FP
950 mode. */
951 #define HARD_REGNO_NREGS(REGNO, MODE) \
952 ((TARGET_ARM \
953 && REGNO >= FIRST_ARM_FP_REGNUM \
954 && REGNO != FRAME_POINTER_REGNUM \
955 && REGNO != ARG_POINTER_REGNUM) \
956 ? 1 : NUM_REGS (MODE))
958 /* Value is 1 if hard register REGNO can hold a value of machine-mode MODE.
959 This is TRUE for ARM regs since they can hold anything, and TRUE for FPU
960 regs holding FP.
961 For the Thumb we only allow values bigger than SImode in registers 0 - 6,
962 so that there is always a second lo register available to hold the upper
963 part of the value. Probably we ought to ensure that the register is the
964 start of an even numbered register pair. */
965 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
966 (TARGET_ARM ? \
967 ((GET_MODE_CLASS (MODE) == MODE_CC) ? (REGNO == CC_REGNUM) : \
968 ( REGNO <= LAST_ARM_REGNUM \
969 || REGNO == FRAME_POINTER_REGNUM \
970 || REGNO == ARG_POINTER_REGNUM \
971 || GET_MODE_CLASS (MODE) == MODE_FLOAT)) \
973 ((GET_MODE_CLASS (MODE) == MODE_CC) ? (REGNO == CC_REGNUM) : \
974 (NUM_REGS (MODE) < 2 || REGNO < LAST_LO_REGNUM)))
976 /* Value is 1 if it is a good idea to tie two pseudo registers
977 when one has mode MODE1 and one has mode MODE2.
978 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
979 for any hard reg, then this must be 0 for correct output. */
980 #define MODES_TIEABLE_P(MODE1, MODE2) \
981 (GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2))
983 /* The order in which register should be allocated. It is good to use ip
984 since no saving is required (though calls clobber it) and it never contains
985 function parameters. It is quite good to use lr since other calls may
986 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
987 least likely to contain a function parameter; in addition results are
988 returned in r0. */
989 #define REG_ALLOC_ORDER \
991 3, 2, 1, 0, 12, 14, 4, 5, \
992 6, 7, 8, 10, 9, 11, 13, 15, \
993 16, 17, 18, 19, 20, 21, 22, 23, \
994 24, 25, 26 \
997 /* Register and constant classes. */
999 /* Register classes: used to be simple, just all ARM regs or all FPU regs
1000 Now that the Thumb is involved it has become more compilcated. */
1001 enum reg_class
1003 NO_REGS,
1004 FPU_REGS,
1005 LO_REGS,
1006 STACK_REG,
1007 BASE_REGS,
1008 HI_REGS,
1009 CC_REG,
1010 GENERAL_REGS,
1011 ALL_REGS,
1012 LIM_REG_CLASSES
1015 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1017 /* Give names of register classes as strings for dump file. */
1018 #define REG_CLASS_NAMES \
1020 "NO_REGS", \
1021 "FPU_REGS", \
1022 "LO_REGS", \
1023 "STACK_REG", \
1024 "BASE_REGS", \
1025 "HI_REGS", \
1026 "CC_REG", \
1027 "GENERAL_REGS", \
1028 "ALL_REGS", \
1031 /* Define which registers fit in which classes.
1032 This is an initializer for a vector of HARD_REG_SET
1033 of length N_REG_CLASSES. */
1034 #define REG_CLASS_CONTENTS \
1036 { 0x0000000 }, /* NO_REGS */ \
1037 { 0x0FF0000 }, /* FPU_REGS */ \
1038 { 0x00000FF }, /* LO_REGS */ \
1039 { 0x0002000 }, /* STACK_REG */ \
1040 { 0x00020FF }, /* BASE_REGS */ \
1041 { 0x000FF00 }, /* HI_REGS */ \
1042 { 0x1000000 }, /* CC_REG */ \
1043 { 0x200FFFF }, /* GENERAL_REGS */ \
1044 { 0x2FFFFFF } /* ALL_REGS */ \
1047 /* The same information, inverted:
1048 Return the class number of the smallest class containing
1049 reg number REGNO. This could be a conditional expression
1050 or could index an array. */
1051 #define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
1053 /* The class value for index registers, and the one for base regs. */
1054 #define INDEX_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
1055 #define BASE_REG_CLASS (TARGET_THUMB ? BASE_REGS : GENERAL_REGS)
1057 /* When SMALL_REGISTER_CLASSES is nonzero, the compiler allows
1058 registers explicitly used in the rtl to be used as spill registers
1059 but prevents the compiler from extending the lifetime of these
1060 registers. */
1061 #define SMALL_REGISTER_CLASSES TARGET_THUMB
1063 /* Get reg_class from a letter such as appears in the machine description.
1064 We only need constraint `f' for FPU_REGS (`r' == GENERAL_REGS) for the
1065 ARM, but several more letters for the Thumb. */
1066 #define REG_CLASS_FROM_LETTER(C) \
1067 ( (C) == 'f' ? FPU_REGS \
1068 : (C) == 'l' ? (TARGET_ARM ? GENERAL_REGS : LO_REGS) \
1069 : TARGET_ARM ? NO_REGS \
1070 : (C) == 'h' ? HI_REGS \
1071 : (C) == 'b' ? BASE_REGS \
1072 : (C) == 'k' ? STACK_REG \
1073 : (C) == 'c' ? CC_REG \
1074 : NO_REGS)
1076 /* The letters I, J, K, L and M in a register constraint string
1077 can be used to stand for particular ranges of immediate operands.
1078 This macro defines what the ranges are.
1079 C is the letter, and VALUE is a constant value.
1080 Return 1 if VALUE is in the range specified by C.
1081 I: immediate arithmetic operand (i.e. 8 bits shifted as required).
1082 J: valid indexing constants.
1083 K: ~value ok in rhs argument of data operand.
1084 L: -value ok in rhs argument of data operand.
1085 M: 0..32, or a power of 2 (for shifts, or mult done by shift). */
1086 #define CONST_OK_FOR_ARM_LETTER(VALUE, C) \
1087 ((C) == 'I' ? const_ok_for_arm (VALUE) : \
1088 (C) == 'J' ? ((VALUE) < 4096 && (VALUE) > -4096) : \
1089 (C) == 'K' ? (const_ok_for_arm (~(VALUE))) : \
1090 (C) == 'L' ? (const_ok_for_arm (-(VALUE))) : \
1091 (C) == 'M' ? (((VALUE >= 0 && VALUE <= 32)) \
1092 || (((VALUE) & ((VALUE) - 1)) == 0)) \
1093 : 0)
1095 #define CONST_OK_FOR_THUMB_LETTER(VAL, C) \
1096 ((C) == 'I' ? (unsigned HOST_WIDE_INT) (VAL) < 256 : \
1097 (C) == 'J' ? (VAL) > -256 && (VAL) < 0 : \
1098 (C) == 'K' ? thumb_shiftable_const (VAL) : \
1099 (C) == 'L' ? (VAL) > -8 && (VAL) < 8 : \
1100 (C) == 'M' ? ((unsigned HOST_WIDE_INT) (VAL) < 1024 \
1101 && ((VAL) & 3) == 0) : \
1102 (C) == 'N' ? ((unsigned HOST_WIDE_INT) (VAL) < 32) : \
1103 (C) == 'O' ? ((VAL) >= -508 && (VAL) <= 508) \
1104 : 0)
1106 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
1107 (TARGET_ARM ? \
1108 CONST_OK_FOR_ARM_LETTER (VALUE, C) : CONST_OK_FOR_THUMB_LETTER (VALUE, C))
1110 /* Constant letter 'G' for the FPU immediate constants.
1111 'H' means the same constant negated. */
1112 #define CONST_DOUBLE_OK_FOR_ARM_LETTER(X, C) \
1113 ((C) == 'G' ? const_double_rtx_ok_for_fpu (X) : \
1114 (C) == 'H' ? neg_const_double_rtx_ok_for_fpu (X) : 0)
1116 #define CONST_DOUBLE_OK_FOR_LETTER_P(X, C) \
1117 (TARGET_ARM ? \
1118 CONST_DOUBLE_OK_FOR_ARM_LETTER (X, C) : 0)
1120 /* For the ARM, `Q' means that this is a memory operand that is just
1121 an offset from a register.
1122 `S' means any symbol that has the SYMBOL_REF_FLAG set or a CONSTANT_POOL
1123 address. This means that the symbol is in the text segment and can be
1124 accessed without using a load. */
1126 #define EXTRA_CONSTRAINT_ARM(OP, C) \
1127 ((C) == 'Q' ? GET_CODE (OP) == MEM && GET_CODE (XEXP (OP, 0)) == REG : \
1128 (C) == 'R' ? (GET_CODE (OP) == MEM \
1129 && GET_CODE (XEXP (OP, 0)) == SYMBOL_REF \
1130 && CONSTANT_POOL_ADDRESS_P (XEXP (OP, 0))) : \
1131 (C) == 'S' ? (optimize > 0 && CONSTANT_ADDRESS_P (OP)) \
1132 : 0)
1134 #define EXTRA_CONSTRAINT_THUMB(X, C) \
1135 ((C) == 'Q' ? (GET_CODE (X) == MEM \
1136 && GET_CODE (XEXP (X, 0)) == LABEL_REF) : 0)
1138 #define EXTRA_CONSTRAINT(X, C) \
1139 (TARGET_ARM ? \
1140 EXTRA_CONSTRAINT_ARM (X, C) : EXTRA_CONSTRAINT_THUMB (X, C))
1142 /* Given an rtx X being reloaded into a reg required to be
1143 in class CLASS, return the class of reg to actually use.
1144 In general this is just CLASS, but for the Thumb we prefer
1145 a LO_REGS class or a subset. */
1146 #define PREFERRED_RELOAD_CLASS(X, CLASS) \
1147 (TARGET_ARM ? (CLASS) : \
1148 ((CLASS) == BASE_REGS ? (CLASS) : LO_REGS))
1150 /* Must leave BASE_REGS reloads alone */
1151 #define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1152 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1153 ? ((true_regnum (X) == -1 ? LO_REGS \
1154 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1155 : NO_REGS)) \
1156 : NO_REGS)
1158 #define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1159 ((CLASS) != LO_REGS \
1160 ? ((true_regnum (X) == -1 ? LO_REGS \
1161 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1162 : NO_REGS)) \
1163 : NO_REGS)
1165 /* Return the register class of a scratch register needed to copy IN into
1166 or out of a register in CLASS in MODE. If it can be done directly,
1167 NO_REGS is returned. */
1168 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1169 (TARGET_ARM ? \
1170 (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
1171 ? GENERAL_REGS : NO_REGS) \
1172 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
1174 /* If we need to load shorts byte-at-a-time, then we need a scratch. */
1175 #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1176 (TARGET_ARM ? \
1177 (((MODE) == HImode && ! arm_arch4 && TARGET_MMU_TRAPS \
1178 && (GET_CODE (X) == MEM \
1179 || ((GET_CODE (X) == REG || GET_CODE (X) == SUBREG) \
1180 && true_regnum (X) == -1))) \
1181 ? GENERAL_REGS : NO_REGS) \
1182 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X))
1184 /* Try a machine-dependent way of reloading an illegitimate address
1185 operand. If we find one, push the reload and jump to WIN. This
1186 macro is used in only one place: `find_reloads_address' in reload.c.
1188 For the ARM, we wish to handle large displacements off a base
1189 register by splitting the addend across a MOV and the mem insn.
1190 This can cut the number of reloads needed. */
1191 #define ARM_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND, WIN) \
1192 do \
1194 if (GET_CODE (X) == PLUS \
1195 && GET_CODE (XEXP (X, 0)) == REG \
1196 && REGNO (XEXP (X, 0)) < FIRST_PSEUDO_REGISTER \
1197 && REG_MODE_OK_FOR_BASE_P (XEXP (X, 0), MODE) \
1198 && GET_CODE (XEXP (X, 1)) == CONST_INT) \
1200 HOST_WIDE_INT val = INTVAL (XEXP (X, 1)); \
1201 HOST_WIDE_INT low, high; \
1203 if (MODE == DImode || (TARGET_SOFT_FLOAT && MODE == DFmode)) \
1204 low = ((val & 0xf) ^ 0x8) - 0x8; \
1205 else if (MODE == SImode \
1206 || (MODE == SFmode && TARGET_SOFT_FLOAT) \
1207 || ((MODE == HImode || MODE == QImode) && ! arm_arch4)) \
1208 /* Need to be careful, -4096 is not a valid offset. */ \
1209 low = val >= 0 ? (val & 0xfff) : -((-val) & 0xfff); \
1210 else if ((MODE == HImode || MODE == QImode) && arm_arch4) \
1211 /* Need to be careful, -256 is not a valid offset. */ \
1212 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1213 else if (GET_MODE_CLASS (MODE) == MODE_FLOAT \
1214 && TARGET_HARD_FLOAT) \
1215 /* Need to be careful, -1024 is not a valid offset. */ \
1216 low = val >= 0 ? (val & 0x3ff) : -((-val) & 0x3ff); \
1217 else \
1218 break; \
1220 high = ((((val - low) & (unsigned long)0xffffffff) \
1221 ^ (unsigned long)0x80000000) \
1222 - (unsigned long)0x80000000); \
1223 /* Check for overflow or zero */ \
1224 if (low == 0 || high == 0 || (high + low != val)) \
1225 break; \
1227 /* Reload the high part into a base reg; leave the low part \
1228 in the mem. */ \
1229 X = gen_rtx_PLUS (GET_MODE (X), \
1230 gen_rtx_PLUS (GET_MODE (X), XEXP (X, 0), \
1231 GEN_INT (high)), \
1232 GEN_INT (low)); \
1233 push_reload (XEXP (X, 0), NULL_RTX, &XEXP (X, 0), NULL_PTR, \
1234 BASE_REG_CLASS, GET_MODE (X), VOIDmode, 0, 0, \
1235 OPNUM, TYPE); \
1236 goto WIN; \
1239 while (0)
1241 /* ??? If an HImode FP+large_offset address is converted to an HImode
1242 SP+large_offset address, then reload won't know how to fix it. It sees
1243 only that SP isn't valid for HImode, and so reloads the SP into an index
1244 register, but the resulting address is still invalid because the offset
1245 is too big. We fix it here instead by reloading the entire address. */
1246 /* We could probably achieve better results by defining PROMOTE_MODE to help
1247 cope with the variances between the Thumb's signed and unsigned byte and
1248 halfword load instructions. */
1249 #define THUMB_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1251 if (GET_CODE (X) == PLUS \
1252 && GET_MODE_SIZE (MODE) < 4 \
1253 && GET_CODE (XEXP (X, 0)) == REG \
1254 && XEXP (X, 0) == stack_pointer_rtx \
1255 && GET_CODE (XEXP (X, 1)) == CONST_INT \
1256 && ! LEGITIMATE_OFFSET (MODE, INTVAL (XEXP (X, 1)))) \
1258 rtx orig_X = X; \
1259 X = copy_rtx (X); \
1260 push_reload (orig_X, NULL_RTX, &X, NULL_PTR, \
1261 BASE_REG_CLASS, \
1262 Pmode, VOIDmode, 0, 0, OPNUM, TYPE); \
1263 goto WIN; \
1267 #define LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1268 if (TARGET_ARM) \
1269 ARM_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN); \
1270 else \
1271 THUMB_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN)
1273 /* Return the maximum number of consecutive registers
1274 needed to represent mode MODE in a register of class CLASS.
1275 ARM regs are UNITS_PER_WORD bits while FPU regs can hold any FP mode */
1276 #define CLASS_MAX_NREGS(CLASS, MODE) \
1277 ((CLASS) == FPU_REGS ? 1 : NUM_REGS (MODE))
1279 /* Moves between FPU_REGS and GENERAL_REGS are two memory insns. */
1280 #define REGISTER_MOVE_COST(FROM, TO) \
1281 (TARGET_ARM ? \
1282 ((FROM) == FPU_REGS && (TO) != FPU_REGS ? 20 : \
1283 (FROM) != FPU_REGS && (TO) == FPU_REGS ? 20 : 2) \
1285 ((FROM) == HI_REGS || (TO) == HI_REGS) ? 4 : 2)
1287 /* Stack layout; function entry, exit and calling. */
1289 /* Define this if pushing a word on the stack
1290 makes the stack pointer a smaller address. */
1291 #define STACK_GROWS_DOWNWARD 1
1293 /* Define this if the nominal address of the stack frame
1294 is at the high-address end of the local variables;
1295 that is, each additional local variable allocated
1296 goes at a more negative offset in the frame. */
1297 #define FRAME_GROWS_DOWNWARD 1
1299 /* Offset within stack frame to start allocating local variables at.
1300 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1301 first local allocated. Otherwise, it is the offset to the BEGINNING
1302 of the first local allocated. */
1303 #define STARTING_FRAME_OFFSET 0
1305 /* If we generate an insn to push BYTES bytes,
1306 this says how many the stack pointer really advances by. */
1307 /* The push insns do not do this rounding implicitly.
1308 So don't define this. */
1309 /* #define PUSH_ROUNDING(NPUSHED) ROUND_UP (NPUSHED) */
1311 /* Define this if the maximum size of all the outgoing args is to be
1312 accumulated and pushed during the prologue. The amount can be
1313 found in the variable current_function_outgoing_args_size. */
1314 #define ACCUMULATE_OUTGOING_ARGS 1
1316 /* Offset of first parameter from the argument pointer register value. */
1317 #define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
1319 /* Value is the number of byte of arguments automatically
1320 popped when returning from a subroutine call.
1321 FUNDECL is the declaration node of the function (as a tree),
1322 FUNTYPE is the data type of the function (as a tree),
1323 or for a library call it is an identifier node for the subroutine name.
1324 SIZE is the number of bytes of arguments passed on the stack.
1326 On the ARM, the caller does not pop any of its arguments that were passed
1327 on the stack. */
1328 #define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) 0
1330 /* Define how to find the value returned by a library function
1331 assuming the value has mode MODE. */
1332 #define LIBCALL_VALUE(MODE) \
1333 (TARGET_ARM && TARGET_HARD_FLOAT && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1334 ? gen_rtx_REG (MODE, FIRST_ARM_FP_REGNUM) \
1335 : gen_rtx_REG (MODE, ARG_REGISTER (1)))
1337 /* Define how to find the value returned by a function.
1338 VALTYPE is the data type of the value (as a tree).
1339 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1340 otherwise, FUNC is 0. */
1341 #define FUNCTION_VALUE(VALTYPE, FUNC) \
1342 LIBCALL_VALUE (TYPE_MODE (VALTYPE))
1344 /* 1 if N is a possible register number for a function value.
1345 On the ARM, only r0 and f0 can return results. */
1346 #define FUNCTION_VALUE_REGNO_P(REGNO) \
1347 ((REGNO) == ARG_REGISTER (1) \
1348 || (TARGET_ARM && ((REGNO) == FIRST_ARM_FP_REGNUM) && TARGET_HARD_FLOAT))
1350 /* How large values are returned */
1351 /* A C expression which can inhibit the returning of certain function values
1352 in registers, based on the type of value. */
1353 #define RETURN_IN_MEMORY(TYPE) arm_return_in_memory (TYPE)
1355 /* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1356 values must be in memory. On the ARM, they need only do so if larger
1357 than a word, or if they contain elements offset from zero in the struct. */
1358 #define DEFAULT_PCC_STRUCT_RETURN 0
1360 /* Flags for the call/call_value rtl operations set up by function_arg. */
1361 #define CALL_NORMAL 0x00000000 /* No special processing. */
1362 #define CALL_LONG 0x00000001 /* Always call indirect. */
1363 #define CALL_SHORT 0x00000002 /* Never call indirect. */
1365 /* A C structure for machine-specific, per-function data. This is added
1366 to the cfun structure. */
1367 struct machine_function
1369 /* Records __builtin_return address. */
1370 struct rtx_def *ra_rtx;
1371 /* Additionsl stack adjustment in __builtin_eh_throw. */
1372 struct rtx_def *eh_epilogue_sp_ofs;
1373 /* Records if LR has to be saved for far jumps. */
1374 int far_jump_used;
1375 /* Records if ARG_POINTER was ever live. */
1376 int arg_pointer_live;
1379 /* A C type for declaring a variable that is used as the first argument of
1380 `FUNCTION_ARG' and other related values. For some target machines, the
1381 type `int' suffices and can hold the number of bytes of argument so far. */
1382 typedef struct
1384 /* This is the number of registers of arguments scanned so far. */
1385 int nregs;
1386 /* One of CALL_NORMAL, CALL_LONG or CALL_SHORT . */
1387 int call_cookie;
1388 } CUMULATIVE_ARGS;
1390 /* Define where to put the arguments to a function.
1391 Value is zero to push the argument on the stack,
1392 or a hard register in which to store the argument.
1394 MODE is the argument's machine mode.
1395 TYPE is the data type of the argument (as a tree).
1396 This is null for libcalls where that information may
1397 not be available.
1398 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1399 the preceding args and about the function being called.
1400 NAMED is nonzero if this argument is a named parameter
1401 (otherwise it is an extra parameter matching an ellipsis).
1403 On the ARM, normally the first 16 bytes are passed in registers r0-r3; all
1404 other arguments are passed on the stack. If (NAMED == 0) (which happens
1405 only in assign_parms, since SETUP_INCOMING_VARARGS is defined), say it is
1406 passed in the stack (function_prologue will indeed make it pass in the
1407 stack if necessary). */
1408 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1409 arm_function_arg (&(CUM), (MODE), (TYPE), (NAMED))
1411 /* For an arg passed partly in registers and partly in memory,
1412 this is the number of registers used.
1413 For args passed entirely in registers or entirely in memory, zero. */
1414 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
1415 ( NUM_ARG_REGS > (CUM).nregs \
1416 && (NUM_ARG_REGS < ((CUM).nregs + NUM_REGS2 (MODE, TYPE))) \
1417 ? NUM_ARG_REGS - (CUM).nregs : 0)
1419 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1420 for a call to a function whose data type is FNTYPE.
1421 For a library call, FNTYPE is 0.
1422 On the ARM, the offset starts at 0. */
1423 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT) \
1424 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (INDIRECT))
1426 /* Update the data in CUM to advance over an argument
1427 of mode MODE and data type TYPE.
1428 (TYPE is null for libcalls where that information may not be available.) */
1429 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1430 (CUM).nregs += NUM_REGS2 (MODE, TYPE)
1432 /* 1 if N is a possible register number for function argument passing.
1433 On the ARM, r0-r3 are used to pass args. */
1434 #define FUNCTION_ARG_REGNO_P(REGNO) \
1435 ((REGNO) >= 0 && (REGNO) <= 3)
1437 /* Perform any actions needed for a function that is receiving a variable
1438 number of arguments. CUM is as above. MODE and TYPE are the mode and type
1439 of the current parameter. PRETEND_SIZE is a variable that should be set to
1440 the amount of stack that must be pushed by the prolog to pretend that our
1441 caller pushed it.
1443 Normally, this macro will push all remaining incoming registers on the
1444 stack and set PRETEND_SIZE to the length of the registers pushed.
1446 On the ARM, PRETEND_SIZE is set in order to have the prologue push the last
1447 named arg and all anonymous args onto the stack.
1448 XXX I know the prologue shouldn't be pushing registers, but it is faster
1449 that way. */
1450 #define SETUP_INCOMING_VARARGS(CUM, MODE, TYPE, PRETEND_SIZE, NO_RTL) \
1452 extern int current_function_anonymous_args; \
1453 current_function_anonymous_args = 1; \
1454 if ((CUM).nregs < NUM_ARG_REGS) \
1455 (PRETEND_SIZE) = (NUM_ARG_REGS - (CUM).nregs) * UNITS_PER_WORD; \
1458 /* Generate assembly output for the start of a function. */
1459 #define FUNCTION_PROLOGUE(STREAM, SIZE) \
1460 do \
1462 if (TARGET_ARM) \
1463 output_arm_prologue (STREAM, SIZE); \
1464 else \
1465 output_thumb_prologue (STREAM); \
1467 while (0)
1469 /* If your target environment doesn't prefix user functions with an
1470 underscore, you may wish to re-define this to prevent any conflicts.
1471 e.g. AOF may prefix mcount with an underscore. */
1472 #ifndef ARM_MCOUNT_NAME
1473 #define ARM_MCOUNT_NAME "*mcount"
1474 #endif
1476 /* Call the function profiler with a given profile label. The Acorn
1477 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1478 On the ARM the full profile code will look like:
1479 .data
1481 .word 0
1482 .text
1483 mov ip, lr
1484 bl mcount
1485 .word LP1
1487 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1488 will output the .text section.
1490 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
1491 ``prof'' doesn't seem to mind about this! */
1492 #define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
1494 char temp[20]; \
1495 rtx sym; \
1497 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
1498 IP_REGNUM, LR_REGNUM); \
1499 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1500 fputc ('\n', STREAM); \
1501 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
1502 sym = gen_rtx (SYMBOL_REF, Pmode, temp); \
1503 ASM_OUTPUT_INT (STREAM, sym); \
1506 #define THUMB_FUNCTION_PROFILER(STREAM, LABELNO) \
1508 fprintf (STREAM, "\tmov\\tip, lr\n"); \
1509 fprintf (STREAM, "\tbl\tmcount\n"); \
1510 fprintf (STREAM, "\t.word\tLP%d\n", LABELNO); \
1513 #define FUNCTION_PROFILER(STREAM, LABELNO) \
1514 if (TARGET_ARM) \
1515 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1516 else \
1517 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
1519 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1520 the stack pointer does not matter. The value is tested only in
1521 functions that have frame pointers.
1522 No definition is equivalent to always zero.
1524 On the ARM, the function epilogue recovers the stack pointer from the
1525 frame. */
1526 #define EXIT_IGNORE_STACK 1
1528 /* Generate the assembly code for function exit. */
1529 #define FUNCTION_EPILOGUE(STREAM, SIZE) \
1530 output_func_epilogue (SIZE)
1532 /* Determine if the epilogue should be output as RTL.
1533 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
1534 #define USE_RETURN_INSN(ISCOND) \
1535 (TARGET_ARM ? use_return_insn (ISCOND) : 0)
1537 /* Definitions for register eliminations.
1539 This is an array of structures. Each structure initializes one pair
1540 of eliminable registers. The "from" register number is given first,
1541 followed by "to". Eliminations of the same "from" register are listed
1542 in order of preference.
1544 We have two registers that can be eliminated on the ARM. First, the
1545 arg pointer register can often be eliminated in favor of the stack
1546 pointer register. Secondly, the pseudo frame pointer register can always
1547 be eliminated; it is replaced with either the stack or the real frame
1548 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
1549 because the defintion of HARD_FRAME_POINTER_REGNUM is not a constant. */
1551 #define ELIMINABLE_REGS \
1552 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1553 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1554 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1555 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1556 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1557 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1558 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
1560 /* Given FROM and TO register numbers, say whether this elimination is
1561 allowed. Frame pointer elimination is automatically handled.
1563 All eliminations are permissible. Note that ARG_POINTER_REGNUM and
1564 HARD_FRAME_POINTER_REGNUM are in fact the same thing. If we need a frame
1565 pointer, we must eliminate FRAME_POINTER_REGNUM into
1566 HARD_FRAME_POINTER_REGNUM and not into STACK_POINTER_REGNUM or
1567 ARG_POINTER_REGNUM. */
1568 #define CAN_ELIMINATE(FROM, TO) \
1569 (((TO) == FRAME_POINTER_REGNUM && (FROM) == ARG_POINTER_REGNUM) ? 0 : \
1570 ((TO) == STACK_POINTER_REGNUM && frame_pointer_needed) ? 0 : \
1571 ((TO) == ARM_HARD_FRAME_POINTER_REGNUM && TARGET_THUMB) ? 0 : \
1572 ((TO) == THUMB_HARD_FRAME_POINTER_REGNUM && TARGET_ARM) ? 0 : \
1575 /* Define the offset between two registers, one to be eliminated, and the
1576 other its replacement, at the start of a routine. */
1577 #define ARM_INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1579 int volatile_func = arm_volatile_func (); \
1580 if ((FROM) == ARG_POINTER_REGNUM && (TO) == HARD_FRAME_POINTER_REGNUM)\
1581 (OFFSET) = 0; \
1582 else if ((FROM) == FRAME_POINTER_REGNUM \
1583 && (TO) == STACK_POINTER_REGNUM) \
1584 (OFFSET) = current_function_outgoing_args_size \
1585 + ROUND_UP (get_frame_size ()); \
1586 else \
1588 int regno; \
1589 int offset = 12; \
1590 int saved_hard_reg = 0; \
1592 if (! volatile_func) \
1594 for (regno = 0; regno <= 10; regno++) \
1595 if (regs_ever_live[regno] && ! call_used_regs[regno]) \
1596 saved_hard_reg = 1, offset += 4; \
1597 if (! TARGET_APCS_FRAME \
1598 && ! frame_pointer_needed \
1599 && regs_ever_live[HARD_FRAME_POINTER_REGNUM] \
1600 && ! call_used_regs[HARD_FRAME_POINTER_REGNUM]) \
1601 saved_hard_reg = 1, offset += 4; \
1602 /* PIC register is a fixed reg, so call_used_regs set. */ \
1603 if (flag_pic && regs_ever_live[PIC_OFFSET_TABLE_REGNUM]) \
1604 saved_hard_reg = 1, offset += 4; \
1605 for (regno = FIRST_ARM_FP_REGNUM; \
1606 regno <= LAST_ARM_FP_REGNUM; regno++) \
1607 if (regs_ever_live[regno] && ! call_used_regs[regno]) \
1608 offset += 12; \
1610 if ((FROM) == FRAME_POINTER_REGNUM) \
1611 (OFFSET) = - offset; \
1612 else \
1614 if (! frame_pointer_needed) \
1615 offset -= 16; \
1616 if (! volatile_func \
1617 && (regs_ever_live[LR_REGNUM] || saved_hard_reg)) \
1618 offset += 4; \
1619 offset += current_function_outgoing_args_size; \
1620 (OFFSET) = ROUND_UP (get_frame_size ()) + offset; \
1625 /* Note: This macro must match the code in thumb_function_prologue(). */
1626 #define THUMB_INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1628 (OFFSET) = 0; \
1629 if ((FROM) == ARG_POINTER_REGNUM) \
1631 int count_regs = 0; \
1632 int regno; \
1633 for (regno = 8; regno < 13; regno ++) \
1634 if (regs_ever_live[regno] && ! call_used_regs[regno]) \
1635 count_regs ++; \
1636 if (count_regs) \
1637 (OFFSET) += 4 * count_regs; \
1638 count_regs = 0; \
1639 for (regno = 0; regno <= LAST_LO_REGNUM; regno ++) \
1640 if (regs_ever_live[regno] && ! call_used_regs[regno]) \
1641 count_regs ++; \
1642 if (count_regs || ! leaf_function_p () || thumb_far_jump_used_p (0))\
1643 (OFFSET) += 4 * (count_regs + 1); \
1644 if (TARGET_BACKTRACE) \
1646 if ((count_regs & 0xFF) == 0 && (regs_ever_live[3] != 0)) \
1647 (OFFSET) += 20; \
1648 else \
1649 (OFFSET) += 16; \
1652 if ((TO) == STACK_POINTER_REGNUM) \
1654 (OFFSET) += current_function_outgoing_args_size; \
1655 (OFFSET) += ROUND_UP (get_frame_size ()); \
1659 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1660 if (TARGET_ARM) \
1661 ARM_INITIAL_ELIMINATION_OFFSET (FROM, TO, OFFSET) \
1662 else \
1663 THUMB_INITIAL_ELIMINATION_OFFSET (FROM, TO, OFFSET)
1665 /* Special case handling of the location of arguments passed on the stack. */
1666 #define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
1668 /* Initialize data used by insn expanders. This is called from insn_emit,
1669 once for every function before code is generated. */
1670 #define INIT_EXPANDERS arm_init_expanders ()
1672 /* Output assembler code for a block containing the constant parts
1673 of a trampoline, leaving space for the variable parts.
1675 On the ARM, (if r8 is the static chain regnum, and remembering that
1676 referencing pc adds an offset of 8) the trampoline looks like:
1677 ldr r8, [pc, #0]
1678 ldr pc, [pc]
1679 .word static chain value
1680 .word function's address
1681 ??? FIXME: When the trampoline returns, r8 will be clobbered. */
1682 #define ARM_TRAMPOLINE_TEMPLATE(FILE) \
1684 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1685 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1686 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1687 PC_REGNUM, PC_REGNUM); \
1688 ASM_OUTPUT_INT (FILE, const0_rtx); \
1689 ASM_OUTPUT_INT (FILE, const0_rtx); \
1692 /* On the Thumb we always switch into ARM mode to execute the trampoline.
1693 Why - because it is easier. This code will always be branched to via
1694 a BX instruction and since the compiler magically generates the address
1695 of the function the linker has no opportunity to ensure that the
1696 bottom bit is set. Thus the processor will be in ARM mode when it
1697 reaches this code. So we duplicate the ARM trampoline code and add
1698 a switch into Thumb mode as well. */
1699 #define THUMB_TRAMPOLINE_TEMPLATE(FILE) \
1701 fprintf (FILE, "\t.code 32\n"); \
1702 fprintf (FILE, ".Ltrampoline_start:\n"); \
1703 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1704 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1705 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1706 IP_REGNUM, PC_REGNUM); \
1707 asm_fprintf (FILE, "\torr\t%r, %r, #1\n", \
1708 IP_REGNUM, IP_REGNUM); \
1709 asm_fprintf (FILE, "\tbx\t%r\n", IP_REGNUM); \
1710 fprintf (FILE, "\t.word\t0\n"); \
1711 fprintf (FILE, "\t.word\t0\n"); \
1712 fprintf (FILE, "\t.code 16\n"); \
1715 #define TRAMPOLINE_TEMPLATE(FILE) \
1716 if (TARGET_ARM) \
1717 ARM_TRAMPOLINE_TEMPLATE (FILE) \
1718 else \
1719 THUMB_TRAMPOLINE_TEMPLATE (FILE)
1721 /* Length in units of the trampoline for entering a nested function. */
1722 #define TRAMPOLINE_SIZE (TARGET_ARM ? 16 : 24)
1724 /* Alignment required for a trampoline in units. */
1725 #define TRAMPOLINE_ALIGN 4
1727 /* Emit RTL insns to initialize the variable parts of a trampoline.
1728 FNADDR is an RTX for the address of the function's pure code.
1729 CXT is an RTX for the static chain value for the function. */
1730 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1732 emit_move_insn \
1733 (gen_rtx_MEM (SImode, plus_constant (TRAMP, TARGET_ARM ? 8 : 16)), CXT); \
1734 emit_move_insn \
1735 (gen_rtx_MEM (SImode, plus_constant (TRAMP, TARGET_ARM ? 12 : 20)), FNADDR); \
1739 /* Addressing modes, and classification of registers for them. */
1740 #define HAVE_POST_INCREMENT 1
1741 #define HAVE_PRE_INCREMENT TARGET_ARM
1742 #define HAVE_POST_DECREMENT TARGET_ARM
1743 #define HAVE_PRE_DECREMENT TARGET_ARM
1745 /* Macros to check register numbers against specific register classes. */
1747 /* These assume that REGNO is a hard or pseudo reg number.
1748 They give nonzero only if REGNO is a hard reg of the suitable class
1749 or a pseudo reg currently allocated to a suitable hard reg.
1750 Since they use reg_renumber, they are safe only once reg_renumber
1751 has been allocated, which happens in local-alloc.c. */
1752 #define TEST_REGNO(R, TEST, VALUE) \
1753 ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
1755 /* On the ARM, don't allow the pc to be used. */
1756 #define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1757 (TARGET_THUMB ? \
1758 ( TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1759 || (GET_MODE_SIZE (MODE) >= 4 \
1760 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM))) \
1761 :( \
1762 TEST_REGNO (REGNO, <, PC_REGNUM) \
1763 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1764 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM)))
1766 /* This is like REGNO_MODE_OF_FOR_BASE_P, except that in Thumb mode
1767 the stack pointer is always acceptable, hence the passing of SImode */
1768 #define REGNO_OK_FOR_BASE_P(REGNO) \
1769 REGNO_MODE_OK_FOR_BASE_P (REGNO, SImode)
1771 /* We play tricks with REGNO_MODE_OK... here, so that for ARM the macros
1772 are the same, but for Thumb only registers 0 - 7 are OK. */
1773 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1774 REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode)
1776 /* Maximum number of registers that can appear in a valid memory address.
1777 Shifts in addresses can't be by a register. */
1778 #define MAX_REGS_PER_ADDRESS 2
1780 /* Recognize any constant value that is a valid address. */
1781 /* XXX We can address any constant, eventually... */
1783 #ifdef AOF_ASSEMBLER
1785 #define CONSTANT_ADDRESS_P(X) \
1786 (GET_CODE (X) == SYMBOL_REF && CONSTANT_POOL_ADDRESS_P (X))
1788 #else
1790 #define CONSTANT_ADDRESS_P(X) \
1791 (GET_CODE (X) == SYMBOL_REF \
1792 && (CONSTANT_POOL_ADDRESS_P (X) \
1793 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
1795 #endif /* AOF_ASSEMBLER */
1797 /* Nonzero if the constant value X is a legitimate general operand.
1798 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE.
1800 On the ARM, allow any integer (invalid ones are removed later by insn
1801 patterns), nice doubles and symbol_refs which refer to the function's
1802 constant pool XXX.
1804 When generating pic allow anything. */
1805 #define ARM_LEGITIMATE_CONSTANT_P(X) (flag_pic || ! label_mentioned_p (X))
1807 #define THUMB_LEGITIMATE_CONSTANT_P(X) \
1808 ( GET_CODE (X) == CONST_INT \
1809 || GET_CODE (X) == CONST_DOUBLE \
1810 || CONSTANT_ADDRESS_P (X))
1812 #define LEGITIMATE_CONSTANT_P(X) \
1813 (TARGET_ARM ? ARM_LEGITIMATE_CONSTANT_P (X) : THUMB_LEGITIMATE_CONSTANT_P (X))
1815 /* Special characters prefixed to function names
1816 in order to encode attribute like information.
1817 Note, '@' and '*' have already been taken. */
1818 #define SHORT_CALL_FLAG_CHAR '^'
1819 #define LONG_CALL_FLAG_CHAR '#'
1821 #define ENCODED_SHORT_CALL_ATTR_P(SYMBOL_NAME) \
1822 (*(SYMBOL_NAME) == SHORT_CALL_FLAG_CHAR)
1824 #define ENCODED_LONG_CALL_ATTR_P(SYMBOL_NAME) \
1825 (*(SYMBOL_NAME) == LONG_CALL_FLAG_CHAR)
1827 #ifndef SUBTARGET_NAME_ENCODING_LENGTHS
1828 #define SUBTARGET_NAME_ENCODING_LENGTHS
1829 #endif
1831 /* This is a C fragement for the inside of a switch statement.
1832 Each case label should return the number of characters to
1833 be stripped from the start of a function's name, if that
1834 name starts with the indicated character. */
1835 #define ARM_NAME_ENCODING_LENGTHS \
1836 case SHORT_CALL_FLAG_CHAR: return 1; \
1837 case LONG_CALL_FLAG_CHAR: return 1; \
1838 case '*': return 1; \
1839 SUBTARGET_NAME_ENCODING_LENGTHS
1841 /* This has to be handled by a function because more than part of the
1842 ARM backend uses funciton name prefixes to encode attributes. */
1843 #define STRIP_NAME_ENCODING(VAR, SYMBOL_NAME) \
1844 (VAR) = arm_strip_name_encoding (SYMBOL_NAME)
1846 /* This is how to output a reference to a user-level label named NAME.
1847 `assemble_name' uses this. */
1848 #define ASM_OUTPUT_LABELREF(FILE, NAME) \
1849 fprintf (FILE, "%s%s", USER_LABEL_PREFIX, arm_strip_name_encoding (NAME))
1851 /* If we are referencing a function that is weak then encode a long call
1852 flag in the function name, otherwise if the function is static or
1853 or known to be defined in this file then encode a short call flag.
1854 This macro is used inside the ENCODE_SECTION macro. */
1855 #define ARM_ENCODE_CALL_TYPE(decl) \
1856 if (TREE_CODE (decl) == FUNCTION_DECL) \
1858 if (DECL_WEAK (decl)) \
1859 arm_encode_call_attribute (decl, LONG_CALL_FLAG_CHAR); \
1860 else if (! TREE_PUBLIC (decl)) \
1861 arm_encode_call_attribute (decl, SHORT_CALL_FLAG_CHAR); \
1864 /* Symbols in the text segment can be accessed without indirecting via the
1865 constant pool; it may take an extra binary operation, but this is still
1866 faster than indirecting via memory. Don't do this when not optimizing,
1867 since we won't be calculating al of the offsets necessary to do this
1868 simplification. */
1869 /* This doesn't work with AOF syntax, since the string table may be in
1870 a different AREA. */
1871 #ifndef AOF_ASSEMBLER
1872 #define ENCODE_SECTION_INFO(decl) \
1874 if (optimize > 0 && TREE_CONSTANT (decl) \
1875 && (!flag_writable_strings || TREE_CODE (decl) != STRING_CST)) \
1877 rtx rtl = (TREE_CODE_CLASS (TREE_CODE (decl)) != 'd' \
1878 ? TREE_CST_RTL (decl) : DECL_RTL (decl)); \
1879 SYMBOL_REF_FLAG (XEXP (rtl, 0)) = 1; \
1881 ARM_ENCODE_CALL_TYPE (decl) \
1883 #else
1884 #define ENCODE_SECTION_INFO(decl) \
1886 ARM_ENCODE_CALL_TYPE (decl) \
1888 #endif
1890 #define ARM_DECLARE_FUNCTION_SIZE(STREAM, NAME, DECL) \
1891 arm_encode_call_attribute (DECL, SHORT_CALL_FLAG_CHAR)
1893 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1894 and check its validity for a certain class.
1895 We have two alternate definitions for each of them.
1896 The usual definition accepts all pseudo regs; the other rejects
1897 them unless they have been allocated suitable hard regs.
1898 The symbol REG_OK_STRICT causes the latter definition to be used. */
1899 #ifndef REG_OK_STRICT
1901 #define REG_MODE_OK_FOR_BASE_P(X, MODE) \
1902 (TARGET_THUMB ? \
1903 ( REGNO (X) <= LAST_LO_REGNUM \
1904 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1905 || (GET_MODE_SIZE (MODE) >= 4 \
1906 && (REGNO (X) == STACK_POINTER_REGNUM \
1907 || (X) == hard_frame_pointer_rtx \
1908 || (X) == arg_pointer_rtx))) \
1909 :( \
1910 REGNO (X) <= LAST_ARM_REGNUM \
1911 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1912 || REGNO (X) == FRAME_POINTER_REGNUM \
1913 || REGNO (X) == ARG_POINTER_REGNUM))
1915 /* Nonzero if X is a hard reg that can be used as a base reg
1916 or if it is a pseudo reg. */
1917 #define REG_OK_FOR_BASE_P(X) \
1918 REG_MODE_OK_FOR_BASE_P (X, SImode)
1920 /* Nonzero if X is a hard reg that can be used as an index
1921 or if it is a pseudo reg. On the Thumb, the stack pointer
1922 is not suitable. */
1923 #define REG_OK_FOR_INDEX_P(X) \
1924 REG_MODE_OK_FOR_BASE_P (X, QImode)
1926 /* Just like REG_OK_FOR_BASE_P except that we also allow the PC. */
1927 #define REG_OK_FOR_PRE_POST_P(X) \
1928 (REG_OK_FOR_BASE_P (X) || REGNO(X) == PC_REGNUM)
1930 #else /* REG_OK_STRICT */
1932 /* Nonzero if X is a hard reg that can be used as a base reg. */
1933 #define REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
1935 /* Nonzero if X is a hard reg that can be used as an index. */
1936 #define REG_OK_FOR_INDEX_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
1938 /* Just like REG_OK_FOR_BASE_P except that we also allow the PC. */
1939 #define REG_OK_FOR_PRE_POST_P(X) \
1940 (REG_OK_FOR_BASE_P (X) || TEST_REGNO (REGNO (X), ==, PC_REGNUM))
1942 #endif /* REG_OK_STRICT */
1944 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1945 that is a valid memory address for an instruction.
1946 The MODE argument is the machine mode for the MEM expression
1947 that wants to use this address.
1949 The other macros defined here are used only in GO_IF_LEGITIMATE_ADDRESS. */
1951 /* --------------------------------arm version----------------------------- */
1952 #define BASE_REGISTER_RTX_P(X) \
1953 (GET_CODE (X) == REG && REG_OK_FOR_BASE_P (X))
1955 #define INDEX_REGISTER_RTX_P(X) \
1956 (GET_CODE (X) == REG && REG_OK_FOR_INDEX_P (X))
1958 /* A C statement (sans semicolon) to jump to LABEL for legitimate index RTXs
1959 used by the macro GO_IF_LEGITIMATE_ADDRESS. Floating point indices can
1960 only be small constants. */
1961 #define GO_IF_LEGITIMATE_INDEX(MODE, BASE_REGNO, INDEX, LABEL) \
1962 do \
1964 HOST_WIDE_INT range; \
1965 enum rtx_code code = GET_CODE (INDEX); \
1967 if (TARGET_HARD_FLOAT && GET_MODE_CLASS (MODE) == MODE_FLOAT) \
1969 if (code == CONST_INT && INTVAL (INDEX) < 1024 \
1970 && INTVAL (INDEX) > -1024 \
1971 && (INTVAL (INDEX) & 3) == 0) \
1972 goto LABEL; \
1974 else \
1976 if (INDEX_REGISTER_RTX_P (INDEX) && GET_MODE_SIZE (MODE) <= 4) \
1977 goto LABEL; \
1978 if (GET_MODE_SIZE (MODE) <= 4 && code == MULT \
1979 && (! arm_arch4 || (MODE) != HImode)) \
1981 rtx xiop0 = XEXP (INDEX, 0); \
1982 rtx xiop1 = XEXP (INDEX, 1); \
1983 if (INDEX_REGISTER_RTX_P (xiop0) \
1984 && power_of_two_operand (xiop1, SImode)) \
1985 goto LABEL; \
1986 if (INDEX_REGISTER_RTX_P (xiop1) \
1987 && power_of_two_operand (xiop0, SImode)) \
1988 goto LABEL; \
1990 if (GET_MODE_SIZE (MODE) <= 4 \
1991 && (code == LSHIFTRT || code == ASHIFTRT \
1992 || code == ASHIFT || code == ROTATERT) \
1993 && (! arm_arch4 || (MODE) != HImode)) \
1995 rtx op = XEXP (INDEX, 1); \
1996 if (INDEX_REGISTER_RTX_P (XEXP (INDEX, 0)) \
1997 && GET_CODE (op) == CONST_INT && INTVAL (op) > 0 \
1998 && INTVAL (op) <= 31) \
1999 goto LABEL; \
2001 /* NASTY: Since this limits the addressing of unsigned byte loads */ \
2002 range = ((MODE) == HImode || (MODE) == QImode) \
2003 ? (arm_arch4 ? 256 : 4095) : 4096; \
2004 if (code == CONST_INT && INTVAL (INDEX) < range \
2005 && INTVAL (INDEX) > -range) \
2006 goto LABEL; \
2009 while (0)
2011 /* Jump to LABEL if X is a valid address RTX. This must also take
2012 REG_OK_STRICT into account when deciding about valid registers, but it uses
2013 the above macros so we are in luck. Allow REG, REG+REG, REG+INDEX,
2014 INDEX+REG, REG-INDEX, and non floating SYMBOL_REF to the constant pool.
2015 Allow REG-only and AUTINC-REG if handling TImode or HImode. Other symbol
2016 refs must be forced though a static cell to ensure addressability. */
2017 #define ARM_GO_IF_LEGITIMATE_ADDRESS(MODE, X, LABEL) \
2019 if (BASE_REGISTER_RTX_P (X)) \
2020 goto LABEL; \
2021 else if ((GET_CODE (X) == POST_INC || GET_CODE (X) == PRE_DEC) \
2022 && GET_CODE (XEXP (X, 0)) == REG \
2023 && REG_OK_FOR_PRE_POST_P (XEXP (X, 0))) \
2024 goto LABEL; \
2025 else if (GET_MODE_SIZE (MODE) >= 4 && reload_completed \
2026 && (GET_CODE (X) == LABEL_REF \
2027 || (GET_CODE (X) == CONST \
2028 && GET_CODE (XEXP ((X), 0)) == PLUS \
2029 && GET_CODE (XEXP (XEXP ((X), 0), 0)) == LABEL_REF \
2030 && GET_CODE (XEXP (XEXP ((X), 0), 1)) == CONST_INT)))\
2031 goto LABEL; \
2032 else if ((MODE) == TImode) \
2034 else if ((MODE) == DImode || (TARGET_SOFT_FLOAT && (MODE) == DFmode)) \
2036 if (GET_CODE (X) == PLUS && BASE_REGISTER_RTX_P (XEXP (X, 0)) \
2037 && GET_CODE (XEXP (X, 1)) == CONST_INT) \
2039 HOST_WIDE_INT val = INTVAL (XEXP (X, 1)); \
2040 if (val == 4 || val == -4 || val == -8) \
2041 goto LABEL; \
2044 else if (GET_CODE (X) == PLUS) \
2046 rtx xop0 = XEXP (X, 0); \
2047 rtx xop1 = XEXP (X, 1); \
2049 if (BASE_REGISTER_RTX_P (xop0)) \
2050 GO_IF_LEGITIMATE_INDEX (MODE, REGNO (xop0), xop1, LABEL); \
2051 else if (BASE_REGISTER_RTX_P (xop1)) \
2052 GO_IF_LEGITIMATE_INDEX (MODE, REGNO (xop1), xop0, LABEL); \
2054 /* Reload currently can't handle MINUS, so disable this for now */ \
2055 /* else if (GET_CODE (X) == MINUS) \
2057 rtx xop0 = XEXP (X,0); \
2058 rtx xop1 = XEXP (X,1); \
2060 if (BASE_REGISTER_RTX_P (xop0)) \
2061 GO_IF_LEGITIMATE_INDEX (MODE, -1, xop1, LABEL); \
2062 } */ \
2063 else if (GET_MODE_CLASS (MODE) != MODE_FLOAT \
2064 && GET_CODE (X) == SYMBOL_REF \
2065 && CONSTANT_POOL_ADDRESS_P (X) \
2066 && ! (flag_pic \
2067 && symbol_mentioned_p (get_pool_constant (X)))) \
2068 goto LABEL; \
2069 else if ((GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_DEC) \
2070 && (GET_MODE_SIZE (MODE) <= 4) \
2071 && GET_CODE (XEXP (X, 0)) == REG \
2072 && REG_OK_FOR_PRE_POST_P (XEXP (X, 0))) \
2073 goto LABEL; \
2076 /* ---------------------thumb version----------------------------------*/
2077 #define LEGITIMATE_OFFSET(MODE, VAL) \
2078 (GET_MODE_SIZE (MODE) == 1 ? ((unsigned HOST_WIDE_INT) (VAL) < 32) \
2079 : GET_MODE_SIZE (MODE) == 2 ? ((unsigned HOST_WIDE_INT) (VAL) < 64 \
2080 && ((VAL) & 1) == 0) \
2081 : ((VAL) >= 0 && ((VAL) + GET_MODE_SIZE (MODE)) <= 128 \
2082 && ((VAL) & 3) == 0))
2084 /* The AP may be eliminated to either the SP or the FP, so we use the
2085 least common denominator, e.g. SImode, and offsets from 0 to 64. */
2087 /* ??? Verify whether the above is the right approach. */
2089 /* ??? Also, the FP may be eliminated to the SP, so perhaps that
2090 needs special handling also. */
2092 /* ??? Look at how the mips16 port solves this problem. It probably uses
2093 better ways to solve some of these problems. */
2095 /* Although it is not incorrect, we don't accept QImode and HImode
2096 addresses based on the frame pointer or arg pointer until the reload pass starts.
2097 This is so that eliminating such addresses into stack based ones
2098 won't produce impossible code. */
2099 #define THUMB_GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
2101 /* ??? Not clear if this is right. Experiment. */ \
2102 if (GET_MODE_SIZE (MODE) < 4 \
2103 && ! (reload_in_progress || reload_completed) \
2104 && ( reg_mentioned_p (frame_pointer_rtx, X) \
2105 || reg_mentioned_p (arg_pointer_rtx, X) \
2106 || reg_mentioned_p (virtual_incoming_args_rtx, X) \
2107 || reg_mentioned_p (virtual_outgoing_args_rtx, X) \
2108 || reg_mentioned_p (virtual_stack_dynamic_rtx, X) \
2109 || reg_mentioned_p (virtual_stack_vars_rtx, X))) \
2111 /* Accept any base register. SP only in SImode or larger. */ \
2112 else if (GET_CODE (X) == REG && REG_MODE_OK_FOR_BASE_P (X, MODE)) \
2113 goto WIN; \
2114 /* This is PC relative data before MACHINE_DEPENDENT_REORG runs. */ \
2115 else if (GET_MODE_SIZE (MODE) >= 4 && CONSTANT_P (X) \
2116 && CONSTANT_POOL_ADDRESS_P (X) && ! flag_pic) \
2117 goto WIN; \
2118 /* This is PC relative data after MACHINE_DEPENDENT_REORG runs. */ \
2119 else if (GET_MODE_SIZE (MODE) >= 4 && reload_completed \
2120 && (GET_CODE (X) == LABEL_REF \
2121 || (GET_CODE (X) == CONST \
2122 && GET_CODE (XEXP (X, 0)) == PLUS \
2123 && GET_CODE (XEXP (XEXP (X, 0), 0)) == LABEL_REF \
2124 && GET_CODE (XEXP (XEXP (X, 0), 1)) == CONST_INT))) \
2125 goto WIN; \
2126 /* Post-inc indexing only supported for SImode and larger. */ \
2127 else if (GET_CODE (X) == POST_INC && GET_MODE_SIZE (MODE) >= 4 \
2128 && GET_CODE (XEXP (X, 0)) == REG \
2129 && REG_OK_FOR_INDEX_P (XEXP (X, 0))) \
2130 goto WIN; \
2131 else if (GET_CODE (X) == PLUS) \
2133 /* REG+REG address can be any two index registers. */ \
2134 /* We disallow FRAME+REG addressing since we know that FRAME \
2135 will be replaced with STACK, and SP relative addressing only \
2136 permits SP+OFFSET. */ \
2137 if (GET_MODE_SIZE (MODE) <= 4 \
2138 && GET_CODE (XEXP (X, 0)) == REG \
2139 && GET_CODE (XEXP (X, 1)) == REG \
2140 && XEXP (X, 0) != frame_pointer_rtx \
2141 && XEXP (X, 1) != frame_pointer_rtx \
2142 && XEXP (X, 0) != virtual_stack_vars_rtx \
2143 && XEXP (X, 1) != virtual_stack_vars_rtx \
2144 && REG_OK_FOR_INDEX_P (XEXP (X, 0)) \
2145 && REG_OK_FOR_INDEX_P (XEXP (X, 1))) \
2146 goto WIN; \
2147 /* REG+const has 5-7 bit offset for non-SP registers. */ \
2148 else if (GET_CODE (XEXP (X, 0)) == REG \
2149 && (REG_OK_FOR_INDEX_P (XEXP (X, 0)) \
2150 || XEXP (X, 0) == arg_pointer_rtx) \
2151 && GET_CODE (XEXP (X, 1)) == CONST_INT \
2152 && LEGITIMATE_OFFSET (MODE, INTVAL (XEXP (X, 1)))) \
2153 goto WIN; \
2154 /* REG+const has 10 bit offset for SP, but only SImode and \
2155 larger is supported. */ \
2156 /* ??? Should probably check for DI/DFmode overflow here \
2157 just like GO_IF_LEGITIMATE_OFFSET does. */ \
2158 else if (GET_CODE (XEXP (X, 0)) == REG \
2159 && REGNO (XEXP (X, 0)) == STACK_POINTER_REGNUM \
2160 && GET_MODE_SIZE (MODE) >= 4 \
2161 && GET_CODE (XEXP (X, 1)) == CONST_INT \
2162 && ((unsigned HOST_WIDE_INT) INTVAL (XEXP (X, 1)) \
2163 + GET_MODE_SIZE (MODE)) <= 1024 \
2164 && (INTVAL (XEXP (X, 1)) & 3) == 0) \
2165 goto WIN; \
2166 else if (GET_CODE (XEXP (X, 0)) == REG \
2167 && REGNO (XEXP (X, 0)) == FRAME_POINTER_REGNUM \
2168 && GET_MODE_SIZE (MODE) >= 4 \
2169 && GET_CODE (XEXP (X, 1)) == CONST_INT \
2170 && (INTVAL (XEXP (X, 1)) & 3) == 0) \
2171 goto WIN; \
2173 else if (GET_MODE_CLASS (MODE) != MODE_FLOAT \
2174 && GET_CODE (X) == SYMBOL_REF \
2175 && CONSTANT_POOL_ADDRESS_P (X) \
2176 && ! (flag_pic \
2177 && symbol_mentioned_p (get_pool_constant (X)))) \
2178 goto WIN; \
2181 /* ------------------------------------------------------------------- */
2182 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
2183 if (TARGET_ARM) \
2184 ARM_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN) \
2185 else /* if (TARGET_THUMB) */ \
2186 THUMB_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN)
2187 /* ------------------------------------------------------------------- */
2189 /* Try machine-dependent ways of modifying an illegitimate address
2190 to be legitimate. If we find one, return the new, valid address.
2191 This macro is used in only one place: `memory_address' in explow.c.
2193 OLDX is the address as it was before break_out_memory_refs was called.
2194 In some cases it is useful to look at this to decide what needs to be done.
2196 MODE and WIN are passed so that this macro can use
2197 GO_IF_LEGITIMATE_ADDRESS.
2199 It is always safe for this macro to do nothing. It exists to recognize
2200 opportunities to optimize the output.
2202 On the ARM, try to convert [REG, #BIGCONST]
2203 into ADD BASE, REG, #UPPERCONST and [BASE, #VALIDCONST],
2204 where VALIDCONST == 0 in case of TImode. */
2205 #define ARM_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2207 if (GET_CODE (X) == PLUS) \
2209 rtx xop0 = XEXP (X, 0); \
2210 rtx xop1 = XEXP (X, 1); \
2212 if (CONSTANT_P (xop0) && ! symbol_mentioned_p (xop0)) \
2213 xop0 = force_reg (SImode, xop0); \
2214 if (CONSTANT_P (xop1) && ! symbol_mentioned_p (xop1)) \
2215 xop1 = force_reg (SImode, xop1); \
2216 if (BASE_REGISTER_RTX_P (xop0) && GET_CODE (xop1) == CONST_INT) \
2218 HOST_WIDE_INT n, low_n; \
2219 rtx base_reg, val; \
2220 n = INTVAL (xop1); \
2222 if (MODE == DImode || (TARGET_SOFT_FLOAT && MODE == DFmode)) \
2224 low_n = n & 0x0f; \
2225 n &= ~0x0f; \
2226 if (low_n > 4) \
2228 n += 16; \
2229 low_n -= 16; \
2232 else \
2234 low_n = ((MODE) == TImode ? 0 \
2235 : n >= 0 ? (n & 0xfff) : -((-n) & 0xfff)); \
2236 n -= low_n; \
2238 base_reg = gen_reg_rtx (SImode); \
2239 val = force_operand (gen_rtx_PLUS (SImode, xop0, \
2240 GEN_INT (n)), NULL_RTX); \
2241 emit_move_insn (base_reg, val); \
2242 (X) = (low_n == 0 ? base_reg \
2243 : gen_rtx_PLUS (SImode, base_reg, GEN_INT (low_n))); \
2245 else if (xop0 != XEXP (X, 0) || xop1 != XEXP (x, 1)) \
2246 (X) = gen_rtx_PLUS (SImode, xop0, xop1); \
2248 else if (GET_CODE (X) == MINUS) \
2250 rtx xop0 = XEXP (X, 0); \
2251 rtx xop1 = XEXP (X, 1); \
2253 if (CONSTANT_P (xop0)) \
2254 xop0 = force_reg (SImode, xop0); \
2255 if (CONSTANT_P (xop1) && ! symbol_mentioned_p (xop1)) \
2256 xop1 = force_reg (SImode, xop1); \
2257 if (xop0 != XEXP (X, 0) || xop1 != XEXP (X, 1)) \
2258 (X) = gen_rtx_MINUS (SImode, xop0, xop1); \
2260 if (flag_pic) \
2261 (X) = legitimize_pic_address (OLDX, MODE, NULL_RTX); \
2262 if (memory_address_p (MODE, X)) \
2263 goto WIN; \
2266 #define THUMB_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2267 if (flag_pic) \
2268 (X) = legitimize_pic_address (OLDX, MODE, NULL_RTX);
2270 #define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2271 if (TARGET_ARM) \
2272 ARM_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN) \
2273 else \
2274 THUMB_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN)
2276 /* Go to LABEL if ADDR (a legitimate address expression)
2277 has an effect that depends on the machine mode it is used for. */
2278 #define ARM_GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2280 if ( GET_CODE (ADDR) == PRE_DEC || GET_CODE (ADDR) == POST_DEC \
2281 || GET_CODE (ADDR) == PRE_INC || GET_CODE (ADDR) == POST_INC) \
2282 goto LABEL; \
2285 /* Nothing helpful to do for the Thumb */
2286 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2287 if (TARGET_ARM) \
2288 ARM_GO_IF_MODE_DEPENDENT_ADDRESS (ADDR, LABEL)
2291 /* Specify the machine mode that this machine uses
2292 for the index in the tablejump instruction. */
2293 #define CASE_VECTOR_MODE Pmode
2295 /* Define as C expression which evaluates to nonzero if the tablejump
2296 instruction expects the table to contain offsets from the address of the
2297 table.
2298 Do not define this if the table should contain absolute addresses. */
2299 /* #define CASE_VECTOR_PC_RELATIVE 1 */
2301 /* Specify the tree operation to be used to convert reals to integers. */
2302 #define IMPLICIT_FIX_EXPR FIX_ROUND_EXPR
2304 /* This is the kind of divide that is easiest to do in the general case. */
2305 #define EASY_DIV_EXPR TRUNC_DIV_EXPR
2307 /* signed 'char' is most compatible, but RISC OS wants it unsigned.
2308 unsigned is probably best, but may break some code. */
2309 #ifndef DEFAULT_SIGNED_CHAR
2310 #define DEFAULT_SIGNED_CHAR 0
2311 #endif
2313 /* Don't cse the address of the function being compiled. */
2314 #define NO_RECURSIVE_FUNCTION_CSE 1
2316 /* Max number of bytes we can move from memory to memory
2317 in one reasonably fast instruction. */
2318 #define MOVE_MAX 4
2320 /* Define if operations between registers always perform the operation
2321 on the full register even if a narrower mode is specified. */
2322 #define WORD_REGISTER_OPERATIONS
2324 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2325 will either zero-extend or sign-extend. The value of this macro should
2326 be the code that says which one of the two operations is implicitly
2327 done, NIL if none. */
2328 #define LOAD_EXTEND_OP(MODE) \
2329 (TARGET_THUMB ? ZERO_EXTEND : \
2330 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
2331 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : NIL)))
2333 /* Define this if zero-extension is slow (more than one real instruction).
2334 On the ARM, it is more than one instruction only if not fetching from
2335 memory. */
2336 /* #define SLOW_ZERO_EXTEND */
2338 /* Nonzero if access to memory by bytes is slow and undesirable. */
2339 #define SLOW_BYTE_ACCESS 0
2341 #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
2343 /* Immediate shift counts are truncated by the output routines (or was it
2344 the assembler?). Shift counts in a register are truncated by ARM. Note
2345 that the native compiler puts too large (> 32) immediate shift counts
2346 into a register and shifts by the register, letting the ARM decide what
2347 to do instead of doing that itself. */
2348 /* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
2349 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
2350 On the arm, Y in a register is used modulo 256 for the shift. Only for
2351 rotates is modulo 32 used. */
2352 /* #define SHIFT_COUNT_TRUNCATED 1 */
2354 /* All integers have the same format so truncation is easy. */
2355 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
2357 /* Calling from registers is a massive pain. */
2358 #define NO_FUNCTION_CSE 1
2360 /* Chars and shorts should be passed as ints. */
2361 #define PROMOTE_PROTOTYPES 1
2363 /* The machine modes of pointers and functions */
2364 #define Pmode SImode
2365 #define FUNCTION_MODE Pmode
2367 #define ARM_FRAME_RTX(X) \
2368 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
2369 || (X) == arg_pointer_rtx)
2371 #define DEFAULT_RTX_COSTS(X, CODE, OUTER_CODE) \
2372 return arm_rtx_costs (X, CODE, OUTER_CODE);
2374 /* Moves to and from memory are quite expensive */
2375 #define MEMORY_MOVE_COST(M, CLASS, IN) \
2376 (TARGET_ARM ? 10 : \
2377 ((GET_MODE_SIZE (M) < 4 ? 8 : 2 * GET_MODE_SIZE (M)) \
2378 * (CLASS == LO_REGS ? 1 : 2)))
2380 /* All address computations that can be done are free, but rtx cost returns
2381 the same for practically all of them. So we weight the different types
2382 of address here in the order (most pref first):
2383 PRE/POST_INC/DEC, SHIFT or NON-INT sum, INT sum, REG, MEM or LABEL. */
2384 #define ARM_ADDRESS_COST(X) \
2385 (10 - ((GET_CODE (X) == MEM || GET_CODE (X) == LABEL_REF \
2386 || GET_CODE (X) == SYMBOL_REF) \
2387 ? 0 \
2388 : ((GET_CODE (X) == PRE_INC || GET_CODE (X) == PRE_DEC \
2389 || GET_CODE (X) == POST_INC || GET_CODE (X) == POST_DEC) \
2390 ? 10 \
2391 : (((GET_CODE (X) == PLUS || GET_CODE (X) == MINUS) \
2392 ? 6 + (GET_CODE (XEXP (X, 1)) == CONST_INT ? 2 \
2393 : ((GET_RTX_CLASS (GET_CODE (XEXP (X, 0))) == '2' \
2394 || GET_RTX_CLASS (GET_CODE (XEXP (X, 0))) == 'c' \
2395 || GET_RTX_CLASS (GET_CODE (XEXP (X, 1))) == '2' \
2396 || GET_RTX_CLASS (GET_CODE (XEXP (X, 1))) == 'c') \
2397 ? 1 : 0)) \
2398 : 4)))))
2400 #define THUMB_ADDRESS_COST(X) \
2401 ((GET_CODE (X) == REG \
2402 || (GET_CODE (X) == PLUS && GET_CODE (XEXP (X, 0)) == REG \
2403 && GET_CODE (XEXP (X, 1)) == CONST_INT)) \
2404 ? 1 : 2)
2406 #define ADDRESS_COST(X) \
2407 (TARGET_ARM ? ARM_ADDRESS_COST (X) : THUMB_ADDRESS_COST (X))
2409 /* Try to generate sequences that don't involve branches, we can then use
2410 conditional instructions */
2411 #define BRANCH_COST \
2412 (TARGET_ARM ? 4 : (optimize > 1 ? 1 : 0))
2414 /* A C statement to update the variable COST based on the relationship
2415 between INSN that is dependent on DEP through dependence LINK. */
2416 #define ADJUST_COST(INSN, LINK, DEP, COST) \
2417 (COST) = arm_adjust_cost (INSN, LINK, DEP, COST)
2419 /* Position Independent Code. */
2420 /* We decide which register to use based on the compilation options and
2421 the assembler in use; this is more general than the APCS restriction of
2422 using sb (r9) all the time. */
2423 extern int arm_pic_register;
2425 /* Used when parsing command line option -mpic-register=. */
2426 extern const char * arm_pic_register_string;
2428 /* The register number of the register used to address a table of static
2429 data addresses in memory. */
2430 #define PIC_OFFSET_TABLE_REGNUM arm_pic_register
2432 #define FINALIZE_PIC arm_finalize_pic ()
2434 /* We can't directly access anything that contains a symbol,
2435 nor can we indirect via the constant pool. */
2436 #define LEGITIMATE_PIC_OPERAND_P(X) \
2437 ( ! symbol_mentioned_p (X) \
2438 && ! label_mentioned_p (X) \
2439 && (! CONSTANT_POOL_ADDRESS_P (X) \
2440 || ( ! symbol_mentioned_p (get_pool_constant (X)) \
2441 && ! label_mentioned_p (get_pool_constant (X)))))
2443 /* We need to know when we are making a constant pool; this determines
2444 whether data needs to be in the GOT or can be referenced via a GOT
2445 offset. */
2446 extern int making_const_table;
2448 /* If defined, a C expression whose value is nonzero if IDENTIFIER
2449 with arguments ARGS is a valid machine specific attribute for TYPE.
2450 The attributes in ATTRIBUTES have previously been assigned to TYPE. */
2451 #define VALID_MACHINE_TYPE_ATTRIBUTE(TYPE, ATTRIBUTES, NAME, ARGS) \
2452 (arm_valid_type_attribute_p (TYPE, ATTRIBUTES, NAME, ARGS))
2454 /* If defined, a C expression whose value is zero if the attributes on
2455 TYPE1 and TYPE2 are incompatible, one if they are compatible, and
2456 two if they are nearly compatible (which causes a warning to be
2457 generated). */
2458 #define COMP_TYPE_ATTRIBUTES(TYPE1, TYPE2) \
2459 (arm_comp_type_attributes (TYPE1, TYPE2))
2461 /* If defined, a C statement that assigns default attributes to newly
2462 defined TYPE. */
2463 #define SET_DEFAULT_TYPE_ATTRIBUTES(TYPE) \
2464 arm_set_default_type_attributes (TYPE)
2466 /* Handle pragmas for compatibility with Intel's compilers. */
2467 #define HANDLE_PRAGMA(GET, UNGET, NAME) arm_process_pragma (GET, UNGET, NAME)
2469 /* Condition code information. */
2470 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
2471 return the mode to be used for the comparison.
2472 CCFPEmode should be used with floating inequalities,
2473 CCFPmode should be used with floating equalities.
2474 CC_NOOVmode should be used with SImode integer equalities.
2475 CC_Zmode should be used if only the Z flag is set correctly
2476 CCmode should be used otherwise. */
2478 #define EXTRA_CC_MODES \
2479 CC(CC_NOOVmode, "CC_NOOV") \
2480 CC(CC_Zmode, "CC_Z") \
2481 CC(CC_SWPmode, "CC_SWP") \
2482 CC(CCFPmode, "CCFP") \
2483 CC(CCFPEmode, "CCFPE") \
2484 CC(CC_DNEmode, "CC_DNE") \
2485 CC(CC_DEQmode, "CC_DEQ") \
2486 CC(CC_DLEmode, "CC_DLE") \
2487 CC(CC_DLTmode, "CC_DLT") \
2488 CC(CC_DGEmode, "CC_DGE") \
2489 CC(CC_DGTmode, "CC_DGT") \
2490 CC(CC_DLEUmode, "CC_DLEU") \
2491 CC(CC_DLTUmode, "CC_DLTU") \
2492 CC(CC_DGEUmode, "CC_DGEU") \
2493 CC(CC_DGTUmode, "CC_DGTU") \
2494 CC(CC_Cmode, "CC_C")
2496 #define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
2498 #define REVERSIBLE_CC_MODE(MODE) ((MODE) != CCFPEmode)
2500 #define CANONICALIZE_COMPARISON(CODE, OP0, OP1) \
2501 do \
2503 if (GET_CODE (OP1) == CONST_INT \
2504 && ! (const_ok_for_arm (INTVAL (OP1)) \
2505 || (const_ok_for_arm (- INTVAL (OP1))))) \
2507 rtx const_op = OP1; \
2508 CODE = arm_canonicalize_comparison ((CODE), &const_op); \
2509 OP1 = const_op; \
2512 while (0)
2514 #define STORE_FLAG_VALUE 1
2518 /* Gcc puts the pool in the wrong place for ARM, since we can only
2519 load addresses a limited distance around the pc. We do some
2520 special munging to move the constant pool values to the correct
2521 point in the code. */
2522 #define MACHINE_DEPENDENT_REORG(INSN) \
2523 arm_reorg (INSN); \
2525 #undef ASM_APP_OFF
2526 #define ASM_APP_OFF (TARGET_THUMB ? "\t.code\t16\n" : "")
2528 /* Output an internal label definition. */
2529 #ifndef ASM_OUTPUT_INTERNAL_LABEL
2530 #define ASM_OUTPUT_INTERNAL_LABEL(STREAM, PREFIX, NUM) \
2531 do \
2533 char * s = (char *) alloca (40 + strlen (PREFIX)); \
2535 if (arm_ccfsm_state == 3 && arm_target_label == (NUM) \
2536 && !strcmp (PREFIX, "L")) \
2538 arm_ccfsm_state = 0; \
2539 arm_target_insn = NULL; \
2541 ASM_GENERATE_INTERNAL_LABEL (s, (PREFIX), (NUM)); \
2542 ASM_OUTPUT_LABEL (STREAM, s); \
2544 while (0)
2545 #endif
2547 /* Output a push or a pop instruction (only used when profiling). */
2548 #define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
2549 if (TARGET_ARM) \
2550 asm_fprintf (STREAM,"\tstmfd\t%r!,{%r}\n", \
2551 STACK_POINTER_REGNUM, REGNO); \
2552 else \
2553 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO)
2556 #define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
2557 if (TARGET_ARM) \
2558 asm_fprintf (STREAM, "\tldmfd\t%r!,{%r}\n", \
2559 STACK_POINTER_REGNUM, REGNO); \
2560 else \
2561 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO)
2563 /* This is how to output a label which precedes a jumptable. Since
2564 Thumb instructions are 2 bytes, we may need explicit alignment here. */
2565 #define ASM_OUTPUT_CASE_LABEL(FILE, PREFIX, NUM, JUMPTABLE) \
2566 do \
2568 if (TARGET_THUMB) \
2569 ASM_OUTPUT_ALIGN (FILE, 2); \
2570 ASM_OUTPUT_INTERNAL_LABEL (FILE, PREFIX, NUM); \
2572 while (0)
2574 #define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
2575 do \
2577 if (TARGET_THUMB) \
2579 if (is_called_in_ARM_mode (DECL)) \
2580 fprintf (STREAM, "\t.code 32\n") ; \
2581 else \
2582 fprintf (STREAM, "\t.thumb_func\n") ; \
2584 if (TARGET_POKE_FUNCTION_NAME) \
2585 arm_poke_function_name (STREAM, (char *) NAME); \
2587 while (0)
2589 /* For aliases of functions we use .thumb_set instead. */
2590 #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2591 do \
2593 char * LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2594 char * LABEL2 = IDENTIFIER_POINTER (DECL2); \
2596 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2598 fprintf (FILE, "\t.thumb_set "); \
2599 assemble_name (FILE, LABEL1); \
2600 fprintf (FILE, ","); \
2601 assemble_name (FILE, LABEL2); \
2602 fprintf (FILE, "\n"); \
2604 else \
2605 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2607 while (0)
2609 /* Target characters. */
2610 #define TARGET_BELL 007
2611 #define TARGET_BS 010
2612 #define TARGET_TAB 011
2613 #define TARGET_NEWLINE 012
2614 #define TARGET_VT 013
2615 #define TARGET_FF 014
2616 #define TARGET_CR 015
2618 /* Only perform branch elimination (by making instructions conditional) if
2619 we're optimising. Otherwise it's of no use anyway. */
2620 #define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2621 if (TARGET_ARM && optimize) \
2622 arm_final_prescan_insn (INSN); \
2623 else if (TARGET_THUMB) \
2624 thumb_final_prescan_insn (INSN)
2626 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
2627 (CODE == '@' || CODE == '|' \
2628 || (TARGET_ARM && (CODE == '?')) \
2629 || (TARGET_THUMB && (CODE == '_')))
2632 /* Output an operand of an instruction. */
2633 #define PRINT_OPERAND(STREAM, X, CODE) \
2634 arm_print_operand (STREAM, X, CODE)
2636 #define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2637 (HOST_BITS_PER_WIDE_INT <= 32 ? (x) \
2638 : (((x) & (unsigned HOST_WIDE_INT) 0xffffffff) | \
2639 (((x) & (unsigned HOST_WIDE_INT) 0x80000000) \
2640 ? ((~ (HOST_WIDE_INT) 0) \
2641 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
2642 : 0))))
2644 /* Output the address of an operand. */
2645 #define ARM_PRINT_OPERAND_ADDRESS(STREAM, X) \
2647 int is_minus = GET_CODE (X) == MINUS; \
2649 if (GET_CODE (X) == REG) \
2650 asm_fprintf (STREAM, "[%r, #0]", REGNO (X)); \
2651 else if (GET_CODE (X) == PLUS || is_minus) \
2653 rtx base = XEXP (X, 0); \
2654 rtx index = XEXP (X, 1); \
2655 HOST_WIDE_INT offset = 0; \
2656 if (GET_CODE (base) != REG) \
2658 /* Ensure that BASE is a register */ \
2659 /* (one of them must be). */ \
2660 rtx temp = base; \
2661 base = index; \
2662 index = temp; \
2664 switch (GET_CODE (index)) \
2666 case CONST_INT: \
2667 offset = INTVAL (index); \
2668 if (is_minus) \
2669 offset = -offset; \
2670 asm_fprintf (STREAM, "[%r, #%d]", \
2671 REGNO (base), offset); \
2672 break; \
2674 case REG: \
2675 asm_fprintf (STREAM, "[%r, %s%r]", \
2676 REGNO (base), is_minus ? "-" : "", \
2677 REGNO (index)); \
2678 break; \
2680 case MULT: \
2681 case ASHIFTRT: \
2682 case LSHIFTRT: \
2683 case ASHIFT: \
2684 case ROTATERT: \
2686 asm_fprintf (STREAM, "[%r, %s%r", \
2687 REGNO (base), is_minus ? "-" : "", \
2688 REGNO (XEXP (index, 0))); \
2689 arm_print_operand (STREAM, index, 'S'); \
2690 fputs ("]", STREAM); \
2691 break; \
2694 default: \
2695 abort(); \
2698 else if ( GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_INC\
2699 || GET_CODE (X) == PRE_DEC || GET_CODE (X) == POST_DEC)\
2701 extern int output_memory_reference_mode; \
2703 if (GET_CODE (XEXP (X, 0)) != REG) \
2704 abort (); \
2706 if (GET_CODE (X) == PRE_DEC || GET_CODE (X) == PRE_INC) \
2707 asm_fprintf (STREAM, "[%r, #%s%d]!", \
2708 REGNO (XEXP (X, 0)), \
2709 GET_CODE (X) == PRE_DEC ? "-" : "", \
2710 GET_MODE_SIZE (output_memory_reference_mode));\
2711 else \
2712 asm_fprintf (STREAM, "[%r], #%s%d", \
2713 REGNO (XEXP (X, 0)), \
2714 GET_CODE (X) == POST_DEC ? "-" : "", \
2715 GET_MODE_SIZE (output_memory_reference_mode));\
2717 else output_addr_const (STREAM, X); \
2720 #define THUMB_PRINT_OPERAND_ADDRESS(STREAM, X) \
2722 if (GET_CODE (X) == REG) \
2723 asm_fprintf (STREAM, "[%r]", REGNO (X)); \
2724 else if (GET_CODE (X) == POST_INC) \
2725 asm_fprintf (STREAM, "%r!", REGNO (XEXP (X, 0))); \
2726 else if (GET_CODE (X) == PLUS) \
2728 if (GET_CODE (XEXP (X, 1)) == CONST_INT) \
2729 asm_fprintf (STREAM, "[%r, #%d]", \
2730 REGNO (XEXP (X, 0)), \
2731 (int) INTVAL (XEXP (X, 1))); \
2732 else \
2733 asm_fprintf (STREAM, "[%r, %r]", \
2734 REGNO (XEXP (X, 0)), \
2735 REGNO (XEXP (X, 1))); \
2737 else \
2738 output_addr_const (STREAM, X); \
2741 #define PRINT_OPERAND_ADDRESS(STREAM, X) \
2742 if (TARGET_ARM) \
2743 ARM_PRINT_OPERAND_ADDRESS (STREAM, X) \
2744 else \
2745 THUMB_PRINT_OPERAND_ADDRESS (STREAM, X)
2747 /* Handles PIC addr specially */
2748 #define OUTPUT_INT_ADDR_CONST(STREAM, X) \
2750 if (flag_pic && GET_CODE (X) == CONST && is_pic (X)) \
2752 output_addr_const (STREAM, XEXP (XEXP (XEXP (X, 0), 0), 0)); \
2753 fputs (" - (", STREAM); \
2754 output_addr_const (STREAM, XEXP (XEXP (XEXP (X, 0), 1), 0)); \
2755 fputs (")", STREAM); \
2757 else \
2758 output_addr_const (STREAM, X); \
2760 /* Mark symbols as position independent. We only do this in the \
2761 .text segment, not in the .data segment. */ \
2762 if (NEED_GOT_RELOC && flag_pic && making_const_table && \
2763 (GET_CODE (X) == SYMBOL_REF || GET_CODE (X) == LABEL_REF)) \
2765 if (GET_CODE (X) == SYMBOL_REF && CONSTANT_POOL_ADDRESS_P (X)) \
2766 fprintf (STREAM, "(GOTOFF)"); \
2767 else if (GET_CODE (X) == LABEL_REF) \
2768 fprintf (STREAM, "(GOTOFF)"); \
2769 else \
2770 fprintf (STREAM, "(GOT)"); \
2774 /* Output code to add DELTA to the first argument, and then jump to FUNCTION.
2775 Used for C++ multiple inheritance. */
2776 #define ASM_OUTPUT_MI_THUNK(FILE, THUNK_FNDECL, DELTA, FUNCTION) \
2777 do \
2779 int mi_delta = (DELTA); \
2780 const char * mi_op = mi_delta < 0 ? "sub" : "add"; \
2781 int shift = 0; \
2782 int this_regno = (aggregate_value_p (TREE_TYPE (TREE_TYPE (FUNCTION))) \
2783 ? 1 : 0); \
2784 if (mi_delta < 0) \
2785 mi_delta = - mi_delta; \
2786 while (mi_delta != 0) \
2788 if ((mi_delta & (3 << shift)) == 0) \
2789 shift += 2; \
2790 else \
2792 asm_fprintf (FILE, "\t%s\t%r, %r, #%d\n", \
2793 mi_op, this_regno, this_regno, \
2794 mi_delta & (0xff << shift)); \
2795 mi_delta &= ~(0xff << shift); \
2796 shift += 8; \
2799 fputs ("\tb\t", FILE); \
2800 assemble_name (FILE, XSTR (XEXP (DECL_RTL (FUNCTION), 0), 0)); \
2801 if (NEED_PLT_RELOC) \
2802 fputs ("(PLT)", FILE); \
2803 fputc ('\n', FILE); \
2805 while (0)
2807 /* A C expression whose value is RTL representing the value of the return
2808 address for the frame COUNT steps up from the current frame. */
2810 #define RETURN_ADDR_RTX(COUNT, FRAME) \
2811 arm_return_addr (COUNT, FRAME)
2813 /* Mask of the bits in the PC that contain the real return address
2814 when running in 26-bit mode. */
2815 #define RETURN_ADDR_MASK26 (0x03fffffc)
2817 /* Pick up the return address upon entry to a procedure. Used for
2818 dwarf2 unwind information. This also enables the table driven
2819 mechanism. */
2821 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2822 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2824 /* Used to mask out junk bits from the return address, such as
2825 processor state, interrupt status, condition codes and the like. */
2826 #define MASK_RETURN_ADDR \
2827 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2828 in 26 bit mode, the condition codes must be masked out of the \
2829 return address. This does not apply to ARM6 and later processors \
2830 when running in 32 bit mode. */ \
2831 ((!TARGET_APCS_32) ? (GEN_INT (RETURN_ADDR_MASK26)) \
2832 : (GEN_INT ((unsigned long)0xffffffff)))
2835 /* Define the codes that are matched by predicates in arm.c */
2836 #define PREDICATE_CODES \
2837 {"s_register_operand", {SUBREG, REG}}, \
2838 {"f_register_operand", {SUBREG, REG}}, \
2839 {"arm_add_operand", {SUBREG, REG, CONST_INT}}, \
2840 {"fpu_add_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2841 {"fpu_rhs_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2842 {"arm_rhs_operand", {SUBREG, REG, CONST_INT}}, \
2843 {"arm_not_operand", {SUBREG, REG, CONST_INT}}, \
2844 {"reg_or_int_operand", {SUBREG, REG, CONST_INT}}, \
2845 {"index_operand", {SUBREG, REG, CONST_INT}}, \
2846 {"thumb_cmp_operand", {SUBREG, REG, CONST_INT}}, \
2847 {"offsettable_memory_operand", {MEM}}, \
2848 {"bad_signed_byte_operand", {MEM}}, \
2849 {"alignable_memory_operand", {MEM}}, \
2850 {"shiftable_operator", {PLUS, MINUS, AND, IOR, XOR}}, \
2851 {"minmax_operator", {SMIN, SMAX, UMIN, UMAX}}, \
2852 {"shift_operator", {ASHIFT, ASHIFTRT, LSHIFTRT, ROTATERT, MULT}}, \
2853 {"di_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE, MEM}}, \
2854 {"nonimmediate_di_operand", {SUBREG, REG, MEM}}, \
2855 {"soft_df_operand", {SUBREG, REG, CONST_DOUBLE, MEM}}, \
2856 {"nonimmediate_soft_df_operand", {SUBREG, REG, MEM}}, \
2857 {"load_multiple_operation", {PARALLEL}}, \
2858 {"store_multiple_operation", {PARALLEL}}, \
2859 {"equality_operator", {EQ, NE}}, \
2860 {"arm_rhsm_operand", {SUBREG, REG, CONST_INT, MEM}}, \
2861 {"const_shift_operand", {CONST_INT}}, \
2862 {"multi_register_push", {PARALLEL}}, \
2863 {"cc_register", {REG}}, \
2864 {"logical_binary_operator", {AND, IOR, XOR}}, \
2865 {"dominant_cc_register", {REG}},
2867 #endif /* __ARM_H__ */