* doc/invoke.texi (-mcpu=power8): Document.
[official-gcc.git] / gcc / config / rs6000 / rs6000.h
blobf7b0be277769d9895b7b82984c95d9d9342400fd
1 /* Definitions of target machine for GNU compiler, for IBM RS/6000.
2 Copyright (C) 1992-2012 Free Software Foundation, Inc.
3 Contributed by Richard Kenner (kenner@vlsi1.ultra.nyu.edu)
5 This file is part of GCC.
7 GCC is free software; you can redistribute it and/or modify it
8 under the terms of the GNU General Public License as published
9 by the Free Software Foundation; either version 3, or (at your
10 option) any later version.
12 GCC is distributed in the hope that it will be useful, but WITHOUT
13 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
15 License for more details.
17 Under Section 7 of GPL version 3, you are granted additional
18 permissions described in the GCC Runtime Library Exception, version
19 3.1, as published by the Free Software Foundation.
21 You should have received a copy of the GNU General Public License and
22 a copy of the GCC Runtime Library Exception along with this program;
23 see the files COPYING3 and COPYING.RUNTIME respectively. If not, see
24 <http://www.gnu.org/licenses/>. */
26 /* Note that some other tm.h files include this one and then override
27 many of the definitions. */
29 #ifndef RS6000_OPTS_H
30 #include "config/rs6000/rs6000-opts.h"
31 #endif
33 /* Definitions for the object file format. These are set at
34 compile-time. */
36 #define OBJECT_XCOFF 1
37 #define OBJECT_ELF 2
38 #define OBJECT_PEF 3
39 #define OBJECT_MACHO 4
41 #define TARGET_ELF (TARGET_OBJECT_FORMAT == OBJECT_ELF)
42 #define TARGET_XCOFF (TARGET_OBJECT_FORMAT == OBJECT_XCOFF)
43 #define TARGET_MACOS (TARGET_OBJECT_FORMAT == OBJECT_PEF)
44 #define TARGET_MACHO (TARGET_OBJECT_FORMAT == OBJECT_MACHO)
46 #ifndef TARGET_AIX
47 #define TARGET_AIX 0
48 #endif
50 #ifndef TARGET_AIX_OS
51 #define TARGET_AIX_OS 0
52 #endif
54 /* Control whether function entry points use a "dot" symbol when
55 ABI_AIX. */
56 #define DOT_SYMBOLS 1
58 /* Default string to use for cpu if not specified. */
59 #ifndef TARGET_CPU_DEFAULT
60 #define TARGET_CPU_DEFAULT ((char *)0)
61 #endif
63 /* If configured for PPC405, support PPC405CR Erratum77. */
64 #ifdef CONFIG_PPC405CR
65 #define PPC405_ERRATUM77 (rs6000_cpu == PROCESSOR_PPC405)
66 #else
67 #define PPC405_ERRATUM77 0
68 #endif
70 #ifndef TARGET_PAIRED_FLOAT
71 #define TARGET_PAIRED_FLOAT 0
72 #endif
74 #ifdef HAVE_AS_POPCNTB
75 #define ASM_CPU_POWER5_SPEC "-mpower5"
76 #else
77 #define ASM_CPU_POWER5_SPEC "-mpower4"
78 #endif
80 #ifdef HAVE_AS_DFP
81 #define ASM_CPU_POWER6_SPEC "-mpower6 -maltivec"
82 #else
83 #define ASM_CPU_POWER6_SPEC "-mpower4 -maltivec"
84 #endif
86 #ifdef HAVE_AS_POPCNTD
87 #define ASM_CPU_POWER7_SPEC "-mpower7"
88 #else
89 #define ASM_CPU_POWER7_SPEC "-mpower4 -maltivec"
90 #endif
92 #ifdef HAVE_AS_POWER8
93 #define ASM_CPU_POWER8_SPEC "-mpower8"
94 #else
95 #define ASM_CPU_POWER8_SPEC "-mpower4 -maltivec"
96 #endif
98 #ifdef HAVE_AS_DCI
99 #define ASM_CPU_476_SPEC "-m476"
100 #else
101 #define ASM_CPU_476_SPEC "-mpower4"
102 #endif
104 /* Common ASM definitions used by ASM_SPEC among the various targets for
105 handling -mcpu=xxx switches. There is a parallel list in driver-rs6000.c to
106 provide the default assembler options if the user uses -mcpu=native, so if
107 you make changes here, make them also there. */
108 #define ASM_CPU_SPEC \
109 "%{!mcpu*: \
110 %{mpowerpc64*: -mppc64} \
111 %{!mpowerpc64*: %(asm_default)}} \
112 %{mcpu=native: %(asm_cpu_native)} \
113 %{mcpu=cell: -mcell} \
114 %{mcpu=power3: -mppc64} \
115 %{mcpu=power4: -mpower4} \
116 %{mcpu=power5: %(asm_cpu_power5)} \
117 %{mcpu=power5+: %(asm_cpu_power5)} \
118 %{mcpu=power6: %(asm_cpu_power6) -maltivec} \
119 %{mcpu=power6x: %(asm_cpu_power6) -maltivec} \
120 %{mcpu=power7: %(asm_cpu_power7)} \
121 %{mcpu=power8: %(asm_cpu_power8)} \
122 %{mcpu=a2: -ma2} \
123 %{mcpu=powerpc: -mppc} \
124 %{mcpu=rs64a: -mppc64} \
125 %{mcpu=401: -mppc} \
126 %{mcpu=403: -m403} \
127 %{mcpu=405: -m405} \
128 %{mcpu=405fp: -m405} \
129 %{mcpu=440: -m440} \
130 %{mcpu=440fp: -m440} \
131 %{mcpu=464: -m440} \
132 %{mcpu=464fp: -m440} \
133 %{mcpu=476: %(asm_cpu_476)} \
134 %{mcpu=476fp: %(asm_cpu_476)} \
135 %{mcpu=505: -mppc} \
136 %{mcpu=601: -m601} \
137 %{mcpu=602: -mppc} \
138 %{mcpu=603: -mppc} \
139 %{mcpu=603e: -mppc} \
140 %{mcpu=ec603e: -mppc} \
141 %{mcpu=604: -mppc} \
142 %{mcpu=604e: -mppc} \
143 %{mcpu=620: -mppc64} \
144 %{mcpu=630: -mppc64} \
145 %{mcpu=740: -mppc} \
146 %{mcpu=750: -mppc} \
147 %{mcpu=G3: -mppc} \
148 %{mcpu=7400: -mppc -maltivec} \
149 %{mcpu=7450: -mppc -maltivec} \
150 %{mcpu=G4: -mppc -maltivec} \
151 %{mcpu=801: -mppc} \
152 %{mcpu=821: -mppc} \
153 %{mcpu=823: -mppc} \
154 %{mcpu=860: -mppc} \
155 %{mcpu=970: -mpower4 -maltivec} \
156 %{mcpu=G5: -mpower4 -maltivec} \
157 %{mcpu=8540: -me500} \
158 %{mcpu=8548: -me500} \
159 %{mcpu=e300c2: -me300} \
160 %{mcpu=e300c3: -me300} \
161 %{mcpu=e500mc: -me500mc} \
162 %{mcpu=e500mc64: -me500mc64} \
163 %{mcpu=e5500: -me5500} \
164 %{mcpu=e6500: -me6500} \
165 %{maltivec: -maltivec} \
166 %{mvsx: -mvsx %{!maltivec: -maltivec} %{!mcpu*: %(asm_cpu_power7)}} \
167 -many"
169 #define CPP_DEFAULT_SPEC ""
171 #define ASM_DEFAULT_SPEC ""
173 /* This macro defines names of additional specifications to put in the specs
174 that can be used in various specifications like CC1_SPEC. Its definition
175 is an initializer with a subgrouping for each command option.
177 Each subgrouping contains a string constant, that defines the
178 specification name, and a string constant that used by the GCC driver
179 program.
181 Do not define this macro if it does not need to do anything. */
183 #define SUBTARGET_EXTRA_SPECS
185 #define EXTRA_SPECS \
186 { "cpp_default", CPP_DEFAULT_SPEC }, \
187 { "asm_cpu", ASM_CPU_SPEC }, \
188 { "asm_cpu_native", ASM_CPU_NATIVE_SPEC }, \
189 { "asm_default", ASM_DEFAULT_SPEC }, \
190 { "cc1_cpu", CC1_CPU_SPEC }, \
191 { "asm_cpu_power5", ASM_CPU_POWER5_SPEC }, \
192 { "asm_cpu_power6", ASM_CPU_POWER6_SPEC }, \
193 { "asm_cpu_power7", ASM_CPU_POWER7_SPEC }, \
194 { "asm_cpu_power8", ASM_CPU_POWER8_SPEC }, \
195 { "asm_cpu_476", ASM_CPU_476_SPEC }, \
196 SUBTARGET_EXTRA_SPECS
198 /* -mcpu=native handling only makes sense with compiler running on
199 an PowerPC chip. If changing this condition, also change
200 the condition in driver-rs6000.c. */
201 #if defined(__powerpc__) || defined(__POWERPC__) || defined(_AIX)
202 /* In driver-rs6000.c. */
203 extern const char *host_detect_local_cpu (int argc, const char **argv);
204 #define EXTRA_SPEC_FUNCTIONS \
205 { "local_cpu_detect", host_detect_local_cpu },
206 #define HAVE_LOCAL_CPU_DETECT
207 #define ASM_CPU_NATIVE_SPEC "%:local_cpu_detect(asm)"
209 #else
210 #define ASM_CPU_NATIVE_SPEC "%(asm_default)"
211 #endif
213 #ifndef CC1_CPU_SPEC
214 #ifdef HAVE_LOCAL_CPU_DETECT
215 #define CC1_CPU_SPEC \
216 "%{mcpu=native:%<mcpu=native %:local_cpu_detect(cpu)} \
217 %{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
218 #else
219 #define CC1_CPU_SPEC ""
220 #endif
221 #endif
223 /* Architecture type. */
225 /* Define TARGET_MFCRF if the target assembler does not support the
226 optional field operand for mfcr. */
228 #ifndef HAVE_AS_MFCRF
229 #undef TARGET_MFCRF
230 #define TARGET_MFCRF 0
231 #endif
233 /* Define TARGET_POPCNTB if the target assembler does not support the
234 popcount byte instruction. */
236 #ifndef HAVE_AS_POPCNTB
237 #undef TARGET_POPCNTB
238 #define TARGET_POPCNTB 0
239 #endif
241 /* Define TARGET_FPRND if the target assembler does not support the
242 fp rounding instructions. */
244 #ifndef HAVE_AS_FPRND
245 #undef TARGET_FPRND
246 #define TARGET_FPRND 0
247 #endif
249 /* Define TARGET_CMPB if the target assembler does not support the
250 cmpb instruction. */
252 #ifndef HAVE_AS_CMPB
253 #undef TARGET_CMPB
254 #define TARGET_CMPB 0
255 #endif
257 /* Define TARGET_MFPGPR if the target assembler does not support the
258 mffpr and mftgpr instructions. */
260 #ifndef HAVE_AS_MFPGPR
261 #undef TARGET_MFPGPR
262 #define TARGET_MFPGPR 0
263 #endif
265 /* Define TARGET_DFP if the target assembler does not support decimal
266 floating point instructions. */
267 #ifndef HAVE_AS_DFP
268 #undef TARGET_DFP
269 #define TARGET_DFP 0
270 #endif
272 /* Define TARGET_POPCNTD if the target assembler does not support the
273 popcount word and double word instructions. */
275 #ifndef HAVE_AS_POPCNTD
276 #undef TARGET_POPCNTD
277 #define TARGET_POPCNTD 0
278 #endif
280 /* Define TARGET_LWSYNC_INSTRUCTION if the assembler knows about lwsync. If
281 not, generate the lwsync code as an integer constant. */
282 #ifdef HAVE_AS_LWSYNC
283 #define TARGET_LWSYNC_INSTRUCTION 1
284 #else
285 #define TARGET_LWSYNC_INSTRUCTION 0
286 #endif
288 /* Define TARGET_TLS_MARKERS if the target assembler does not support
289 arg markers for __tls_get_addr calls. */
290 #ifndef HAVE_AS_TLS_MARKERS
291 #undef TARGET_TLS_MARKERS
292 #define TARGET_TLS_MARKERS 0
293 #else
294 #define TARGET_TLS_MARKERS tls_markers
295 #endif
297 #ifndef TARGET_SECURE_PLT
298 #define TARGET_SECURE_PLT 0
299 #endif
301 #ifndef TARGET_CMODEL
302 #define TARGET_CMODEL CMODEL_SMALL
303 #endif
305 #define TARGET_32BIT (! TARGET_64BIT)
307 #ifndef HAVE_AS_TLS
308 #define HAVE_AS_TLS 0
309 #endif
311 #ifndef TARGET_LINK_STACK
312 #define TARGET_LINK_STACK 0
313 #endif
315 #ifndef SET_TARGET_LINK_STACK
316 #define SET_TARGET_LINK_STACK(X) do { } while (0)
317 #endif
319 /* Return 1 for a symbol ref for a thread-local storage symbol. */
320 #define RS6000_SYMBOL_REF_TLS_P(RTX) \
321 (GET_CODE (RTX) == SYMBOL_REF && SYMBOL_REF_TLS_MODEL (RTX) != 0)
323 #ifdef IN_LIBGCC2
324 /* For libgcc2 we make sure this is a compile time constant */
325 #if defined (__64BIT__) || defined (__powerpc64__) || defined (__ppc64__)
326 #undef TARGET_POWERPC64
327 #define TARGET_POWERPC64 1
328 #else
329 #undef TARGET_POWERPC64
330 #define TARGET_POWERPC64 0
331 #endif
332 #else
333 /* The option machinery will define this. */
334 #endif
336 #define TARGET_DEFAULT (MASK_MULTIPLE | MASK_STRING)
338 /* FPU operations supported.
339 Each use of TARGET_SINGLE_FLOAT or TARGET_DOUBLE_FLOAT must
340 also test TARGET_HARD_FLOAT. */
341 #define TARGET_SINGLE_FLOAT 1
342 #define TARGET_DOUBLE_FLOAT 1
343 #define TARGET_SINGLE_FPU 0
344 #define TARGET_SIMPLE_FPU 0
345 #define TARGET_XILINX_FPU 0
347 /* Recast the processor type to the cpu attribute. */
348 #define rs6000_cpu_attr ((enum attr_cpu)rs6000_cpu)
350 /* Define generic processor types based upon current deployment. */
351 #define PROCESSOR_COMMON PROCESSOR_PPC601
352 #define PROCESSOR_POWERPC PROCESSOR_PPC604
353 #define PROCESSOR_POWERPC64 PROCESSOR_RS64A
355 /* Define the default processor. This is overridden by other tm.h files. */
356 #define PROCESSOR_DEFAULT PROCESSOR_PPC603
357 #define PROCESSOR_DEFAULT64 PROCESSOR_RS64A
359 /* Debug support */
360 #define MASK_DEBUG_STACK 0x01 /* debug stack applications */
361 #define MASK_DEBUG_ARG 0x02 /* debug argument handling */
362 #define MASK_DEBUG_REG 0x04 /* debug register handling */
363 #define MASK_DEBUG_ADDR 0x08 /* debug memory addressing */
364 #define MASK_DEBUG_COST 0x10 /* debug rtx codes */
365 #define MASK_DEBUG_TARGET 0x20 /* debug target attribute/pragma */
366 #define MASK_DEBUG_BUILTIN 0x40 /* debug builtins */
367 #define MASK_DEBUG_ALL (MASK_DEBUG_STACK \
368 | MASK_DEBUG_ARG \
369 | MASK_DEBUG_REG \
370 | MASK_DEBUG_ADDR \
371 | MASK_DEBUG_COST \
372 | MASK_DEBUG_TARGET \
373 | MASK_DEBUG_BUILTIN)
375 #define TARGET_DEBUG_STACK (rs6000_debug & MASK_DEBUG_STACK)
376 #define TARGET_DEBUG_ARG (rs6000_debug & MASK_DEBUG_ARG)
377 #define TARGET_DEBUG_REG (rs6000_debug & MASK_DEBUG_REG)
378 #define TARGET_DEBUG_ADDR (rs6000_debug & MASK_DEBUG_ADDR)
379 #define TARGET_DEBUG_COST (rs6000_debug & MASK_DEBUG_COST)
380 #define TARGET_DEBUG_TARGET (rs6000_debug & MASK_DEBUG_TARGET)
381 #define TARGET_DEBUG_BUILTIN (rs6000_debug & MASK_DEBUG_BUILTIN)
383 extern enum rs6000_vector rs6000_vector_unit[];
385 #define VECTOR_UNIT_NONE_P(MODE) \
386 (rs6000_vector_unit[(MODE)] == VECTOR_NONE)
388 #define VECTOR_UNIT_VSX_P(MODE) \
389 (rs6000_vector_unit[(MODE)] == VECTOR_VSX)
391 #define VECTOR_UNIT_ALTIVEC_P(MODE) \
392 (rs6000_vector_unit[(MODE)] == VECTOR_ALTIVEC)
394 #define VECTOR_UNIT_ALTIVEC_OR_VSX_P(MODE) \
395 (rs6000_vector_unit[(MODE)] == VECTOR_ALTIVEC \
396 || rs6000_vector_unit[(MODE)] == VECTOR_VSX)
398 /* Describe whether to use VSX loads or Altivec loads. For now, just use the
399 same unit as the vector unit we are using, but we may want to migrate to
400 using VSX style loads even for types handled by altivec. */
401 extern enum rs6000_vector rs6000_vector_mem[];
403 #define VECTOR_MEM_NONE_P(MODE) \
404 (rs6000_vector_mem[(MODE)] == VECTOR_NONE)
406 #define VECTOR_MEM_VSX_P(MODE) \
407 (rs6000_vector_mem[(MODE)] == VECTOR_VSX)
409 #define VECTOR_MEM_ALTIVEC_P(MODE) \
410 (rs6000_vector_mem[(MODE)] == VECTOR_ALTIVEC)
412 #define VECTOR_MEM_ALTIVEC_OR_VSX_P(MODE) \
413 (rs6000_vector_mem[(MODE)] == VECTOR_ALTIVEC \
414 || rs6000_vector_mem[(MODE)] == VECTOR_VSX)
416 /* Return the alignment of a given vector type, which is set based on the
417 vector unit use. VSX for instance can load 32 or 64 bit aligned words
418 without problems, while Altivec requires 128-bit aligned vectors. */
419 extern int rs6000_vector_align[];
421 #define VECTOR_ALIGN(MODE) \
422 ((rs6000_vector_align[(MODE)] != 0) \
423 ? rs6000_vector_align[(MODE)] \
424 : (int)GET_MODE_BITSIZE ((MODE)))
426 /* Alignment options for fields in structures for sub-targets following
427 AIX-like ABI.
428 ALIGN_POWER word-aligns FP doubles (default AIX ABI).
429 ALIGN_NATURAL doubleword-aligns FP doubles (align to object size).
431 Override the macro definitions when compiling libobjc to avoid undefined
432 reference to rs6000_alignment_flags due to library's use of GCC alignment
433 macros which use the macros below. */
435 #ifndef IN_TARGET_LIBS
436 #define MASK_ALIGN_POWER 0x00000000
437 #define MASK_ALIGN_NATURAL 0x00000001
438 #define TARGET_ALIGN_NATURAL (rs6000_alignment_flags & MASK_ALIGN_NATURAL)
439 #else
440 #define TARGET_ALIGN_NATURAL 0
441 #endif
443 #define TARGET_LONG_DOUBLE_128 (rs6000_long_double_type_size == 128)
444 #define TARGET_IEEEQUAD rs6000_ieeequad
445 #define TARGET_ALTIVEC_ABI rs6000_altivec_abi
446 #define TARGET_LDBRX (TARGET_POPCNTD || rs6000_cpu == PROCESSOR_CELL)
448 #define TARGET_SPE_ABI 0
449 #define TARGET_SPE 0
450 #define TARGET_ISEL64 (TARGET_ISEL && TARGET_POWERPC64)
451 #define TARGET_FPRS 1
452 #define TARGET_E500_SINGLE 0
453 #define TARGET_E500_DOUBLE 0
454 #define CHECK_E500_OPTIONS do { } while (0)
456 /* ISA 2.01 allowed FCFID to be done in 32-bit, previously it was 64-bit only.
457 Enable 32-bit fcfid's on any of the switches for newer ISA machines or
458 XILINX. */
459 #define TARGET_FCFID (TARGET_POWERPC64 \
460 || TARGET_PPC_GPOPT /* 970/power4 */ \
461 || TARGET_POPCNTB /* ISA 2.02 */ \
462 || TARGET_CMPB /* ISA 2.05 */ \
463 || TARGET_POPCNTD /* ISA 2.06 */ \
464 || TARGET_XILINX_FPU)
466 #define TARGET_FCTIDZ TARGET_FCFID
467 #define TARGET_STFIWX TARGET_PPC_GFXOPT
468 #define TARGET_LFIWAX TARGET_CMPB
469 #define TARGET_LFIWZX TARGET_POPCNTD
470 #define TARGET_FCFIDS TARGET_POPCNTD
471 #define TARGET_FCFIDU TARGET_POPCNTD
472 #define TARGET_FCFIDUS TARGET_POPCNTD
473 #define TARGET_FCTIDUZ TARGET_POPCNTD
474 #define TARGET_FCTIWUZ TARGET_POPCNTD
476 /* In switching from using target_flags to using rs6000_isa_flags, the options
477 machinery creates OPTION_MASK_<xxx> instead of MASK_<xxx>. For now map
478 OPTION_MASK_<xxx> back into MASK_<xxx>. */
479 #define MASK_ALTIVEC OPTION_MASK_ALTIVEC
480 #define MASK_CMPB OPTION_MASK_CMPB
481 #define MASK_DFP OPTION_MASK_DFP
482 #define MASK_DLMZB OPTION_MASK_DLMZB
483 #define MASK_EABI OPTION_MASK_EABI
484 #define MASK_FPRND OPTION_MASK_FPRND
485 #define MASK_HARD_FLOAT OPTION_MASK_HARD_FLOAT
486 #define MASK_ISEL OPTION_MASK_ISEL
487 #define MASK_MFCRF OPTION_MASK_MFCRF
488 #define MASK_MFPGPR OPTION_MASK_MFPGPR
489 #define MASK_MULHW OPTION_MASK_MULHW
490 #define MASK_MULTIPLE OPTION_MASK_MULTIPLE
491 #define MASK_NO_UPDATE OPTION_MASK_NO_UPDATE
492 #define MASK_POPCNTB OPTION_MASK_POPCNTB
493 #define MASK_POPCNTD OPTION_MASK_POPCNTD
494 #define MASK_PPC_GFXOPT OPTION_MASK_PPC_GFXOPT
495 #define MASK_PPC_GPOPT OPTION_MASK_PPC_GPOPT
496 #define MASK_RECIP_PRECISION OPTION_MASK_RECIP_PRECISION
497 #define MASK_SOFT_FLOAT OPTION_MASK_SOFT_FLOAT
498 #define MASK_STRICT_ALIGN OPTION_MASK_STRICT_ALIGN
499 #define MASK_STRING OPTION_MASK_STRING
500 #define MASK_UPDATE OPTION_MASK_UPDATE
501 #define MASK_VSX OPTION_MASK_VSX
503 #ifndef IN_LIBGCC2
504 #define MASK_POWERPC64 OPTION_MASK_POWERPC64
505 #endif
507 #ifdef TARGET_64BIT
508 #define MASK_64BIT OPTION_MASK_64BIT
509 #endif
511 #ifdef TARGET_RELOCATABLE
512 #define MASK_RELOCATABLE OPTION_MASK_RELOCATABLE
513 #endif
515 #ifdef TARGET_LITTLE_ENDIAN
516 #define MASK_LITTLE_ENDIAN OPTION_MASK_LITTLE_ENDIAN
517 #endif
519 #ifdef TARGET_MINIMAL_TOC
520 #define MASK_MINIMAL_TOC OPTION_MASK_MINIMAL_TOC
521 #endif
523 #ifdef TARGET_REGNAMES
524 #define MASK_REGNAMES OPTION_MASK_REGNAMES
525 #endif
527 #ifdef TARGET_PROTOTYPE
528 #define MASK_PROTOTYPE OPTION_MASK_PROTOTYPE
529 #endif
531 /* Explicit ISA options that were set. */
532 #define rs6000_isa_flags_explicit global_options_set.x_rs6000_isa_flags
534 /* For power systems, we want to enable Altivec and VSX builtins even if the
535 user did not use -maltivec or -mvsx to allow the builtins to be used inside
536 of #pragma GCC target or the target attribute to change the code level for a
537 given system. The SPE and Paired builtins are only enabled if you configure
538 the compiler for those builtins, and those machines don't support altivec or
539 VSX. */
541 #define TARGET_EXTRA_BUILTINS (!TARGET_SPE && !TARGET_PAIRED_FLOAT \
542 && ((TARGET_POWERPC64 \
543 || TARGET_PPC_GPOPT /* 970/power4 */ \
544 || TARGET_POPCNTB /* ISA 2.02 */ \
545 || TARGET_CMPB /* ISA 2.05 */ \
546 || TARGET_POPCNTD /* ISA 2.06 */ \
547 || TARGET_ALTIVEC \
548 || TARGET_VSX)))
550 /* E500 cores only support plain "sync", not lwsync. */
551 #define TARGET_NO_LWSYNC (rs6000_cpu == PROCESSOR_PPC8540 \
552 || rs6000_cpu == PROCESSOR_PPC8548)
555 /* Which machine supports the various reciprocal estimate instructions. */
556 #define TARGET_FRES (TARGET_HARD_FLOAT && TARGET_PPC_GFXOPT \
557 && TARGET_FPRS && TARGET_SINGLE_FLOAT)
559 #define TARGET_FRE (TARGET_HARD_FLOAT && TARGET_FPRS \
560 && TARGET_DOUBLE_FLOAT \
561 && (TARGET_POPCNTB || VECTOR_UNIT_VSX_P (DFmode)))
563 #define TARGET_FRSQRTES (TARGET_HARD_FLOAT && TARGET_POPCNTB \
564 && TARGET_FPRS && TARGET_SINGLE_FLOAT)
566 #define TARGET_FRSQRTE (TARGET_HARD_FLOAT && TARGET_FPRS \
567 && TARGET_DOUBLE_FLOAT \
568 && (TARGET_PPC_GFXOPT || VECTOR_UNIT_VSX_P (DFmode)))
570 /* Whether the various reciprocal divide/square root estimate instructions
571 exist, and whether we should automatically generate code for the instruction
572 by default. */
573 #define RS6000_RECIP_MASK_HAVE_RE 0x1 /* have RE instruction. */
574 #define RS6000_RECIP_MASK_AUTO_RE 0x2 /* generate RE by default. */
575 #define RS6000_RECIP_MASK_HAVE_RSQRTE 0x4 /* have RSQRTE instruction. */
576 #define RS6000_RECIP_MASK_AUTO_RSQRTE 0x8 /* gen. RSQRTE by default. */
578 extern unsigned char rs6000_recip_bits[];
580 #define RS6000_RECIP_HAVE_RE_P(MODE) \
581 (rs6000_recip_bits[(int)(MODE)] & RS6000_RECIP_MASK_HAVE_RE)
583 #define RS6000_RECIP_AUTO_RE_P(MODE) \
584 (rs6000_recip_bits[(int)(MODE)] & RS6000_RECIP_MASK_AUTO_RE)
586 #define RS6000_RECIP_HAVE_RSQRTE_P(MODE) \
587 (rs6000_recip_bits[(int)(MODE)] & RS6000_RECIP_MASK_HAVE_RSQRTE)
589 #define RS6000_RECIP_AUTO_RSQRTE_P(MODE) \
590 (rs6000_recip_bits[(int)(MODE)] & RS6000_RECIP_MASK_AUTO_RSQRTE)
592 #define RS6000_RECIP_HIGH_PRECISION_P(MODE) \
593 ((MODE) == SFmode || (MODE) == V4SFmode || TARGET_RECIP_PRECISION)
595 /* The default CPU for TARGET_OPTION_OVERRIDE. */
596 #define OPTION_TARGET_CPU_DEFAULT TARGET_CPU_DEFAULT
598 /* Target pragma. */
599 #define REGISTER_TARGET_PRAGMAS() do { \
600 c_register_pragma (0, "longcall", rs6000_pragma_longcall); \
601 targetm.target_option.pragma_parse = rs6000_pragma_target_parse; \
602 targetm.resolve_overloaded_builtin = altivec_resolve_overloaded_builtin; \
603 rs6000_target_modify_macros_ptr = rs6000_target_modify_macros; \
604 } while (0)
606 /* Target #defines. */
607 #define TARGET_CPU_CPP_BUILTINS() \
608 rs6000_cpu_cpp_builtins (pfile)
610 /* This is used by rs6000_cpu_cpp_builtins to indicate the byte order
611 we're compiling for. Some configurations may need to override it. */
612 #define RS6000_CPU_CPP_ENDIAN_BUILTINS() \
613 do \
615 if (BYTES_BIG_ENDIAN) \
617 builtin_define ("__BIG_ENDIAN__"); \
618 builtin_define ("_BIG_ENDIAN"); \
619 builtin_assert ("machine=bigendian"); \
621 else \
623 builtin_define ("__LITTLE_ENDIAN__"); \
624 builtin_define ("_LITTLE_ENDIAN"); \
625 builtin_assert ("machine=littleendian"); \
628 while (0)
630 /* Target machine storage layout. */
632 /* Define this macro if it is advisable to hold scalars in registers
633 in a wider mode than that declared by the program. In such cases,
634 the value is constrained to be within the bounds of the declared
635 type, but kept valid in the wider mode. The signedness of the
636 extension may differ from that of the type. */
638 #define PROMOTE_MODE(MODE,UNSIGNEDP,TYPE) \
639 if (GET_MODE_CLASS (MODE) == MODE_INT \
640 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
641 (MODE) = TARGET_32BIT ? SImode : DImode;
643 /* Define this if most significant bit is lowest numbered
644 in instructions that operate on numbered bit-fields. */
645 /* That is true on RS/6000. */
646 #define BITS_BIG_ENDIAN 1
648 /* Define this if most significant byte of a word is the lowest numbered. */
649 /* That is true on RS/6000. */
650 #define BYTES_BIG_ENDIAN 1
652 /* Define this if most significant word of a multiword number is lowest
653 numbered.
655 For RS/6000 we can decide arbitrarily since there are no machine
656 instructions for them. Might as well be consistent with bits and bytes. */
657 #define WORDS_BIG_ENDIAN 1
659 #define MAX_BITS_PER_WORD 64
661 /* Width of a word, in units (bytes). */
662 #define UNITS_PER_WORD (! TARGET_POWERPC64 ? 4 : 8)
663 #ifdef IN_LIBGCC2
664 #define MIN_UNITS_PER_WORD UNITS_PER_WORD
665 #else
666 #define MIN_UNITS_PER_WORD 4
667 #endif
668 #define UNITS_PER_FP_WORD 8
669 #define UNITS_PER_ALTIVEC_WORD 16
670 #define UNITS_PER_VSX_WORD 16
671 #define UNITS_PER_SPE_WORD 8
672 #define UNITS_PER_PAIRED_WORD 8
674 /* Type used for ptrdiff_t, as a string used in a declaration. */
675 #define PTRDIFF_TYPE "int"
677 /* Type used for size_t, as a string used in a declaration. */
678 #define SIZE_TYPE "long unsigned int"
680 /* Type used for wchar_t, as a string used in a declaration. */
681 #define WCHAR_TYPE "short unsigned int"
683 /* Width of wchar_t in bits. */
684 #define WCHAR_TYPE_SIZE 16
686 /* A C expression for the size in bits of the type `short' on the
687 target machine. If you don't define this, the default is half a
688 word. (If this would be less than one storage unit, it is
689 rounded up to one unit.) */
690 #define SHORT_TYPE_SIZE 16
692 /* A C expression for the size in bits of the type `int' on the
693 target machine. If you don't define this, the default is one
694 word. */
695 #define INT_TYPE_SIZE 32
697 /* A C expression for the size in bits of the type `long' on the
698 target machine. If you don't define this, the default is one
699 word. */
700 #define LONG_TYPE_SIZE (TARGET_32BIT ? 32 : 64)
702 /* A C expression for the size in bits of the type `long long' on the
703 target machine. If you don't define this, the default is two
704 words. */
705 #define LONG_LONG_TYPE_SIZE 64
707 /* A C expression for the size in bits of the type `float' on the
708 target machine. If you don't define this, the default is one
709 word. */
710 #define FLOAT_TYPE_SIZE 32
712 /* A C expression for the size in bits of the type `double' on the
713 target machine. If you don't define this, the default is two
714 words. */
715 #define DOUBLE_TYPE_SIZE 64
717 /* A C expression for the size in bits of the type `long double' on
718 the target machine. If you don't define this, the default is two
719 words. */
720 #define LONG_DOUBLE_TYPE_SIZE rs6000_long_double_type_size
722 /* Define this to set long double type size to use in libgcc2.c, which can
723 not depend on target_flags. */
724 #ifdef __LONG_DOUBLE_128__
725 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 128
726 #else
727 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 64
728 #endif
730 /* Work around rs6000_long_double_type_size dependency in ada/targtyps.c. */
731 #define WIDEST_HARDWARE_FP_SIZE 64
733 /* Width in bits of a pointer.
734 See also the macro `Pmode' defined below. */
735 extern unsigned rs6000_pointer_size;
736 #define POINTER_SIZE rs6000_pointer_size
738 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
739 #define PARM_BOUNDARY (TARGET_32BIT ? 32 : 64)
741 /* Boundary (in *bits*) on which stack pointer should be aligned. */
742 #define STACK_BOUNDARY \
743 ((TARGET_32BIT && !TARGET_ALTIVEC && !TARGET_ALTIVEC_ABI && !TARGET_VSX) \
744 ? 64 : 128)
746 /* Allocation boundary (in *bits*) for the code of a function. */
747 #define FUNCTION_BOUNDARY 32
749 /* No data type wants to be aligned rounder than this. */
750 #define BIGGEST_ALIGNMENT 128
752 /* A C expression to compute the alignment for a variables in the
753 local store. TYPE is the data type, and ALIGN is the alignment
754 that the object would ordinarily have. */
755 #define LOCAL_ALIGNMENT(TYPE, ALIGN) \
756 DATA_ALIGNMENT (TYPE, ALIGN)
758 /* Alignment of field after `int : 0' in a structure. */
759 #define EMPTY_FIELD_BOUNDARY 32
761 /* Every structure's size must be a multiple of this. */
762 #define STRUCTURE_SIZE_BOUNDARY 8
764 /* A bit-field declared as `int' forces `int' alignment for the struct. */
765 #define PCC_BITFIELD_TYPE_MATTERS 1
767 /* Make strings word-aligned so strcpy from constants will be faster.
768 Make vector constants quadword aligned. */
769 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
770 (TREE_CODE (EXP) == STRING_CST \
771 && (STRICT_ALIGNMENT || !optimize_size) \
772 && (ALIGN) < BITS_PER_WORD \
773 ? BITS_PER_WORD \
774 : (ALIGN))
776 /* Make arrays of chars word-aligned for the same reasons.
777 Align vectors to 128 bits. Align SPE vectors and E500 v2 doubles to
778 64 bits. */
779 #define DATA_ALIGNMENT(TYPE, ALIGN) \
780 (TREE_CODE (TYPE) == VECTOR_TYPE \
781 ? (((TARGET_SPE && SPE_VECTOR_MODE (TYPE_MODE (TYPE))) \
782 || (TARGET_PAIRED_FLOAT && PAIRED_VECTOR_MODE (TYPE_MODE (TYPE)))) \
783 ? 64 : 128) \
784 : ((TARGET_E500_DOUBLE \
785 && TREE_CODE (TYPE) == REAL_TYPE \
786 && TYPE_MODE (TYPE) == DFmode) \
787 ? 64 \
788 : (TREE_CODE (TYPE) == ARRAY_TYPE \
789 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
790 && (ALIGN) < BITS_PER_WORD) ? BITS_PER_WORD : (ALIGN)))
792 /* Nonzero if move instructions will actually fail to work
793 when given unaligned data. */
794 #define STRICT_ALIGNMENT 0
796 /* Define this macro to be the value 1 if unaligned accesses have a cost
797 many times greater than aligned accesses, for example if they are
798 emulated in a trap handler. */
799 /* Altivec vector memory instructions simply ignore the low bits; SPE vector
800 memory instructions trap on unaligned accesses; VSX memory instructions are
801 aligned to 4 or 8 bytes. */
802 #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) \
803 (STRICT_ALIGNMENT \
804 || (((MODE) == SFmode || (MODE) == DFmode || (MODE) == TFmode \
805 || (MODE) == SDmode || (MODE) == DDmode || (MODE) == TDmode) \
806 && (ALIGN) < 32) \
807 || (VECTOR_MODE_P ((MODE)) && (((int)(ALIGN)) < VECTOR_ALIGN (MODE))))
810 /* Standard register usage. */
812 /* Number of actual hardware registers.
813 The hardware registers are assigned numbers for the compiler
814 from 0 to just below FIRST_PSEUDO_REGISTER.
815 All registers that the compiler knows about must be given numbers,
816 even those that are not normally considered general registers.
818 RS/6000 has 32 fixed-point registers, 32 floating-point registers,
819 a count register, a link register, and 8 condition register fields,
820 which we view here as separate registers. AltiVec adds 32 vector
821 registers and a VRsave register.
823 In addition, the difference between the frame and argument pointers is
824 a function of the number of registers saved, so we need to have a
825 register for AP that will later be eliminated in favor of SP or FP.
826 This is a normal register, but it is fixed.
828 We also create a pseudo register for float/int conversions, that will
829 really represent the memory location used. It is represented here as
830 a register, in order to work around problems in allocating stack storage
831 in inline functions.
833 Another pseudo (not included in DWARF_FRAME_REGISTERS) is soft frame
834 pointer, which is eventually eliminated in favor of SP or FP. */
836 #define FIRST_PSEUDO_REGISTER 114
838 /* This must be included for pre gcc 3.0 glibc compatibility. */
839 #define PRE_GCC3_DWARF_FRAME_REGISTERS 77
841 /* Add 32 dwarf columns for synthetic SPE registers. */
842 #define DWARF_FRAME_REGISTERS ((FIRST_PSEUDO_REGISTER - 1) + 32)
844 /* The SPE has an additional 32 synthetic registers, with DWARF debug
845 info numbering for these registers starting at 1200. While eh_frame
846 register numbering need not be the same as the debug info numbering,
847 we choose to number these regs for eh_frame at 1200 too. This allows
848 future versions of the rs6000 backend to add hard registers and
849 continue to use the gcc hard register numbering for eh_frame. If the
850 extra SPE registers in eh_frame were numbered starting from the
851 current value of FIRST_PSEUDO_REGISTER, then if FIRST_PSEUDO_REGISTER
852 changed we'd need to introduce a mapping in DWARF_FRAME_REGNUM to
853 avoid invalidating older SPE eh_frame info.
855 We must map them here to avoid huge unwinder tables mostly consisting
856 of unused space. */
857 #define DWARF_REG_TO_UNWIND_COLUMN(r) \
858 ((r) > 1200 ? ((r) - 1200 + FIRST_PSEUDO_REGISTER - 1) : (r))
860 /* Use standard DWARF numbering for DWARF debugging information. */
861 #define DBX_REGISTER_NUMBER(REGNO) rs6000_dbx_register_number (REGNO)
863 /* Use gcc hard register numbering for eh_frame. */
864 #define DWARF_FRAME_REGNUM(REGNO) (REGNO)
866 /* Map register numbers held in the call frame info that gcc has
867 collected using DWARF_FRAME_REGNUM to those that should be output in
868 .debug_frame and .eh_frame. We continue to use gcc hard reg numbers
869 for .eh_frame, but use the numbers mandated by the various ABIs for
870 .debug_frame. rs6000_emit_prologue has translated any combination of
871 CR2, CR3, CR4 saves to a save of CR2. The actual code emitted saves
872 the whole of CR, so we map CR2_REGNO to the DWARF reg for CR. */
873 #define DWARF2_FRAME_REG_OUT(REGNO, FOR_EH) \
874 ((FOR_EH) ? (REGNO) \
875 : (REGNO) == CR2_REGNO ? 64 \
876 : DBX_REGISTER_NUMBER (REGNO))
878 /* 1 for registers that have pervasive standard uses
879 and are not available for the register allocator.
881 On RS/6000, r1 is used for the stack. On Darwin, r2 is available
882 as a local register; for all other OS's r2 is the TOC pointer.
884 cr5 is not supposed to be used.
886 On System V implementations, r13 is fixed and not available for use. */
888 #define FIXED_REGISTERS \
889 {0, 1, FIXED_R2, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, FIXED_R13, 0, 0, \
890 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
891 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
892 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
893 0, 0, 0, 1, 0, 0, 0, 0, 0, 1, 0, 0, 1, \
894 /* AltiVec registers. */ \
895 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
896 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
897 1, 1 \
898 , 1, 1, 1 \
901 /* 1 for registers not available across function calls.
902 These must include the FIXED_REGISTERS and also any
903 registers that can be used without being saved.
904 The latter must include the registers where values are returned
905 and the register where structure-value addresses are passed.
906 Aside from that, you can include as many other registers as you like. */
908 #define CALL_USED_REGISTERS \
909 {1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, FIXED_R13, 0, 0, \
910 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
911 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, \
912 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
913 1, 1, 1, 1, 1, 1, 0, 0, 0, 1, 1, 1, 1, \
914 /* AltiVec registers. */ \
915 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
916 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
917 1, 1 \
918 , 1, 1, 1 \
921 /* Like `CALL_USED_REGISTERS' except this macro doesn't require that
922 the entire set of `FIXED_REGISTERS' be included.
923 (`CALL_USED_REGISTERS' must be a superset of `FIXED_REGISTERS').
924 This macro is optional. If not specified, it defaults to the value
925 of `CALL_USED_REGISTERS'. */
927 #define CALL_REALLY_USED_REGISTERS \
928 {1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, FIXED_R13, 0, 0, \
929 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
930 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, \
931 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
932 1, 1, 1, 1, 1, 1, 0, 0, 0, 1, 1, 1, 1, \
933 /* AltiVec registers. */ \
934 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
935 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
936 0, 0 \
937 , 0, 0, 0 \
940 #define TOTAL_ALTIVEC_REGS (LAST_ALTIVEC_REGNO - FIRST_ALTIVEC_REGNO + 1)
942 #define FIRST_SAVED_ALTIVEC_REGNO (FIRST_ALTIVEC_REGNO+20)
943 #define FIRST_SAVED_FP_REGNO (14+32)
944 #define FIRST_SAVED_GP_REGNO (FIXED_R13 ? 14 : 13)
946 /* List the order in which to allocate registers. Each register must be
947 listed once, even those in FIXED_REGISTERS.
949 We allocate in the following order:
950 fp0 (not saved or used for anything)
951 fp13 - fp2 (not saved; incoming fp arg registers)
952 fp1 (not saved; return value)
953 fp31 - fp14 (saved; order given to save least number)
954 cr7, cr6 (not saved or special)
955 cr1 (not saved, but used for FP operations)
956 cr0 (not saved, but used for arithmetic operations)
957 cr4, cr3, cr2 (saved)
958 r9 (not saved; best for TImode)
959 r10, r8-r4 (not saved; highest first for less conflict with params)
960 r3 (not saved; return value register)
961 r11 (not saved; later alloc to help shrink-wrap)
962 r0 (not saved; cannot be base reg)
963 r31 - r13 (saved; order given to save least number)
964 r12 (not saved; if used for DImode or DFmode would use r13)
965 ctr (not saved; when we have the choice ctr is better)
966 lr (saved)
967 cr5, r1, r2, ap, ca (fixed)
968 v0 - v1 (not saved or used for anything)
969 v13 - v3 (not saved; incoming vector arg registers)
970 v2 (not saved; incoming vector arg reg; return value)
971 v19 - v14 (not saved or used for anything)
972 v31 - v20 (saved; order given to save least number)
973 vrsave, vscr (fixed)
974 spe_acc, spefscr (fixed)
975 sfp (fixed)
978 #if FIXED_R2 == 1
979 #define MAYBE_R2_AVAILABLE
980 #define MAYBE_R2_FIXED 2,
981 #else
982 #define MAYBE_R2_AVAILABLE 2,
983 #define MAYBE_R2_FIXED
984 #endif
986 #if FIXED_R13 == 1
987 #define EARLY_R12 12,
988 #define LATE_R12
989 #else
990 #define EARLY_R12
991 #define LATE_R12 12,
992 #endif
994 #define REG_ALLOC_ORDER \
995 {32, \
996 45, 44, 43, 42, 41, 40, 39, 38, 37, 36, 35, 34, \
997 33, \
998 63, 62, 61, 60, 59, 58, 57, 56, 55, 54, 53, 52, 51, \
999 50, 49, 48, 47, 46, \
1000 75, 74, 69, 68, 72, 71, 70, \
1001 MAYBE_R2_AVAILABLE \
1002 9, 10, 8, 7, 6, 5, 4, \
1003 3, EARLY_R12 11, 0, \
1004 31, 30, 29, 28, 27, 26, 25, 24, 23, 22, 21, 20, 19, \
1005 18, 17, 16, 15, 14, 13, LATE_R12 \
1006 66, 65, \
1007 73, 1, MAYBE_R2_FIXED 67, 76, \
1008 /* AltiVec registers. */ \
1009 77, 78, \
1010 90, 89, 88, 87, 86, 85, 84, 83, 82, 81, 80, \
1011 79, \
1012 96, 95, 94, 93, 92, 91, \
1013 108, 107, 106, 105, 104, 103, 102, 101, 100, 99, 98, 97, \
1014 109, 110, \
1015 111, 112, 113 \
1018 /* True if register is floating-point. */
1019 #define FP_REGNO_P(N) ((N) >= 32 && (N) <= 63)
1021 /* True if register is a condition register. */
1022 #define CR_REGNO_P(N) ((N) >= CR0_REGNO && (N) <= CR7_REGNO)
1024 /* True if register is a condition register, but not cr0. */
1025 #define CR_REGNO_NOT_CR0_P(N) ((N) >= CR1_REGNO && (N) <= CR7_REGNO)
1027 /* True if register is an integer register. */
1028 #define INT_REGNO_P(N) \
1029 ((N) <= 31 || (N) == ARG_POINTER_REGNUM || (N) == FRAME_POINTER_REGNUM)
1031 /* SPE SIMD registers are just the GPRs. */
1032 #define SPE_SIMD_REGNO_P(N) ((N) <= 31)
1034 /* PAIRED SIMD registers are just the FPRs. */
1035 #define PAIRED_SIMD_REGNO_P(N) ((N) >= 32 && (N) <= 63)
1037 /* True if register is the CA register. */
1038 #define CA_REGNO_P(N) ((N) == CA_REGNO)
1040 /* True if register is an AltiVec register. */
1041 #define ALTIVEC_REGNO_P(N) ((N) >= FIRST_ALTIVEC_REGNO && (N) <= LAST_ALTIVEC_REGNO)
1043 /* True if register is a VSX register. */
1044 #define VSX_REGNO_P(N) (FP_REGNO_P (N) || ALTIVEC_REGNO_P (N))
1046 /* Alternate name for any vector register supporting floating point, no matter
1047 which instruction set(s) are available. */
1048 #define VFLOAT_REGNO_P(N) \
1049 (ALTIVEC_REGNO_P (N) || (TARGET_VSX && FP_REGNO_P (N)))
1051 /* Alternate name for any vector register supporting integer, no matter which
1052 instruction set(s) are available. */
1053 #define VINT_REGNO_P(N) ALTIVEC_REGNO_P (N)
1055 /* Alternate name for any vector register supporting logical operations, no
1056 matter which instruction set(s) are available. */
1057 #define VLOGICAL_REGNO_P(N) VFLOAT_REGNO_P (N)
1059 /* Return number of consecutive hard regs needed starting at reg REGNO
1060 to hold something of mode MODE. */
1062 #define HARD_REGNO_NREGS(REGNO, MODE) rs6000_hard_regno_nregs[(MODE)][(REGNO)]
1064 /* When setting up caller-save slots (MODE == VOIDmode) ensure we allocate
1065 enough space to account for vectors in FP regs. */
1066 #define HARD_REGNO_CALLER_SAVE_MODE(REGNO, NREGS, MODE) \
1067 (TARGET_VSX \
1068 && ((MODE) == VOIDmode || ALTIVEC_OR_VSX_VECTOR_MODE (MODE)) \
1069 && FP_REGNO_P (REGNO) \
1070 ? V2DFmode \
1071 : choose_hard_reg_mode ((REGNO), (NREGS), false))
1073 #define HARD_REGNO_CALL_PART_CLOBBERED(REGNO, MODE) \
1074 (((TARGET_32BIT && TARGET_POWERPC64 \
1075 && (GET_MODE_SIZE (MODE) > 4) \
1076 && INT_REGNO_P (REGNO)) ? 1 : 0) \
1077 || (TARGET_VSX && FP_REGNO_P (REGNO) \
1078 && GET_MODE_SIZE (MODE) > 8))
1080 #define VSX_VECTOR_MODE(MODE) \
1081 ((MODE) == V4SFmode \
1082 || (MODE) == V2DFmode) \
1084 #define ALTIVEC_VECTOR_MODE(MODE) \
1085 ((MODE) == V16QImode \
1086 || (MODE) == V8HImode \
1087 || (MODE) == V4SFmode \
1088 || (MODE) == V4SImode)
1090 #define ALTIVEC_OR_VSX_VECTOR_MODE(MODE) \
1091 (ALTIVEC_VECTOR_MODE (MODE) || VSX_VECTOR_MODE (MODE) \
1092 || (MODE) == V2DImode)
1094 #define SPE_VECTOR_MODE(MODE) \
1095 ((MODE) == V4HImode \
1096 || (MODE) == V2SFmode \
1097 || (MODE) == V1DImode \
1098 || (MODE) == V2SImode)
1100 #define PAIRED_VECTOR_MODE(MODE) \
1101 ((MODE) == V2SFmode)
1103 /* Value is TRUE if hard register REGNO can hold a value of
1104 machine-mode MODE. */
1105 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
1106 rs6000_hard_regno_mode_ok_p[(int)(MODE)][REGNO]
1108 /* Value is 1 if it is a good idea to tie two pseudo registers
1109 when one has mode MODE1 and one has mode MODE2.
1110 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1111 for any hard reg, then this must be 0 for correct output. */
1112 #define MODES_TIEABLE_P(MODE1, MODE2) \
1113 (SCALAR_FLOAT_MODE_P (MODE1) \
1114 ? SCALAR_FLOAT_MODE_P (MODE2) \
1115 : SCALAR_FLOAT_MODE_P (MODE2) \
1116 ? SCALAR_FLOAT_MODE_P (MODE1) \
1117 : GET_MODE_CLASS (MODE1) == MODE_CC \
1118 ? GET_MODE_CLASS (MODE2) == MODE_CC \
1119 : GET_MODE_CLASS (MODE2) == MODE_CC \
1120 ? GET_MODE_CLASS (MODE1) == MODE_CC \
1121 : SPE_VECTOR_MODE (MODE1) \
1122 ? SPE_VECTOR_MODE (MODE2) \
1123 : SPE_VECTOR_MODE (MODE2) \
1124 ? SPE_VECTOR_MODE (MODE1) \
1125 : ALTIVEC_VECTOR_MODE (MODE1) \
1126 ? ALTIVEC_VECTOR_MODE (MODE2) \
1127 : ALTIVEC_VECTOR_MODE (MODE2) \
1128 ? ALTIVEC_VECTOR_MODE (MODE1) \
1129 : ALTIVEC_OR_VSX_VECTOR_MODE (MODE1) \
1130 ? ALTIVEC_OR_VSX_VECTOR_MODE (MODE2) \
1131 : ALTIVEC_OR_VSX_VECTOR_MODE (MODE2) \
1132 ? ALTIVEC_OR_VSX_VECTOR_MODE (MODE1) \
1133 : 1)
1135 /* Post-reload, we can't use any new AltiVec registers, as we already
1136 emitted the vrsave mask. */
1138 #define HARD_REGNO_RENAME_OK(SRC, DST) \
1139 (! ALTIVEC_REGNO_P (DST) || df_regs_ever_live_p (DST))
1141 /* Specify the cost of a branch insn; roughly the number of extra insns that
1142 should be added to avoid a branch.
1144 Set this to 3 on the RS/6000 since that is roughly the average cost of an
1145 unscheduled conditional branch. */
1147 #define BRANCH_COST(speed_p, predictable_p) 3
1149 /* Override BRANCH_COST heuristic which empirically produces worse
1150 performance for removing short circuiting from the logical ops. */
1152 #define LOGICAL_OP_NON_SHORT_CIRCUIT 0
1154 /* A fixed register used at epilogue generation to address SPE registers
1155 with negative offsets. The 64-bit load/store instructions on the SPE
1156 only take positive offsets (and small ones at that), so we need to
1157 reserve a register for consing up negative offsets. */
1159 #define FIXED_SCRATCH 0
1161 /* Specify the registers used for certain standard purposes.
1162 The values of these macros are register numbers. */
1164 /* RS/6000 pc isn't overloaded on a register that the compiler knows about. */
1165 /* #define PC_REGNUM */
1167 /* Register to use for pushing function arguments. */
1168 #define STACK_POINTER_REGNUM 1
1170 /* Base register for access to local variables of the function. */
1171 #define HARD_FRAME_POINTER_REGNUM 31
1173 /* Base register for access to local variables of the function. */
1174 #define FRAME_POINTER_REGNUM 113
1176 /* Base register for access to arguments of the function. */
1177 #define ARG_POINTER_REGNUM 67
1179 /* Place to put static chain when calling a function that requires it. */
1180 #define STATIC_CHAIN_REGNUM 11
1183 /* Define the classes of registers for register constraints in the
1184 machine description. Also define ranges of constants.
1186 One of the classes must always be named ALL_REGS and include all hard regs.
1187 If there is more than one class, another class must be named NO_REGS
1188 and contain no registers.
1190 The name GENERAL_REGS must be the name of a class (or an alias for
1191 another name such as ALL_REGS). This is the class of registers
1192 that is allowed by "g" or "r" in a register constraint.
1193 Also, registers outside this class are allocated only when
1194 instructions express preferences for them.
1196 The classes must be numbered in nondecreasing order; that is,
1197 a larger-numbered class must never be contained completely
1198 in a smaller-numbered class.
1200 For any two classes, it is very desirable that there be another
1201 class that represents their union. */
1203 /* The RS/6000 has three types of registers, fixed-point, floating-point, and
1204 condition registers, plus three special registers, CTR, and the link
1205 register. AltiVec adds a vector register class. VSX registers overlap the
1206 FPR registers and the Altivec registers.
1208 However, r0 is special in that it cannot be used as a base register.
1209 So make a class for registers valid as base registers.
1211 Also, cr0 is the only condition code register that can be used in
1212 arithmetic insns, so make a separate class for it. */
1214 enum reg_class
1216 NO_REGS,
1217 BASE_REGS,
1218 GENERAL_REGS,
1219 FLOAT_REGS,
1220 ALTIVEC_REGS,
1221 VSX_REGS,
1222 VRSAVE_REGS,
1223 VSCR_REGS,
1224 SPE_ACC_REGS,
1225 SPEFSCR_REGS,
1226 NON_SPECIAL_REGS,
1227 LINK_REGS,
1228 CTR_REGS,
1229 LINK_OR_CTR_REGS,
1230 SPECIAL_REGS,
1231 SPEC_OR_GEN_REGS,
1232 CR0_REGS,
1233 CR_REGS,
1234 NON_FLOAT_REGS,
1235 CA_REGS,
1236 ALL_REGS,
1237 LIM_REG_CLASSES
1240 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1242 /* Give names of register classes as strings for dump file. */
1244 #define REG_CLASS_NAMES \
1246 "NO_REGS", \
1247 "BASE_REGS", \
1248 "GENERAL_REGS", \
1249 "FLOAT_REGS", \
1250 "ALTIVEC_REGS", \
1251 "VSX_REGS", \
1252 "VRSAVE_REGS", \
1253 "VSCR_REGS", \
1254 "SPE_ACC_REGS", \
1255 "SPEFSCR_REGS", \
1256 "NON_SPECIAL_REGS", \
1257 "LINK_REGS", \
1258 "CTR_REGS", \
1259 "LINK_OR_CTR_REGS", \
1260 "SPECIAL_REGS", \
1261 "SPEC_OR_GEN_REGS", \
1262 "CR0_REGS", \
1263 "CR_REGS", \
1264 "NON_FLOAT_REGS", \
1265 "CA_REGS", \
1266 "ALL_REGS" \
1269 /* Define which registers fit in which classes.
1270 This is an initializer for a vector of HARD_REG_SET
1271 of length N_REG_CLASSES. */
1273 #define REG_CLASS_CONTENTS \
1275 { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
1276 { 0xfffffffe, 0x00000000, 0x00000008, 0x00020000 }, /* BASE_REGS */ \
1277 { 0xffffffff, 0x00000000, 0x00000008, 0x00020000 }, /* GENERAL_REGS */ \
1278 { 0x00000000, 0xffffffff, 0x00000000, 0x00000000 }, /* FLOAT_REGS */ \
1279 { 0x00000000, 0x00000000, 0xffffe000, 0x00001fff }, /* ALTIVEC_REGS */ \
1280 { 0x00000000, 0xffffffff, 0xffffe000, 0x00001fff }, /* VSX_REGS */ \
1281 { 0x00000000, 0x00000000, 0x00000000, 0x00002000 }, /* VRSAVE_REGS */ \
1282 { 0x00000000, 0x00000000, 0x00000000, 0x00004000 }, /* VSCR_REGS */ \
1283 { 0x00000000, 0x00000000, 0x00000000, 0x00008000 }, /* SPE_ACC_REGS */ \
1284 { 0x00000000, 0x00000000, 0x00000000, 0x00010000 }, /* SPEFSCR_REGS */ \
1285 { 0xffffffff, 0xffffffff, 0x00000008, 0x00020000 }, /* NON_SPECIAL_REGS */ \
1286 { 0x00000000, 0x00000000, 0x00000002, 0x00000000 }, /* LINK_REGS */ \
1287 { 0x00000000, 0x00000000, 0x00000004, 0x00000000 }, /* CTR_REGS */ \
1288 { 0x00000000, 0x00000000, 0x00000006, 0x00000000 }, /* LINK_OR_CTR_REGS */ \
1289 { 0x00000000, 0x00000000, 0x00000006, 0x00002000 }, /* SPECIAL_REGS */ \
1290 { 0xffffffff, 0x00000000, 0x0000000e, 0x00022000 }, /* SPEC_OR_GEN_REGS */ \
1291 { 0x00000000, 0x00000000, 0x00000010, 0x00000000 }, /* CR0_REGS */ \
1292 { 0x00000000, 0x00000000, 0x00000ff0, 0x00000000 }, /* CR_REGS */ \
1293 { 0xffffffff, 0x00000000, 0x00000ffe, 0x00020000 }, /* NON_FLOAT_REGS */ \
1294 { 0x00000000, 0x00000000, 0x00001000, 0x00000000 }, /* CA_REGS */ \
1295 { 0xffffffff, 0xffffffff, 0xfffffffe, 0x0003ffff } /* ALL_REGS */ \
1298 /* The same information, inverted:
1299 Return the class number of the smallest class containing
1300 reg number REGNO. This could be a conditional expression
1301 or could index an array. */
1303 extern enum reg_class rs6000_regno_regclass[FIRST_PSEUDO_REGISTER];
1305 #if ENABLE_CHECKING
1306 #define REGNO_REG_CLASS(REGNO) \
1307 (gcc_assert (IN_RANGE ((REGNO), 0, FIRST_PSEUDO_REGISTER-1)), \
1308 rs6000_regno_regclass[(REGNO)])
1310 #else
1311 #define REGNO_REG_CLASS(REGNO) rs6000_regno_regclass[(REGNO)]
1312 #endif
1314 /* Register classes for various constraints that are based on the target
1315 switches. */
1316 enum r6000_reg_class_enum {
1317 RS6000_CONSTRAINT_d, /* fpr registers for double values */
1318 RS6000_CONSTRAINT_f, /* fpr registers for single values */
1319 RS6000_CONSTRAINT_v, /* Altivec registers */
1320 RS6000_CONSTRAINT_wa, /* Any VSX register */
1321 RS6000_CONSTRAINT_wd, /* VSX register for V2DF */
1322 RS6000_CONSTRAINT_wf, /* VSX register for V4SF */
1323 RS6000_CONSTRAINT_ws, /* VSX register for DF */
1324 RS6000_CONSTRAINT_MAX
1327 extern enum reg_class rs6000_constraints[RS6000_CONSTRAINT_MAX];
1329 /* The class value for index registers, and the one for base regs. */
1330 #define INDEX_REG_CLASS GENERAL_REGS
1331 #define BASE_REG_CLASS BASE_REGS
1333 /* Return whether a given register class can hold VSX objects. */
1334 #define VSX_REG_CLASS_P(CLASS) \
1335 ((CLASS) == VSX_REGS || (CLASS) == FLOAT_REGS || (CLASS) == ALTIVEC_REGS)
1337 /* Given an rtx X being reloaded into a reg required to be
1338 in class CLASS, return the class of reg to actually use.
1339 In general this is just CLASS; but on some machines
1340 in some cases it is preferable to use a more restrictive class.
1342 On the RS/6000, we have to return NO_REGS when we want to reload a
1343 floating-point CONST_DOUBLE to force it to be copied to memory.
1345 We also don't want to reload integer values into floating-point
1346 registers if we can at all help it. In fact, this can
1347 cause reload to die, if it tries to generate a reload of CTR
1348 into a FP register and discovers it doesn't have the memory location
1349 required.
1351 ??? Would it be a good idea to have reload do the converse, that is
1352 try to reload floating modes into FP registers if possible?
1355 #define PREFERRED_RELOAD_CLASS(X,CLASS) \
1356 rs6000_preferred_reload_class_ptr (X, CLASS)
1358 /* Return the register class of a scratch register needed to copy IN into
1359 or out of a register in CLASS in MODE. If it can be done directly,
1360 NO_REGS is returned. */
1362 #define SECONDARY_RELOAD_CLASS(CLASS,MODE,IN) \
1363 rs6000_secondary_reload_class_ptr (CLASS, MODE, IN)
1365 /* If we are copying between FP or AltiVec registers and anything
1366 else, we need a memory location. The exception is when we are
1367 targeting ppc64 and the move to/from fpr to gpr instructions
1368 are available.*/
1370 #define SECONDARY_MEMORY_NEEDED(CLASS1,CLASS2,MODE) \
1371 rs6000_secondary_memory_needed_ptr (CLASS1, CLASS2, MODE)
1373 /* For cpus that cannot load/store SDmode values from the 64-bit
1374 FP registers without using a full 64-bit load/store, we need
1375 to allocate a full 64-bit stack slot for them. */
1377 #define SECONDARY_MEMORY_NEEDED_RTX(MODE) \
1378 rs6000_secondary_memory_needed_rtx (MODE)
1380 /* Return the maximum number of consecutive registers
1381 needed to represent mode MODE in a register of class CLASS.
1383 On RS/6000, this is the size of MODE in words, except in the FP regs, where
1384 a single reg is enough for two words, unless we have VSX, where the FP
1385 registers can hold 128 bits. */
1386 #define CLASS_MAX_NREGS(CLASS, MODE) rs6000_class_max_nregs[(MODE)][(CLASS)]
1388 /* Return nonzero if for CLASS a mode change from FROM to TO is invalid. */
1390 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1391 rs6000_cannot_change_mode_class_ptr (FROM, TO, CLASS)
1393 /* Stack layout; function entry, exit and calling. */
1395 /* Define this if pushing a word on the stack
1396 makes the stack pointer a smaller address. */
1397 #define STACK_GROWS_DOWNWARD
1399 /* Offsets recorded in opcodes are a multiple of this alignment factor. */
1400 #define DWARF_CIE_DATA_ALIGNMENT (-((int) (TARGET_32BIT ? 4 : 8)))
1402 /* Define this to nonzero if the nominal address of the stack frame
1403 is at the high-address end of the local variables;
1404 that is, each additional local variable allocated
1405 goes at a more negative offset in the frame.
1407 On the RS/6000, we grow upwards, from the area after the outgoing
1408 arguments. */
1409 #define FRAME_GROWS_DOWNWARD (flag_stack_protect != 0)
1411 /* Size of the outgoing register save area */
1412 #define RS6000_REG_SAVE ((DEFAULT_ABI == ABI_AIX \
1413 || DEFAULT_ABI == ABI_DARWIN) \
1414 ? (TARGET_64BIT ? 64 : 32) \
1415 : 0)
1417 /* Size of the fixed area on the stack */
1418 #define RS6000_SAVE_AREA \
1419 (((DEFAULT_ABI == ABI_AIX || DEFAULT_ABI == ABI_DARWIN) ? 24 : 8) \
1420 << (TARGET_64BIT ? 1 : 0))
1422 /* MEM representing address to save the TOC register */
1423 #define RS6000_SAVE_TOC gen_rtx_MEM (Pmode, \
1424 plus_constant (Pmode, stack_pointer_rtx, \
1425 (TARGET_32BIT ? 20 : 40)))
1427 /* Align an address */
1428 #define RS6000_ALIGN(n,a) (((n) + (a) - 1) & ~((a) - 1))
1430 /* Offset within stack frame to start allocating local variables at.
1431 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1432 first local allocated. Otherwise, it is the offset to the BEGINNING
1433 of the first local allocated.
1435 On the RS/6000, the frame pointer is the same as the stack pointer,
1436 except for dynamic allocations. So we start after the fixed area and
1437 outgoing parameter area. */
1439 #define STARTING_FRAME_OFFSET \
1440 (FRAME_GROWS_DOWNWARD \
1441 ? 0 \
1442 : (RS6000_ALIGN (crtl->outgoing_args_size, \
1443 (TARGET_ALTIVEC || TARGET_VSX) ? 16 : 8) \
1444 + RS6000_SAVE_AREA))
1446 /* Offset from the stack pointer register to an item dynamically
1447 allocated on the stack, e.g., by `alloca'.
1449 The default value for this macro is `STACK_POINTER_OFFSET' plus the
1450 length of the outgoing arguments. The default is correct for most
1451 machines. See `function.c' for details. */
1452 #define STACK_DYNAMIC_OFFSET(FUNDECL) \
1453 (RS6000_ALIGN (crtl->outgoing_args_size, \
1454 (TARGET_ALTIVEC || TARGET_VSX) ? 16 : 8) \
1455 + (STACK_POINTER_OFFSET))
1457 /* If we generate an insn to push BYTES bytes,
1458 this says how many the stack pointer really advances by.
1459 On RS/6000, don't define this because there are no push insns. */
1460 /* #define PUSH_ROUNDING(BYTES) */
1462 /* Offset of first parameter from the argument pointer register value.
1463 On the RS/6000, we define the argument pointer to the start of the fixed
1464 area. */
1465 #define FIRST_PARM_OFFSET(FNDECL) RS6000_SAVE_AREA
1467 /* Offset from the argument pointer register value to the top of
1468 stack. This is different from FIRST_PARM_OFFSET because of the
1469 register save area. */
1470 #define ARG_POINTER_CFA_OFFSET(FNDECL) 0
1472 /* Define this if stack space is still allocated for a parameter passed
1473 in a register. The value is the number of bytes allocated to this
1474 area. */
1475 #define REG_PARM_STACK_SPACE(FNDECL) RS6000_REG_SAVE
1477 /* Define this if the above stack space is to be considered part of the
1478 space allocated by the caller. */
1479 #define OUTGOING_REG_PARM_STACK_SPACE(FNTYPE) 1
1481 /* This is the difference between the logical top of stack and the actual sp.
1483 For the RS/6000, sp points past the fixed area. */
1484 #define STACK_POINTER_OFFSET RS6000_SAVE_AREA
1486 /* Define this if the maximum size of all the outgoing args is to be
1487 accumulated and pushed during the prologue. The amount can be
1488 found in the variable crtl->outgoing_args_size. */
1489 #define ACCUMULATE_OUTGOING_ARGS 1
1491 /* Define how to find the value returned by a library function
1492 assuming the value has mode MODE. */
1494 #define LIBCALL_VALUE(MODE) rs6000_libcall_value ((MODE))
1496 /* DRAFT_V4_STRUCT_RET defaults off. */
1497 #define DRAFT_V4_STRUCT_RET 0
1499 /* Let TARGET_RETURN_IN_MEMORY control what happens. */
1500 #define DEFAULT_PCC_STRUCT_RETURN 0
1502 /* Mode of stack savearea.
1503 FUNCTION is VOIDmode because calling convention maintains SP.
1504 BLOCK needs Pmode for SP.
1505 NONLOCAL needs twice Pmode to maintain both backchain and SP. */
1506 #define STACK_SAVEAREA_MODE(LEVEL) \
1507 (LEVEL == SAVE_FUNCTION ? VOIDmode \
1508 : LEVEL == SAVE_NONLOCAL ? (TARGET_32BIT ? DImode : TImode) : Pmode)
1510 /* Minimum and maximum general purpose registers used to hold arguments. */
1511 #define GP_ARG_MIN_REG 3
1512 #define GP_ARG_MAX_REG 10
1513 #define GP_ARG_NUM_REG (GP_ARG_MAX_REG - GP_ARG_MIN_REG + 1)
1515 /* Minimum and maximum floating point registers used to hold arguments. */
1516 #define FP_ARG_MIN_REG 33
1517 #define FP_ARG_AIX_MAX_REG 45
1518 #define FP_ARG_V4_MAX_REG 40
1519 #define FP_ARG_MAX_REG ((DEFAULT_ABI == ABI_AIX \
1520 || DEFAULT_ABI == ABI_DARWIN) \
1521 ? FP_ARG_AIX_MAX_REG : FP_ARG_V4_MAX_REG)
1522 #define FP_ARG_NUM_REG (FP_ARG_MAX_REG - FP_ARG_MIN_REG + 1)
1524 /* Minimum and maximum AltiVec registers used to hold arguments. */
1525 #define ALTIVEC_ARG_MIN_REG (FIRST_ALTIVEC_REGNO + 2)
1526 #define ALTIVEC_ARG_MAX_REG (ALTIVEC_ARG_MIN_REG + 11)
1527 #define ALTIVEC_ARG_NUM_REG (ALTIVEC_ARG_MAX_REG - ALTIVEC_ARG_MIN_REG + 1)
1529 /* Return registers */
1530 #define GP_ARG_RETURN GP_ARG_MIN_REG
1531 #define FP_ARG_RETURN FP_ARG_MIN_REG
1532 #define ALTIVEC_ARG_RETURN (FIRST_ALTIVEC_REGNO + 2)
1534 /* Flags for the call/call_value rtl operations set up by function_arg */
1535 #define CALL_NORMAL 0x00000000 /* no special processing */
1536 /* Bits in 0x00000001 are unused. */
1537 #define CALL_V4_CLEAR_FP_ARGS 0x00000002 /* V.4, no FP args passed */
1538 #define CALL_V4_SET_FP_ARGS 0x00000004 /* V.4, FP args were passed */
1539 #define CALL_LONG 0x00000008 /* always call indirect */
1540 #define CALL_LIBCALL 0x00000010 /* libcall */
1542 /* We don't have prologue and epilogue functions to save/restore
1543 everything for most ABIs. */
1544 #define WORLD_SAVE_P(INFO) 0
1546 /* 1 if N is a possible register number for a function value
1547 as seen by the caller.
1549 On RS/6000, this is r3, fp1, and v2 (for AltiVec). */
1550 #define FUNCTION_VALUE_REGNO_P(N) \
1551 ((N) == GP_ARG_RETURN \
1552 || ((N) == FP_ARG_RETURN && TARGET_HARD_FLOAT && TARGET_FPRS) \
1553 || ((N) == ALTIVEC_ARG_RETURN && TARGET_ALTIVEC && TARGET_ALTIVEC_ABI))
1555 /* 1 if N is a possible register number for function argument passing.
1556 On RS/6000, these are r3-r10 and fp1-fp13.
1557 On AltiVec, v2 - v13 are used for passing vectors. */
1558 #define FUNCTION_ARG_REGNO_P(N) \
1559 ((unsigned) (N) - GP_ARG_MIN_REG < GP_ARG_NUM_REG \
1560 || ((unsigned) (N) - ALTIVEC_ARG_MIN_REG < ALTIVEC_ARG_NUM_REG \
1561 && TARGET_ALTIVEC && TARGET_ALTIVEC_ABI) \
1562 || ((unsigned) (N) - FP_ARG_MIN_REG < FP_ARG_NUM_REG \
1563 && TARGET_HARD_FLOAT && TARGET_FPRS))
1565 /* Define a data type for recording info about an argument list
1566 during the scan of that argument list. This data type should
1567 hold all necessary information about the function itself
1568 and about the args processed so far, enough to enable macros
1569 such as FUNCTION_ARG to determine where the next arg should go.
1571 On the RS/6000, this is a structure. The first element is the number of
1572 total argument words, the second is used to store the next
1573 floating-point register number, and the third says how many more args we
1574 have prototype types for.
1576 For ABI_V4, we treat these slightly differently -- `sysv_gregno' is
1577 the next available GP register, `fregno' is the next available FP
1578 register, and `words' is the number of words used on the stack.
1580 The varargs/stdarg support requires that this structure's size
1581 be a multiple of sizeof(int). */
1583 typedef struct rs6000_args
1585 int words; /* # words used for passing GP registers */
1586 int fregno; /* next available FP register */
1587 int vregno; /* next available AltiVec register */
1588 int nargs_prototype; /* # args left in the current prototype */
1589 int prototype; /* Whether a prototype was defined */
1590 int stdarg; /* Whether function is a stdarg function. */
1591 int call_cookie; /* Do special things for this call */
1592 int sysv_gregno; /* next available GP register */
1593 int intoffset; /* running offset in struct (darwin64) */
1594 int use_stack; /* any part of struct on stack (darwin64) */
1595 int floats_in_gpr; /* count of SFmode floats taking up
1596 GPR space (darwin64) */
1597 int named; /* false for varargs params */
1598 int escapes; /* if function visible outside tu */
1599 } CUMULATIVE_ARGS;
1601 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1602 for a call to a function whose data type is FNTYPE.
1603 For a library call, FNTYPE is 0. */
1605 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
1606 init_cumulative_args (&CUM, FNTYPE, LIBNAME, FALSE, FALSE, \
1607 N_NAMED_ARGS, FNDECL, VOIDmode)
1609 /* Similar, but when scanning the definition of a procedure. We always
1610 set NARGS_PROTOTYPE large so we never return an EXPR_LIST. */
1612 #define INIT_CUMULATIVE_INCOMING_ARGS(CUM, FNTYPE, LIBNAME) \
1613 init_cumulative_args (&CUM, FNTYPE, LIBNAME, TRUE, FALSE, \
1614 1000, current_function_decl, VOIDmode)
1616 /* Like INIT_CUMULATIVE_ARGS' but only used for outgoing libcalls. */
1618 #define INIT_CUMULATIVE_LIBCALL_ARGS(CUM, MODE, LIBNAME) \
1619 init_cumulative_args (&CUM, NULL_TREE, LIBNAME, FALSE, TRUE, \
1620 0, NULL_TREE, MODE)
1622 /* If defined, a C expression which determines whether, and in which
1623 direction, to pad out an argument with extra space. The value
1624 should be of type `enum direction': either `upward' to pad above
1625 the argument, `downward' to pad below, or `none' to inhibit
1626 padding. */
1628 #define FUNCTION_ARG_PADDING(MODE, TYPE) function_arg_padding (MODE, TYPE)
1630 #define PAD_VARARGS_DOWN \
1631 (FUNCTION_ARG_PADDING (TYPE_MODE (type), type) == downward)
1633 /* Output assembler code to FILE to increment profiler label # LABELNO
1634 for profiling a function entry. */
1636 #define FUNCTION_PROFILER(FILE, LABELNO) \
1637 output_function_profiler ((FILE), (LABELNO));
1639 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1640 the stack pointer does not matter. No definition is equivalent to
1641 always zero.
1643 On the RS/6000, this is nonzero because we can restore the stack from
1644 its backpointer, which we maintain. */
1645 #define EXIT_IGNORE_STACK 1
1647 /* Define this macro as a C expression that is nonzero for registers
1648 that are used by the epilogue or the return' pattern. The stack
1649 and frame pointer registers are already be assumed to be used as
1650 needed. */
1652 #define EPILOGUE_USES(REGNO) \
1653 ((reload_completed && (REGNO) == LR_REGNO) \
1654 || (TARGET_ALTIVEC && (REGNO) == VRSAVE_REGNO) \
1655 || (crtl->calls_eh_return \
1656 && TARGET_AIX \
1657 && (REGNO) == 2))
1660 /* Length in units of the trampoline for entering a nested function. */
1662 #define TRAMPOLINE_SIZE rs6000_trampoline_size ()
1664 /* Definitions for __builtin_return_address and __builtin_frame_address.
1665 __builtin_return_address (0) should give link register (65), enable
1666 this. */
1667 /* This should be uncommented, so that the link register is used, but
1668 currently this would result in unmatched insns and spilling fixed
1669 registers so we'll leave it for another day. When these problems are
1670 taken care of one additional fetch will be necessary in RETURN_ADDR_RTX.
1671 (mrs) */
1672 /* #define RETURN_ADDR_IN_PREVIOUS_FRAME */
1674 /* Number of bytes into the frame return addresses can be found. See
1675 rs6000_stack_info in rs6000.c for more information on how the different
1676 abi's store the return address. */
1677 #define RETURN_ADDRESS_OFFSET \
1678 ((DEFAULT_ABI == ABI_AIX \
1679 || DEFAULT_ABI == ABI_DARWIN) ? (TARGET_32BIT ? 8 : 16) : \
1680 (DEFAULT_ABI == ABI_V4) ? 4 : \
1681 (internal_error ("RETURN_ADDRESS_OFFSET not supported"), 0))
1683 /* The current return address is in link register (65). The return address
1684 of anything farther back is accessed normally at an offset of 8 from the
1685 frame pointer. */
1686 #define RETURN_ADDR_RTX(COUNT, FRAME) \
1687 (rs6000_return_addr (COUNT, FRAME))
1690 /* Definitions for register eliminations.
1692 We have two registers that can be eliminated on the RS/6000. First, the
1693 frame pointer register can often be eliminated in favor of the stack
1694 pointer register. Secondly, the argument pointer register can always be
1695 eliminated; it is replaced with either the stack or frame pointer.
1697 In addition, we use the elimination mechanism to see if r30 is needed
1698 Initially we assume that it isn't. If it is, we spill it. This is done
1699 by making it an eliminable register. We replace it with itself so that
1700 if it isn't needed, then existing uses won't be modified. */
1702 /* This is an array of structures. Each structure initializes one pair
1703 of eliminable registers. The "from" register number is given first,
1704 followed by "to". Eliminations of the same "from" register are listed
1705 in order of preference. */
1706 #define ELIMINABLE_REGS \
1707 {{ HARD_FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1708 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1709 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
1710 { ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1711 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
1712 { RS6000_PIC_OFFSET_TABLE_REGNUM, RS6000_PIC_OFFSET_TABLE_REGNUM } }
1714 /* Define the offset between two registers, one to be eliminated, and the other
1715 its replacement, at the start of a routine. */
1716 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1717 ((OFFSET) = rs6000_initial_elimination_offset(FROM, TO))
1719 /* Addressing modes, and classification of registers for them. */
1721 #define HAVE_PRE_DECREMENT 1
1722 #define HAVE_PRE_INCREMENT 1
1723 #define HAVE_PRE_MODIFY_DISP 1
1724 #define HAVE_PRE_MODIFY_REG 1
1726 /* Macros to check register numbers against specific register classes. */
1728 /* These assume that REGNO is a hard or pseudo reg number.
1729 They give nonzero only if REGNO is a hard reg of the suitable class
1730 or a pseudo reg currently allocated to a suitable hard reg.
1731 Since they use reg_renumber, they are safe only once reg_renumber
1732 has been allocated, which happens in local-alloc.c. */
1734 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1735 ((REGNO) < FIRST_PSEUDO_REGISTER \
1736 ? (REGNO) <= 31 || (REGNO) == 67 \
1737 || (REGNO) == FRAME_POINTER_REGNUM \
1738 : (reg_renumber[REGNO] >= 0 \
1739 && (reg_renumber[REGNO] <= 31 || reg_renumber[REGNO] == 67 \
1740 || reg_renumber[REGNO] == FRAME_POINTER_REGNUM)))
1742 #define REGNO_OK_FOR_BASE_P(REGNO) \
1743 ((REGNO) < FIRST_PSEUDO_REGISTER \
1744 ? ((REGNO) > 0 && (REGNO) <= 31) || (REGNO) == 67 \
1745 || (REGNO) == FRAME_POINTER_REGNUM \
1746 : (reg_renumber[REGNO] > 0 \
1747 && (reg_renumber[REGNO] <= 31 || reg_renumber[REGNO] == 67 \
1748 || reg_renumber[REGNO] == FRAME_POINTER_REGNUM)))
1750 /* Nonzero if X is a hard reg that can be used as an index
1751 or if it is a pseudo reg in the non-strict case. */
1752 #define INT_REG_OK_FOR_INDEX_P(X, STRICT) \
1753 ((!(STRICT) && REGNO (X) >= FIRST_PSEUDO_REGISTER) \
1754 || REGNO_OK_FOR_INDEX_P (REGNO (X)))
1756 /* Nonzero if X is a hard reg that can be used as a base reg
1757 or if it is a pseudo reg in the non-strict case. */
1758 #define INT_REG_OK_FOR_BASE_P(X, STRICT) \
1759 ((!(STRICT) && REGNO (X) >= FIRST_PSEUDO_REGISTER) \
1760 || REGNO_OK_FOR_BASE_P (REGNO (X)))
1763 /* Maximum number of registers that can appear in a valid memory address. */
1765 #define MAX_REGS_PER_ADDRESS 2
1767 /* Recognize any constant value that is a valid address. */
1769 #define CONSTANT_ADDRESS_P(X) \
1770 (GET_CODE (X) == LABEL_REF || GET_CODE (X) == SYMBOL_REF \
1771 || GET_CODE (X) == CONST_INT || GET_CODE (X) == CONST \
1772 || GET_CODE (X) == HIGH)
1774 #define EASY_VECTOR_15(n) ((n) >= -16 && (n) <= 15)
1775 #define EASY_VECTOR_15_ADD_SELF(n) (!EASY_VECTOR_15((n)) \
1776 && EASY_VECTOR_15((n) >> 1) \
1777 && ((n) & 1) == 0)
1779 #define EASY_VECTOR_MSB(n,mode) \
1780 (((unsigned HOST_WIDE_INT)n) == \
1781 ((((unsigned HOST_WIDE_INT)GET_MODE_MASK (mode)) + 1) >> 1))
1784 /* Try a machine-dependent way of reloading an illegitimate address
1785 operand. If we find one, push the reload and jump to WIN. This
1786 macro is used in only one place: `find_reloads_address' in reload.c.
1788 Implemented on rs6000 by rs6000_legitimize_reload_address.
1789 Note that (X) is evaluated twice; this is safe in current usage. */
1791 #define LEGITIMIZE_RELOAD_ADDRESS(X,MODE,OPNUM,TYPE,IND_LEVELS,WIN) \
1792 do { \
1793 int win; \
1794 (X) = rs6000_legitimize_reload_address_ptr ((X), (MODE), (OPNUM), \
1795 (int)(TYPE), (IND_LEVELS), &win); \
1796 if ( win ) \
1797 goto WIN; \
1798 } while (0)
1800 #define FIND_BASE_TERM rs6000_find_base_term
1802 /* The register number of the register used to address a table of
1803 static data addresses in memory. In some cases this register is
1804 defined by a processor's "application binary interface" (ABI).
1805 When this macro is defined, RTL is generated for this register
1806 once, as with the stack pointer and frame pointer registers. If
1807 this macro is not defined, it is up to the machine-dependent files
1808 to allocate such a register (if necessary). */
1810 #define RS6000_PIC_OFFSET_TABLE_REGNUM 30
1811 #define PIC_OFFSET_TABLE_REGNUM (flag_pic ? RS6000_PIC_OFFSET_TABLE_REGNUM : INVALID_REGNUM)
1813 #define TOC_REGISTER (TARGET_MINIMAL_TOC ? RS6000_PIC_OFFSET_TABLE_REGNUM : 2)
1815 /* Define this macro if the register defined by
1816 `PIC_OFFSET_TABLE_REGNUM' is clobbered by calls. Do not define
1817 this macro if `PIC_OFFSET_TABLE_REGNUM' is not defined. */
1819 /* #define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED */
1821 /* A C expression that is nonzero if X is a legitimate immediate
1822 operand on the target machine when generating position independent
1823 code. You can assume that X satisfies `CONSTANT_P', so you need
1824 not check this. You can also assume FLAG_PIC is true, so you need
1825 not check it either. You need not define this macro if all
1826 constants (including `SYMBOL_REF') can be immediate operands when
1827 generating position independent code. */
1829 /* #define LEGITIMATE_PIC_OPERAND_P (X) */
1831 /* Define this if some processing needs to be done immediately before
1832 emitting code for an insn. */
1834 #define FINAL_PRESCAN_INSN(INSN,OPERANDS,NOPERANDS) \
1835 rs6000_final_prescan_insn (INSN, OPERANDS, NOPERANDS)
1837 /* Specify the machine mode that this machine uses
1838 for the index in the tablejump instruction. */
1839 #define CASE_VECTOR_MODE SImode
1841 /* Define as C expression which evaluates to nonzero if the tablejump
1842 instruction expects the table to contain offsets from the address of the
1843 table.
1844 Do not define this if the table should contain absolute addresses. */
1845 #define CASE_VECTOR_PC_RELATIVE 1
1847 /* Define this as 1 if `char' should by default be signed; else as 0. */
1848 #define DEFAULT_SIGNED_CHAR 0
1850 /* An integer expression for the size in bits of the largest integer machine
1851 mode that should actually be used. */
1853 /* Allow pairs of registers to be used, which is the intent of the default. */
1854 #define MAX_FIXED_MODE_SIZE GET_MODE_BITSIZE (TARGET_POWERPC64 ? TImode : DImode)
1856 /* Max number of bytes we can move from memory to memory
1857 in one reasonably fast instruction. */
1858 #define MOVE_MAX (! TARGET_POWERPC64 ? 4 : 8)
1859 #define MAX_MOVE_MAX 8
1861 /* Nonzero if access to memory by bytes is no faster than for words.
1862 Also nonzero if doing byte operations (specifically shifts) in registers
1863 is undesirable. */
1864 #define SLOW_BYTE_ACCESS 1
1866 /* Define if operations between registers always perform the operation
1867 on the full register even if a narrower mode is specified. */
1868 #define WORD_REGISTER_OPERATIONS
1870 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1871 will either zero-extend or sign-extend. The value of this macro should
1872 be the code that says which one of the two operations is implicitly
1873 done, UNKNOWN if none. */
1874 #define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
1876 /* Define if loading short immediate values into registers sign extends. */
1877 #define SHORT_IMMEDIATES_SIGN_EXTEND
1879 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1880 is done just by pretending it is already truncated. */
1881 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1883 /* The cntlzw and cntlzd instructions return 32 and 64 for input of zero. */
1884 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
1885 ((VALUE) = ((MODE) == SImode ? 32 : 64), 1)
1887 /* The CTZ patterns return -1 for input of zero. */
1888 #define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = -1, 1)
1890 /* Specify the machine mode that pointers have.
1891 After generation of rtl, the compiler makes no further distinction
1892 between pointers and any other objects of this machine mode. */
1893 extern unsigned rs6000_pmode;
1894 #define Pmode ((enum machine_mode)rs6000_pmode)
1896 /* Supply definition of STACK_SIZE_MODE for allocate_dynamic_stack_space. */
1897 #define STACK_SIZE_MODE (TARGET_32BIT ? SImode : DImode)
1899 /* Mode of a function address in a call instruction (for indexing purposes).
1900 Doesn't matter on RS/6000. */
1901 #define FUNCTION_MODE SImode
1903 /* Define this if addresses of constant functions
1904 shouldn't be put through pseudo regs where they can be cse'd.
1905 Desirable on machines where ordinary constants are expensive
1906 but a CALL with constant address is cheap. */
1907 #define NO_FUNCTION_CSE
1909 /* Define this to be nonzero if shift instructions ignore all but the low-order
1910 few bits.
1912 The sle and sre instructions which allow SHIFT_COUNT_TRUNCATED
1913 have been dropped from the PowerPC architecture. */
1914 #define SHIFT_COUNT_TRUNCATED 0
1916 /* Adjust the length of an INSN. LENGTH is the currently-computed length and
1917 should be adjusted to reflect any required changes. This macro is used when
1918 there is some systematic length adjustment required that would be difficult
1919 to express in the length attribute. */
1921 /* #define ADJUST_INSN_LENGTH(X,LENGTH) */
1923 /* Given a comparison code (EQ, NE, etc.) and the first operand of a
1924 COMPARE, return the mode to be used for the comparison. For
1925 floating-point, CCFPmode should be used. CCUNSmode should be used
1926 for unsigned comparisons. CCEQmode should be used when we are
1927 doing an inequality comparison on the result of a
1928 comparison. CCmode should be used in all other cases. */
1930 #define SELECT_CC_MODE(OP,X,Y) \
1931 (SCALAR_FLOAT_MODE_P (GET_MODE (X)) ? CCFPmode \
1932 : (OP) == GTU || (OP) == LTU || (OP) == GEU || (OP) == LEU ? CCUNSmode \
1933 : (((OP) == EQ || (OP) == NE) && COMPARISON_P (X) \
1934 ? CCEQmode : CCmode))
1936 /* Can the condition code MODE be safely reversed? This is safe in
1937 all cases on this port, because at present it doesn't use the
1938 trapping FP comparisons (fcmpo). */
1939 #define REVERSIBLE_CC_MODE(MODE) 1
1941 /* Given a condition code and a mode, return the inverse condition. */
1942 #define REVERSE_CONDITION(CODE, MODE) rs6000_reverse_condition (MODE, CODE)
1945 /* Control the assembler format that we output. */
1947 /* A C string constant describing how to begin a comment in the target
1948 assembler language. The compiler assumes that the comment will end at
1949 the end of the line. */
1950 #define ASM_COMMENT_START " #"
1952 /* Flag to say the TOC is initialized */
1953 extern int toc_initialized;
1955 /* Macro to output a special constant pool entry. Go to WIN if we output
1956 it. Otherwise, it is written the usual way.
1958 On the RS/6000, toc entries are handled this way. */
1960 #define ASM_OUTPUT_SPECIAL_POOL_ENTRY(FILE, X, MODE, ALIGN, LABELNO, WIN) \
1961 { if (ASM_OUTPUT_SPECIAL_POOL_ENTRY_P (X, MODE)) \
1963 output_toc (FILE, X, LABELNO, MODE); \
1964 goto WIN; \
1968 #ifdef HAVE_GAS_WEAK
1969 #define RS6000_WEAK 1
1970 #else
1971 #define RS6000_WEAK 0
1972 #endif
1974 #if RS6000_WEAK
1975 /* Used in lieu of ASM_WEAKEN_LABEL. */
1976 #define ASM_WEAKEN_DECL(FILE, DECL, NAME, VAL) \
1977 do \
1979 fputs ("\t.weak\t", (FILE)); \
1980 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
1981 if ((DECL) && TREE_CODE (DECL) == FUNCTION_DECL \
1982 && DEFAULT_ABI == ABI_AIX && DOT_SYMBOLS) \
1984 if (TARGET_XCOFF) \
1985 fputs ("[DS]", (FILE)); \
1986 fputs ("\n\t.weak\t.", (FILE)); \
1987 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
1989 fputc ('\n', (FILE)); \
1990 if (VAL) \
1992 ASM_OUTPUT_DEF ((FILE), (NAME), (VAL)); \
1993 if ((DECL) && TREE_CODE (DECL) == FUNCTION_DECL \
1994 && DEFAULT_ABI == ABI_AIX && DOT_SYMBOLS) \
1996 fputs ("\t.set\t.", (FILE)); \
1997 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
1998 fputs (",.", (FILE)); \
1999 RS6000_OUTPUT_BASENAME ((FILE), (VAL)); \
2000 fputc ('\n', (FILE)); \
2004 while (0)
2005 #endif
2007 #if HAVE_GAS_WEAKREF
2008 #define ASM_OUTPUT_WEAKREF(FILE, DECL, NAME, VALUE) \
2009 do \
2011 fputs ("\t.weakref\t", (FILE)); \
2012 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
2013 fputs (", ", (FILE)); \
2014 RS6000_OUTPUT_BASENAME ((FILE), (VALUE)); \
2015 if ((DECL) && TREE_CODE (DECL) == FUNCTION_DECL \
2016 && DEFAULT_ABI == ABI_AIX && DOT_SYMBOLS) \
2018 fputs ("\n\t.weakref\t.", (FILE)); \
2019 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
2020 fputs (", .", (FILE)); \
2021 RS6000_OUTPUT_BASENAME ((FILE), (VALUE)); \
2023 fputc ('\n', (FILE)); \
2024 } while (0)
2025 #endif
2027 /* This implements the `alias' attribute. */
2028 #undef ASM_OUTPUT_DEF_FROM_DECLS
2029 #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL, TARGET) \
2030 do \
2032 const char *alias = XSTR (XEXP (DECL_RTL (DECL), 0), 0); \
2033 const char *name = IDENTIFIER_POINTER (TARGET); \
2034 if (TREE_CODE (DECL) == FUNCTION_DECL \
2035 && DEFAULT_ABI == ABI_AIX && DOT_SYMBOLS) \
2037 if (TREE_PUBLIC (DECL)) \
2039 if (!RS6000_WEAK || !DECL_WEAK (DECL)) \
2041 fputs ("\t.globl\t.", FILE); \
2042 RS6000_OUTPUT_BASENAME (FILE, alias); \
2043 putc ('\n', FILE); \
2046 else if (TARGET_XCOFF) \
2048 fputs ("\t.lglobl\t.", FILE); \
2049 RS6000_OUTPUT_BASENAME (FILE, alias); \
2050 putc ('\n', FILE); \
2052 fputs ("\t.set\t.", FILE); \
2053 RS6000_OUTPUT_BASENAME (FILE, alias); \
2054 fputs (",.", FILE); \
2055 RS6000_OUTPUT_BASENAME (FILE, name); \
2056 fputc ('\n', FILE); \
2058 ASM_OUTPUT_DEF (FILE, alias, name); \
2060 while (0)
2062 #define TARGET_ASM_FILE_START rs6000_file_start
2064 /* Output to assembler file text saying following lines
2065 may contain character constants, extra white space, comments, etc. */
2067 #define ASM_APP_ON ""
2069 /* Output to assembler file text saying following lines
2070 no longer contain unusual constructs. */
2072 #define ASM_APP_OFF ""
2074 /* How to refer to registers in assembler output.
2075 This sequence is indexed by compiler's hard-register-number (see above). */
2077 extern char rs6000_reg_names[][8]; /* register names (0 vs. %r0). */
2079 #define REGISTER_NAMES \
2081 &rs6000_reg_names[ 0][0], /* r0 */ \
2082 &rs6000_reg_names[ 1][0], /* r1 */ \
2083 &rs6000_reg_names[ 2][0], /* r2 */ \
2084 &rs6000_reg_names[ 3][0], /* r3 */ \
2085 &rs6000_reg_names[ 4][0], /* r4 */ \
2086 &rs6000_reg_names[ 5][0], /* r5 */ \
2087 &rs6000_reg_names[ 6][0], /* r6 */ \
2088 &rs6000_reg_names[ 7][0], /* r7 */ \
2089 &rs6000_reg_names[ 8][0], /* r8 */ \
2090 &rs6000_reg_names[ 9][0], /* r9 */ \
2091 &rs6000_reg_names[10][0], /* r10 */ \
2092 &rs6000_reg_names[11][0], /* r11 */ \
2093 &rs6000_reg_names[12][0], /* r12 */ \
2094 &rs6000_reg_names[13][0], /* r13 */ \
2095 &rs6000_reg_names[14][0], /* r14 */ \
2096 &rs6000_reg_names[15][0], /* r15 */ \
2097 &rs6000_reg_names[16][0], /* r16 */ \
2098 &rs6000_reg_names[17][0], /* r17 */ \
2099 &rs6000_reg_names[18][0], /* r18 */ \
2100 &rs6000_reg_names[19][0], /* r19 */ \
2101 &rs6000_reg_names[20][0], /* r20 */ \
2102 &rs6000_reg_names[21][0], /* r21 */ \
2103 &rs6000_reg_names[22][0], /* r22 */ \
2104 &rs6000_reg_names[23][0], /* r23 */ \
2105 &rs6000_reg_names[24][0], /* r24 */ \
2106 &rs6000_reg_names[25][0], /* r25 */ \
2107 &rs6000_reg_names[26][0], /* r26 */ \
2108 &rs6000_reg_names[27][0], /* r27 */ \
2109 &rs6000_reg_names[28][0], /* r28 */ \
2110 &rs6000_reg_names[29][0], /* r29 */ \
2111 &rs6000_reg_names[30][0], /* r30 */ \
2112 &rs6000_reg_names[31][0], /* r31 */ \
2114 &rs6000_reg_names[32][0], /* fr0 */ \
2115 &rs6000_reg_names[33][0], /* fr1 */ \
2116 &rs6000_reg_names[34][0], /* fr2 */ \
2117 &rs6000_reg_names[35][0], /* fr3 */ \
2118 &rs6000_reg_names[36][0], /* fr4 */ \
2119 &rs6000_reg_names[37][0], /* fr5 */ \
2120 &rs6000_reg_names[38][0], /* fr6 */ \
2121 &rs6000_reg_names[39][0], /* fr7 */ \
2122 &rs6000_reg_names[40][0], /* fr8 */ \
2123 &rs6000_reg_names[41][0], /* fr9 */ \
2124 &rs6000_reg_names[42][0], /* fr10 */ \
2125 &rs6000_reg_names[43][0], /* fr11 */ \
2126 &rs6000_reg_names[44][0], /* fr12 */ \
2127 &rs6000_reg_names[45][0], /* fr13 */ \
2128 &rs6000_reg_names[46][0], /* fr14 */ \
2129 &rs6000_reg_names[47][0], /* fr15 */ \
2130 &rs6000_reg_names[48][0], /* fr16 */ \
2131 &rs6000_reg_names[49][0], /* fr17 */ \
2132 &rs6000_reg_names[50][0], /* fr18 */ \
2133 &rs6000_reg_names[51][0], /* fr19 */ \
2134 &rs6000_reg_names[52][0], /* fr20 */ \
2135 &rs6000_reg_names[53][0], /* fr21 */ \
2136 &rs6000_reg_names[54][0], /* fr22 */ \
2137 &rs6000_reg_names[55][0], /* fr23 */ \
2138 &rs6000_reg_names[56][0], /* fr24 */ \
2139 &rs6000_reg_names[57][0], /* fr25 */ \
2140 &rs6000_reg_names[58][0], /* fr26 */ \
2141 &rs6000_reg_names[59][0], /* fr27 */ \
2142 &rs6000_reg_names[60][0], /* fr28 */ \
2143 &rs6000_reg_names[61][0], /* fr29 */ \
2144 &rs6000_reg_names[62][0], /* fr30 */ \
2145 &rs6000_reg_names[63][0], /* fr31 */ \
2147 &rs6000_reg_names[64][0], /* was mq */ \
2148 &rs6000_reg_names[65][0], /* lr */ \
2149 &rs6000_reg_names[66][0], /* ctr */ \
2150 &rs6000_reg_names[67][0], /* ap */ \
2152 &rs6000_reg_names[68][0], /* cr0 */ \
2153 &rs6000_reg_names[69][0], /* cr1 */ \
2154 &rs6000_reg_names[70][0], /* cr2 */ \
2155 &rs6000_reg_names[71][0], /* cr3 */ \
2156 &rs6000_reg_names[72][0], /* cr4 */ \
2157 &rs6000_reg_names[73][0], /* cr5 */ \
2158 &rs6000_reg_names[74][0], /* cr6 */ \
2159 &rs6000_reg_names[75][0], /* cr7 */ \
2161 &rs6000_reg_names[76][0], /* ca */ \
2163 &rs6000_reg_names[77][0], /* v0 */ \
2164 &rs6000_reg_names[78][0], /* v1 */ \
2165 &rs6000_reg_names[79][0], /* v2 */ \
2166 &rs6000_reg_names[80][0], /* v3 */ \
2167 &rs6000_reg_names[81][0], /* v4 */ \
2168 &rs6000_reg_names[82][0], /* v5 */ \
2169 &rs6000_reg_names[83][0], /* v6 */ \
2170 &rs6000_reg_names[84][0], /* v7 */ \
2171 &rs6000_reg_names[85][0], /* v8 */ \
2172 &rs6000_reg_names[86][0], /* v9 */ \
2173 &rs6000_reg_names[87][0], /* v10 */ \
2174 &rs6000_reg_names[88][0], /* v11 */ \
2175 &rs6000_reg_names[89][0], /* v12 */ \
2176 &rs6000_reg_names[90][0], /* v13 */ \
2177 &rs6000_reg_names[91][0], /* v14 */ \
2178 &rs6000_reg_names[92][0], /* v15 */ \
2179 &rs6000_reg_names[93][0], /* v16 */ \
2180 &rs6000_reg_names[94][0], /* v17 */ \
2181 &rs6000_reg_names[95][0], /* v18 */ \
2182 &rs6000_reg_names[96][0], /* v19 */ \
2183 &rs6000_reg_names[97][0], /* v20 */ \
2184 &rs6000_reg_names[98][0], /* v21 */ \
2185 &rs6000_reg_names[99][0], /* v22 */ \
2186 &rs6000_reg_names[100][0], /* v23 */ \
2187 &rs6000_reg_names[101][0], /* v24 */ \
2188 &rs6000_reg_names[102][0], /* v25 */ \
2189 &rs6000_reg_names[103][0], /* v26 */ \
2190 &rs6000_reg_names[104][0], /* v27 */ \
2191 &rs6000_reg_names[105][0], /* v28 */ \
2192 &rs6000_reg_names[106][0], /* v29 */ \
2193 &rs6000_reg_names[107][0], /* v30 */ \
2194 &rs6000_reg_names[108][0], /* v31 */ \
2195 &rs6000_reg_names[109][0], /* vrsave */ \
2196 &rs6000_reg_names[110][0], /* vscr */ \
2197 &rs6000_reg_names[111][0], /* spe_acc */ \
2198 &rs6000_reg_names[112][0], /* spefscr */ \
2199 &rs6000_reg_names[113][0], /* sfp */ \
2202 /* Table of additional register names to use in user input. */
2204 #define ADDITIONAL_REGISTER_NAMES \
2205 {{"r0", 0}, {"r1", 1}, {"r2", 2}, {"r3", 3}, \
2206 {"r4", 4}, {"r5", 5}, {"r6", 6}, {"r7", 7}, \
2207 {"r8", 8}, {"r9", 9}, {"r10", 10}, {"r11", 11}, \
2208 {"r12", 12}, {"r13", 13}, {"r14", 14}, {"r15", 15}, \
2209 {"r16", 16}, {"r17", 17}, {"r18", 18}, {"r19", 19}, \
2210 {"r20", 20}, {"r21", 21}, {"r22", 22}, {"r23", 23}, \
2211 {"r24", 24}, {"r25", 25}, {"r26", 26}, {"r27", 27}, \
2212 {"r28", 28}, {"r29", 29}, {"r30", 30}, {"r31", 31}, \
2213 {"fr0", 32}, {"fr1", 33}, {"fr2", 34}, {"fr3", 35}, \
2214 {"fr4", 36}, {"fr5", 37}, {"fr6", 38}, {"fr7", 39}, \
2215 {"fr8", 40}, {"fr9", 41}, {"fr10", 42}, {"fr11", 43}, \
2216 {"fr12", 44}, {"fr13", 45}, {"fr14", 46}, {"fr15", 47}, \
2217 {"fr16", 48}, {"fr17", 49}, {"fr18", 50}, {"fr19", 51}, \
2218 {"fr20", 52}, {"fr21", 53}, {"fr22", 54}, {"fr23", 55}, \
2219 {"fr24", 56}, {"fr25", 57}, {"fr26", 58}, {"fr27", 59}, \
2220 {"fr28", 60}, {"fr29", 61}, {"fr30", 62}, {"fr31", 63}, \
2221 {"v0", 77}, {"v1", 78}, {"v2", 79}, {"v3", 80}, \
2222 {"v4", 81}, {"v5", 82}, {"v6", 83}, {"v7", 84}, \
2223 {"v8", 85}, {"v9", 86}, {"v10", 87}, {"v11", 88}, \
2224 {"v12", 89}, {"v13", 90}, {"v14", 91}, {"v15", 92}, \
2225 {"v16", 93}, {"v17", 94}, {"v18", 95}, {"v19", 96}, \
2226 {"v20", 97}, {"v21", 98}, {"v22", 99}, {"v23", 100}, \
2227 {"v24", 101},{"v25", 102},{"v26", 103},{"v27", 104}, \
2228 {"v28", 105},{"v29", 106},{"v30", 107},{"v31", 108}, \
2229 {"vrsave", 109}, {"vscr", 110}, \
2230 {"spe_acc", 111}, {"spefscr", 112}, \
2231 /* no additional names for: lr, ctr, ap */ \
2232 {"cr0", 68}, {"cr1", 69}, {"cr2", 70}, {"cr3", 71}, \
2233 {"cr4", 72}, {"cr5", 73}, {"cr6", 74}, {"cr7", 75}, \
2234 {"cc", 68}, {"sp", 1}, {"toc", 2}, \
2235 /* CA is only part of XER, but we do not model the other parts (yet). */ \
2236 {"xer", 76}, \
2237 /* VSX registers overlaid on top of FR, Altivec registers */ \
2238 {"vs0", 32}, {"vs1", 33}, {"vs2", 34}, {"vs3", 35}, \
2239 {"vs4", 36}, {"vs5", 37}, {"vs6", 38}, {"vs7", 39}, \
2240 {"vs8", 40}, {"vs9", 41}, {"vs10", 42}, {"vs11", 43}, \
2241 {"vs12", 44}, {"vs13", 45}, {"vs14", 46}, {"vs15", 47}, \
2242 {"vs16", 48}, {"vs17", 49}, {"vs18", 50}, {"vs19", 51}, \
2243 {"vs20", 52}, {"vs21", 53}, {"vs22", 54}, {"vs23", 55}, \
2244 {"vs24", 56}, {"vs25", 57}, {"vs26", 58}, {"vs27", 59}, \
2245 {"vs28", 60}, {"vs29", 61}, {"vs30", 62}, {"vs31", 63}, \
2246 {"vs32", 77}, {"vs33", 78}, {"vs34", 79}, {"vs35", 80}, \
2247 {"vs36", 81}, {"vs37", 82}, {"vs38", 83}, {"vs39", 84}, \
2248 {"vs40", 85}, {"vs41", 86}, {"vs42", 87}, {"vs43", 88}, \
2249 {"vs44", 89}, {"vs45", 90}, {"vs46", 91}, {"vs47", 92}, \
2250 {"vs48", 93}, {"vs49", 94}, {"vs50", 95}, {"vs51", 96}, \
2251 {"vs52", 97}, {"vs53", 98}, {"vs54", 99}, {"vs55", 100}, \
2252 {"vs56", 101},{"vs57", 102},{"vs58", 103},{"vs59", 104}, \
2253 {"vs60", 105},{"vs61", 106},{"vs62", 107},{"vs63", 108} }
2255 /* This is how to output an element of a case-vector that is relative. */
2257 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
2258 do { char buf[100]; \
2259 fputs ("\t.long ", FILE); \
2260 ASM_GENERATE_INTERNAL_LABEL (buf, "L", VALUE); \
2261 assemble_name (FILE, buf); \
2262 putc ('-', FILE); \
2263 ASM_GENERATE_INTERNAL_LABEL (buf, "L", REL); \
2264 assemble_name (FILE, buf); \
2265 putc ('\n', FILE); \
2266 } while (0)
2268 /* This is how to output an assembler line
2269 that says to advance the location counter
2270 to a multiple of 2**LOG bytes. */
2272 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
2273 if ((LOG) != 0) \
2274 fprintf (FILE, "\t.align %d\n", (LOG))
2276 /* How to align the given loop. */
2277 #define LOOP_ALIGN(LABEL) rs6000_loop_align(LABEL)
2279 /* Pick up the return address upon entry to a procedure. Used for
2280 dwarf2 unwind information. This also enables the table driven
2281 mechanism. */
2283 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNO)
2284 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNO)
2286 /* Describe how we implement __builtin_eh_return. */
2287 #define EH_RETURN_DATA_REGNO(N) ((N) < 4 ? (N) + 3 : INVALID_REGNUM)
2288 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 10)
2290 /* Print operand X (an rtx) in assembler syntax to file FILE.
2291 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
2292 For `%' followed by punctuation, CODE is the punctuation and X is null. */
2294 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
2296 /* Define which CODE values are valid. */
2298 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) ((CODE) == '&')
2300 /* Print a memory address as an operand to reference that memory location. */
2302 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) print_operand_address (FILE, ADDR)
2304 /* uncomment for disabling the corresponding default options */
2305 /* #define MACHINE_no_sched_interblock */
2306 /* #define MACHINE_no_sched_speculative */
2307 /* #define MACHINE_no_sched_speculative_load */
2309 /* General flags. */
2310 extern int frame_pointer_needed;
2312 /* Classification of the builtin functions as to which switches enable the
2313 builtin, and what attributes it should have. We used to use the target
2314 flags macros, but we've run out of bits, so we now map the options into new
2315 settings used here. */
2317 /* Builtin attributes. */
2318 #define RS6000_BTC_SPECIAL 0x00000000 /* Special function. */
2319 #define RS6000_BTC_UNARY 0x00000001 /* normal unary function. */
2320 #define RS6000_BTC_BINARY 0x00000002 /* normal binary function. */
2321 #define RS6000_BTC_TERNARY 0x00000003 /* normal ternary function. */
2322 #define RS6000_BTC_PREDICATE 0x00000004 /* predicate function. */
2323 #define RS6000_BTC_ABS 0x00000005 /* Altivec/VSX ABS function. */
2324 #define RS6000_BTC_EVSEL 0x00000006 /* SPE EVSEL function. */
2325 #define RS6000_BTC_DST 0x00000007 /* Altivec DST function. */
2326 #define RS6000_BTC_TYPE_MASK 0x0000000f /* Mask to isolate types */
2328 #define RS6000_BTC_MISC 0x00000000 /* No special attributes. */
2329 #define RS6000_BTC_CONST 0x00000100 /* uses no global state. */
2330 #define RS6000_BTC_PURE 0x00000200 /* reads global state/mem. */
2331 #define RS6000_BTC_FP 0x00000400 /* depends on rounding mode. */
2332 #define RS6000_BTC_ATTR_MASK 0x00000700 /* Mask of the attributes. */
2334 /* Miscellaneous information. */
2335 #define RS6000_BTC_OVERLOADED 0x4000000 /* function is overloaded. */
2337 /* Convenience macros to document the instruction type. */
2338 #define RS6000_BTC_MEM RS6000_BTC_MISC /* load/store touches mem. */
2339 #define RS6000_BTC_SAT RS6000_BTC_MISC /* saturate sets VSCR. */
2341 /* Builtin targets. For now, we reuse the masks for those options that are in
2342 target flags, and pick two random bits for SPE and paired which aren't in
2343 target_flags. */
2344 #define RS6000_BTM_ALWAYS 0 /* Always enabled. */
2345 #define RS6000_BTM_ALTIVEC MASK_ALTIVEC /* VMX/altivec vectors. */
2346 #define RS6000_BTM_VSX MASK_VSX /* VSX (vector/scalar). */
2347 #define RS6000_BTM_SPE MASK_STRING /* E500 */
2348 #define RS6000_BTM_PAIRED MASK_MULHW /* 750CL paired insns. */
2349 #define RS6000_BTM_FRE MASK_POPCNTB /* FRE instruction. */
2350 #define RS6000_BTM_FRES MASK_PPC_GFXOPT /* FRES instruction. */
2351 #define RS6000_BTM_FRSQRTE MASK_PPC_GFXOPT /* FRSQRTE instruction. */
2352 #define RS6000_BTM_FRSQRTES MASK_POPCNTB /* FRSQRTES instruction. */
2353 #define RS6000_BTM_POPCNTD MASK_POPCNTD /* Target supports ISA 2.06. */
2354 #define RS6000_BTM_CELL MASK_FPRND /* Target is cell powerpc. */
2356 #define RS6000_BTM_COMMON (RS6000_BTM_ALTIVEC \
2357 | RS6000_BTM_VSX \
2358 | RS6000_BTM_FRE \
2359 | RS6000_BTM_FRES \
2360 | RS6000_BTM_FRSQRTE \
2361 | RS6000_BTM_FRSQRTES \
2362 | RS6000_BTM_POPCNTD \
2363 | RS6000_BTM_CELL)
2365 /* Define builtin enum index. */
2367 #undef RS6000_BUILTIN_1
2368 #undef RS6000_BUILTIN_2
2369 #undef RS6000_BUILTIN_3
2370 #undef RS6000_BUILTIN_A
2371 #undef RS6000_BUILTIN_D
2372 #undef RS6000_BUILTIN_E
2373 #undef RS6000_BUILTIN_P
2374 #undef RS6000_BUILTIN_Q
2375 #undef RS6000_BUILTIN_S
2376 #undef RS6000_BUILTIN_X
2378 #define RS6000_BUILTIN_1(ENUM, NAME, MASK, ATTR, ICODE) ENUM,
2379 #define RS6000_BUILTIN_2(ENUM, NAME, MASK, ATTR, ICODE) ENUM,
2380 #define RS6000_BUILTIN_3(ENUM, NAME, MASK, ATTR, ICODE) ENUM,
2381 #define RS6000_BUILTIN_A(ENUM, NAME, MASK, ATTR, ICODE) ENUM,
2382 #define RS6000_BUILTIN_D(ENUM, NAME, MASK, ATTR, ICODE) ENUM,
2383 #define RS6000_BUILTIN_E(ENUM, NAME, MASK, ATTR, ICODE) ENUM,
2384 #define RS6000_BUILTIN_P(ENUM, NAME, MASK, ATTR, ICODE) ENUM,
2385 #define RS6000_BUILTIN_Q(ENUM, NAME, MASK, ATTR, ICODE) ENUM,
2386 #define RS6000_BUILTIN_S(ENUM, NAME, MASK, ATTR, ICODE) ENUM,
2387 #define RS6000_BUILTIN_X(ENUM, NAME, MASK, ATTR, ICODE) ENUM,
2389 enum rs6000_builtins
2391 #include "rs6000-builtin.def"
2393 RS6000_BUILTIN_COUNT
2396 #undef RS6000_BUILTIN_1
2397 #undef RS6000_BUILTIN_2
2398 #undef RS6000_BUILTIN_3
2399 #undef RS6000_BUILTIN_A
2400 #undef RS6000_BUILTIN_D
2401 #undef RS6000_BUILTIN_E
2402 #undef RS6000_BUILTIN_P
2403 #undef RS6000_BUILTIN_Q
2404 #undef RS6000_BUILTIN_S
2405 #undef RS6000_BUILTIN_X
2407 enum rs6000_builtin_type_index
2409 RS6000_BTI_NOT_OPAQUE,
2410 RS6000_BTI_opaque_V2SI,
2411 RS6000_BTI_opaque_V2SF,
2412 RS6000_BTI_opaque_p_V2SI,
2413 RS6000_BTI_opaque_V4SI,
2414 RS6000_BTI_V16QI,
2415 RS6000_BTI_V2SI,
2416 RS6000_BTI_V2SF,
2417 RS6000_BTI_V2DI,
2418 RS6000_BTI_V2DF,
2419 RS6000_BTI_V4HI,
2420 RS6000_BTI_V4SI,
2421 RS6000_BTI_V4SF,
2422 RS6000_BTI_V8HI,
2423 RS6000_BTI_unsigned_V16QI,
2424 RS6000_BTI_unsigned_V8HI,
2425 RS6000_BTI_unsigned_V4SI,
2426 RS6000_BTI_unsigned_V2DI,
2427 RS6000_BTI_bool_char, /* __bool char */
2428 RS6000_BTI_bool_short, /* __bool short */
2429 RS6000_BTI_bool_int, /* __bool int */
2430 RS6000_BTI_bool_long, /* __bool long */
2431 RS6000_BTI_pixel, /* __pixel */
2432 RS6000_BTI_bool_V16QI, /* __vector __bool char */
2433 RS6000_BTI_bool_V8HI, /* __vector __bool short */
2434 RS6000_BTI_bool_V4SI, /* __vector __bool int */
2435 RS6000_BTI_bool_V2DI, /* __vector __bool long */
2436 RS6000_BTI_pixel_V8HI, /* __vector __pixel */
2437 RS6000_BTI_long, /* long_integer_type_node */
2438 RS6000_BTI_unsigned_long, /* long_unsigned_type_node */
2439 RS6000_BTI_long_long, /* long_long_integer_type_node */
2440 RS6000_BTI_unsigned_long_long, /* long_long_unsigned_type_node */
2441 RS6000_BTI_INTQI, /* intQI_type_node */
2442 RS6000_BTI_UINTQI, /* unsigned_intQI_type_node */
2443 RS6000_BTI_INTHI, /* intHI_type_node */
2444 RS6000_BTI_UINTHI, /* unsigned_intHI_type_node */
2445 RS6000_BTI_INTSI, /* intSI_type_node */
2446 RS6000_BTI_UINTSI, /* unsigned_intSI_type_node */
2447 RS6000_BTI_INTDI, /* intDI_type_node */
2448 RS6000_BTI_UINTDI, /* unsigned_intDI_type_node */
2449 RS6000_BTI_float, /* float_type_node */
2450 RS6000_BTI_double, /* double_type_node */
2451 RS6000_BTI_void, /* void_type_node */
2452 RS6000_BTI_MAX
2456 #define opaque_V2SI_type_node (rs6000_builtin_types[RS6000_BTI_opaque_V2SI])
2457 #define opaque_V2SF_type_node (rs6000_builtin_types[RS6000_BTI_opaque_V2SF])
2458 #define opaque_p_V2SI_type_node (rs6000_builtin_types[RS6000_BTI_opaque_p_V2SI])
2459 #define opaque_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_opaque_V4SI])
2460 #define V16QI_type_node (rs6000_builtin_types[RS6000_BTI_V16QI])
2461 #define V2DI_type_node (rs6000_builtin_types[RS6000_BTI_V2DI])
2462 #define V2DF_type_node (rs6000_builtin_types[RS6000_BTI_V2DF])
2463 #define V2SI_type_node (rs6000_builtin_types[RS6000_BTI_V2SI])
2464 #define V2SF_type_node (rs6000_builtin_types[RS6000_BTI_V2SF])
2465 #define V4HI_type_node (rs6000_builtin_types[RS6000_BTI_V4HI])
2466 #define V4SI_type_node (rs6000_builtin_types[RS6000_BTI_V4SI])
2467 #define V4SF_type_node (rs6000_builtin_types[RS6000_BTI_V4SF])
2468 #define V8HI_type_node (rs6000_builtin_types[RS6000_BTI_V8HI])
2469 #define unsigned_V16QI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V16QI])
2470 #define unsigned_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V8HI])
2471 #define unsigned_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V4SI])
2472 #define unsigned_V2DI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V2DI])
2473 #define bool_char_type_node (rs6000_builtin_types[RS6000_BTI_bool_char])
2474 #define bool_short_type_node (rs6000_builtin_types[RS6000_BTI_bool_short])
2475 #define bool_int_type_node (rs6000_builtin_types[RS6000_BTI_bool_int])
2476 #define bool_long_type_node (rs6000_builtin_types[RS6000_BTI_bool_long])
2477 #define pixel_type_node (rs6000_builtin_types[RS6000_BTI_pixel])
2478 #define bool_V16QI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V16QI])
2479 #define bool_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V8HI])
2480 #define bool_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V4SI])
2481 #define bool_V2DI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V2DI])
2482 #define pixel_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_pixel_V8HI])
2484 #define long_long_integer_type_internal_node (rs6000_builtin_types[RS6000_BTI_long_long])
2485 #define long_long_unsigned_type_internal_node (rs6000_builtin_types[RS6000_BTI_unsigned_long_long])
2486 #define long_integer_type_internal_node (rs6000_builtin_types[RS6000_BTI_long])
2487 #define long_unsigned_type_internal_node (rs6000_builtin_types[RS6000_BTI_unsigned_long])
2488 #define intQI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTQI])
2489 #define uintQI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTQI])
2490 #define intHI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTHI])
2491 #define uintHI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTHI])
2492 #define intSI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTSI])
2493 #define uintSI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTSI])
2494 #define intDI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTDI])
2495 #define uintDI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTDI])
2496 #define float_type_internal_node (rs6000_builtin_types[RS6000_BTI_float])
2497 #define double_type_internal_node (rs6000_builtin_types[RS6000_BTI_double])
2498 #define void_type_internal_node (rs6000_builtin_types[RS6000_BTI_void])
2500 extern GTY(()) tree rs6000_builtin_types[RS6000_BTI_MAX];
2501 extern GTY(()) tree rs6000_builtin_decls[RS6000_BUILTIN_COUNT];