debug/dwarf: support 64-bit DWARF in byte order check
[official-gcc.git] / gcc / reg-stack.c
blob62f7d7b965373daafdb90b16a68a092779d23009
1 /* Register to Stack convert for GNU compiler.
2 Copyright (C) 1992-2017 Free Software Foundation, Inc.
4 This file is part of GCC.
6 GCC is free software; you can redistribute it and/or modify it
7 under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3, or (at your option)
9 any later version.
11 GCC is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
16 You should have received a copy of the GNU General Public License
17 along with GCC; see the file COPYING3. If not see
18 <http://www.gnu.org/licenses/>. */
20 /* This pass converts stack-like registers from the "flat register
21 file" model that gcc uses, to a stack convention that the 387 uses.
23 * The form of the input:
25 On input, the function consists of insn that have had their
26 registers fully allocated to a set of "virtual" registers. Note that
27 the word "virtual" is used differently here than elsewhere in gcc: for
28 each virtual stack reg, there is a hard reg, but the mapping between
29 them is not known until this pass is run. On output, hard register
30 numbers have been substituted, and various pop and exchange insns have
31 been emitted. The hard register numbers and the virtual register
32 numbers completely overlap - before this pass, all stack register
33 numbers are virtual, and afterward they are all hard.
35 The virtual registers can be manipulated normally by gcc, and their
36 semantics are the same as for normal registers. After the hard
37 register numbers are substituted, the semantics of an insn containing
38 stack-like regs are not the same as for an insn with normal regs: for
39 instance, it is not safe to delete an insn that appears to be a no-op
40 move. In general, no insn containing hard regs should be changed
41 after this pass is done.
43 * The form of the output:
45 After this pass, hard register numbers represent the distance from
46 the current top of stack to the desired register. A reference to
47 FIRST_STACK_REG references the top of stack, FIRST_STACK_REG + 1,
48 represents the register just below that, and so forth. Also, REG_DEAD
49 notes indicate whether or not a stack register should be popped.
51 A "swap" insn looks like a parallel of two patterns, where each
52 pattern is a SET: one sets A to B, the other B to A.
54 A "push" or "load" insn is a SET whose SET_DEST is FIRST_STACK_REG
55 and whose SET_DEST is REG or MEM. Any other SET_DEST, such as PLUS,
56 will replace the existing stack top, not push a new value.
58 A store insn is a SET whose SET_DEST is FIRST_STACK_REG, and whose
59 SET_SRC is REG or MEM.
61 The case where the SET_SRC and SET_DEST are both FIRST_STACK_REG
62 appears ambiguous. As a special case, the presence of a REG_DEAD note
63 for FIRST_STACK_REG differentiates between a load insn and a pop.
65 If a REG_DEAD is present, the insn represents a "pop" that discards
66 the top of the register stack. If there is no REG_DEAD note, then the
67 insn represents a "dup" or a push of the current top of stack onto the
68 stack.
70 * Methodology:
72 Existing REG_DEAD and REG_UNUSED notes for stack registers are
73 deleted and recreated from scratch. REG_DEAD is never created for a
74 SET_DEST, only REG_UNUSED.
76 * asm_operands:
78 There are several rules on the usage of stack-like regs in
79 asm_operands insns. These rules apply only to the operands that are
80 stack-like regs:
82 1. Given a set of input regs that die in an asm_operands, it is
83 necessary to know which are implicitly popped by the asm, and
84 which must be explicitly popped by gcc.
86 An input reg that is implicitly popped by the asm must be
87 explicitly clobbered, unless it is constrained to match an
88 output operand.
90 2. For any input reg that is implicitly popped by an asm, it is
91 necessary to know how to adjust the stack to compensate for the pop.
92 If any non-popped input is closer to the top of the reg-stack than
93 the implicitly popped reg, it would not be possible to know what the
94 stack looked like - it's not clear how the rest of the stack "slides
95 up".
97 All implicitly popped input regs must be closer to the top of
98 the reg-stack than any input that is not implicitly popped.
100 All explicitly referenced input operands may not "skip" a reg.
101 Otherwise we can have holes in the stack.
103 3. It is possible that if an input dies in an insn, reload might
104 use the input reg for an output reload. Consider this example:
106 asm ("foo" : "=t" (a) : "f" (b));
108 This asm says that input B is not popped by the asm, and that
109 the asm pushes a result onto the reg-stack, i.e., the stack is one
110 deeper after the asm than it was before. But, it is possible that
111 reload will think that it can use the same reg for both the input and
112 the output, if input B dies in this insn.
114 If any input operand uses the "f" constraint, all output reg
115 constraints must use the "&" earlyclobber.
117 The asm above would be written as
119 asm ("foo" : "=&t" (a) : "f" (b));
121 4. Some operands need to be in particular places on the stack. All
122 output operands fall in this category - there is no other way to
123 know which regs the outputs appear in unless the user indicates
124 this in the constraints.
126 Output operands must specifically indicate which reg an output
127 appears in after an asm. "=f" is not allowed: the operand
128 constraints must select a class with a single reg.
130 5. Output operands may not be "inserted" between existing stack regs.
131 Since no 387 opcode uses a read/write operand, all output operands
132 are dead before the asm_operands, and are pushed by the asm_operands.
133 It makes no sense to push anywhere but the top of the reg-stack.
135 Output operands must start at the top of the reg-stack: output
136 operands may not "skip" a reg.
138 6. Some asm statements may need extra stack space for internal
139 calculations. This can be guaranteed by clobbering stack registers
140 unrelated to the inputs and outputs.
142 Here are a couple of reasonable asms to want to write. This asm
143 takes one input, which is internally popped, and produces two outputs.
145 asm ("fsincos" : "=t" (cos), "=u" (sin) : "0" (inp));
147 This asm takes two inputs, which are popped by the fyl2xp1 opcode,
148 and replaces them with one output. The user must code the "st(1)"
149 clobber for reg-stack.c to know that fyl2xp1 pops both inputs.
151 asm ("fyl2xp1" : "=t" (result) : "0" (x), "u" (y) : "st(1)");
155 #include "config.h"
156 #include "system.h"
157 #include "coretypes.h"
158 #include "backend.h"
159 #include "target.h"
160 #include "rtl.h"
161 #include "tree.h"
162 #include "df.h"
163 #include "insn-config.h"
164 #include "memmodel.h"
165 #include "emit-rtl.h" /* FIXME: Can go away once crtl is moved to rtl.h. */
166 #include "recog.h"
167 #include "varasm.h"
168 #include "rtl-error.h"
169 #include "cfgrtl.h"
170 #include "cfganal.h"
171 #include "cfgbuild.h"
172 #include "cfgcleanup.h"
173 #include "reload.h"
174 #include "tree-pass.h"
175 #include "rtl-iter.h"
177 #ifdef STACK_REGS
179 /* We use this array to cache info about insns, because otherwise we
180 spend too much time in stack_regs_mentioned_p.
182 Indexed by insn UIDs. A value of zero is uninitialized, one indicates
183 the insn uses stack registers, two indicates the insn does not use
184 stack registers. */
185 static vec<char> stack_regs_mentioned_data;
187 #define REG_STACK_SIZE (LAST_STACK_REG - FIRST_STACK_REG + 1)
189 int regstack_completed = 0;
191 /* This is the basic stack record. TOP is an index into REG[] such
192 that REG[TOP] is the top of stack. If TOP is -1 the stack is empty.
194 If TOP is -2, REG[] is not yet initialized. Stack initialization
195 consists of placing each live reg in array `reg' and setting `top'
196 appropriately.
198 REG_SET indicates which registers are live. */
200 typedef struct stack_def
202 int top; /* index to top stack element */
203 HARD_REG_SET reg_set; /* set of live registers */
204 unsigned char reg[REG_STACK_SIZE];/* register - stack mapping */
205 } *stack_ptr;
207 /* This is used to carry information about basic blocks. It is
208 attached to the AUX field of the standard CFG block. */
210 typedef struct block_info_def
212 struct stack_def stack_in; /* Input stack configuration. */
213 struct stack_def stack_out; /* Output stack configuration. */
214 HARD_REG_SET out_reg_set; /* Stack regs live on output. */
215 int done; /* True if block already converted. */
216 int predecessors; /* Number of predecessors that need
217 to be visited. */
218 } *block_info;
220 #define BLOCK_INFO(B) ((block_info) (B)->aux)
222 /* Passed to change_stack to indicate where to emit insns. */
223 enum emit_where
225 EMIT_AFTER,
226 EMIT_BEFORE
229 /* The block we're currently working on. */
230 static basic_block current_block;
232 /* In the current_block, whether we're processing the first register
233 stack or call instruction, i.e. the regstack is currently the
234 same as BLOCK_INFO(current_block)->stack_in. */
235 static bool starting_stack_p;
237 /* This is the register file for all register after conversion. */
238 static rtx
239 FP_mode_reg[LAST_STACK_REG+1-FIRST_STACK_REG][(int) MAX_MACHINE_MODE];
241 #define FP_MODE_REG(regno,mode) \
242 (FP_mode_reg[(regno)-FIRST_STACK_REG][(int) (mode)])
244 /* Used to initialize uninitialized registers. */
245 static rtx not_a_num;
247 /* Forward declarations */
249 static int stack_regs_mentioned_p (const_rtx pat);
250 static void pop_stack (stack_ptr, int);
251 static rtx *get_true_reg (rtx *);
253 static int check_asm_stack_operands (rtx_insn *);
254 static void get_asm_operands_in_out (rtx, int *, int *);
255 static rtx stack_result (tree);
256 static void replace_reg (rtx *, int);
257 static void remove_regno_note (rtx_insn *, enum reg_note, unsigned int);
258 static int get_hard_regnum (stack_ptr, rtx);
259 static rtx_insn *emit_pop_insn (rtx_insn *, stack_ptr, rtx, enum emit_where);
260 static void swap_to_top (rtx_insn *, stack_ptr, rtx, rtx);
261 static bool move_for_stack_reg (rtx_insn *, stack_ptr, rtx);
262 static bool move_nan_for_stack_reg (rtx_insn *, stack_ptr, rtx);
263 static int swap_rtx_condition_1 (rtx);
264 static int swap_rtx_condition (rtx_insn *);
265 static void compare_for_stack_reg (rtx_insn *, stack_ptr, rtx, bool);
266 static bool subst_stack_regs_pat (rtx_insn *, stack_ptr, rtx);
267 static void subst_asm_stack_regs (rtx_insn *, stack_ptr);
268 static bool subst_stack_regs (rtx_insn *, stack_ptr);
269 static void change_stack (rtx_insn *, stack_ptr, stack_ptr, enum emit_where);
270 static void print_stack (FILE *, stack_ptr);
271 static rtx_insn *next_flags_user (rtx_insn *);
273 /* Return nonzero if any stack register is mentioned somewhere within PAT. */
275 static int
276 stack_regs_mentioned_p (const_rtx pat)
278 const char *fmt;
279 int i;
281 if (STACK_REG_P (pat))
282 return 1;
284 fmt = GET_RTX_FORMAT (GET_CODE (pat));
285 for (i = GET_RTX_LENGTH (GET_CODE (pat)) - 1; i >= 0; i--)
287 if (fmt[i] == 'E')
289 int j;
291 for (j = XVECLEN (pat, i) - 1; j >= 0; j--)
292 if (stack_regs_mentioned_p (XVECEXP (pat, i, j)))
293 return 1;
295 else if (fmt[i] == 'e' && stack_regs_mentioned_p (XEXP (pat, i)))
296 return 1;
299 return 0;
302 /* Return nonzero if INSN mentions stacked registers, else return zero. */
305 stack_regs_mentioned (const_rtx insn)
307 unsigned int uid, max;
308 int test;
310 if (! INSN_P (insn) || !stack_regs_mentioned_data.exists ())
311 return 0;
313 uid = INSN_UID (insn);
314 max = stack_regs_mentioned_data.length ();
315 if (uid >= max)
317 /* Allocate some extra size to avoid too many reallocs, but
318 do not grow too quickly. */
319 max = uid + uid / 20 + 1;
320 stack_regs_mentioned_data.safe_grow_cleared (max);
323 test = stack_regs_mentioned_data[uid];
324 if (test == 0)
326 /* This insn has yet to be examined. Do so now. */
327 test = stack_regs_mentioned_p (PATTERN (insn)) ? 1 : 2;
328 stack_regs_mentioned_data[uid] = test;
331 return test == 1;
334 static rtx ix86_flags_rtx;
336 static rtx_insn *
337 next_flags_user (rtx_insn *insn)
339 /* Search forward looking for the first use of this value.
340 Stop at block boundaries. */
342 while (insn != BB_END (current_block))
344 insn = NEXT_INSN (insn);
346 if (INSN_P (insn) && reg_mentioned_p (ix86_flags_rtx, PATTERN (insn)))
347 return insn;
349 if (CALL_P (insn))
350 return NULL;
352 return NULL;
355 /* Reorganize the stack into ascending numbers, before this insn. */
357 static void
358 straighten_stack (rtx_insn *insn, stack_ptr regstack)
360 struct stack_def temp_stack;
361 int top;
363 /* If there is only a single register on the stack, then the stack is
364 already in increasing order and no reorganization is needed.
366 Similarly if the stack is empty. */
367 if (regstack->top <= 0)
368 return;
370 COPY_HARD_REG_SET (temp_stack.reg_set, regstack->reg_set);
372 for (top = temp_stack.top = regstack->top; top >= 0; top--)
373 temp_stack.reg[top] = FIRST_STACK_REG + temp_stack.top - top;
375 change_stack (insn, regstack, &temp_stack, EMIT_BEFORE);
378 /* Pop a register from the stack. */
380 static void
381 pop_stack (stack_ptr regstack, int regno)
383 int top = regstack->top;
385 CLEAR_HARD_REG_BIT (regstack->reg_set, regno);
386 regstack->top--;
387 /* If regno was not at the top of stack then adjust stack. */
388 if (regstack->reg [top] != regno)
390 int i;
391 for (i = regstack->top; i >= 0; i--)
392 if (regstack->reg [i] == regno)
394 int j;
395 for (j = i; j < top; j++)
396 regstack->reg [j] = regstack->reg [j + 1];
397 break;
402 /* Return a pointer to the REG expression within PAT. If PAT is not a
403 REG, possible enclosed by a conversion rtx, return the inner part of
404 PAT that stopped the search. */
406 static rtx *
407 get_true_reg (rtx *pat)
409 for (;;)
410 switch (GET_CODE (*pat))
412 case SUBREG:
413 /* Eliminate FP subregister accesses in favor of the
414 actual FP register in use. */
416 rtx subreg;
417 if (STACK_REG_P (subreg = SUBREG_REG (*pat)))
419 int regno_off = subreg_regno_offset (REGNO (subreg),
420 GET_MODE (subreg),
421 SUBREG_BYTE (*pat),
422 GET_MODE (*pat));
423 *pat = FP_MODE_REG (REGNO (subreg) + regno_off,
424 GET_MODE (subreg));
425 return pat;
427 pat = &XEXP (*pat, 0);
428 break;
430 case FLOAT:
431 case FIX:
432 case FLOAT_EXTEND:
433 pat = &XEXP (*pat, 0);
434 break;
436 case UNSPEC:
437 if (XINT (*pat, 1) == UNSPEC_TRUNC_NOOP
438 || XINT (*pat, 1) == UNSPEC_FILD_ATOMIC)
439 pat = &XVECEXP (*pat, 0, 0);
440 return pat;
442 case FLOAT_TRUNCATE:
443 if (!flag_unsafe_math_optimizations)
444 return pat;
445 pat = &XEXP (*pat, 0);
446 break;
448 default:
449 return pat;
453 /* Set if we find any malformed asms in a block. */
454 static bool any_malformed_asm;
456 /* There are many rules that an asm statement for stack-like regs must
457 follow. Those rules are explained at the top of this file: the rule
458 numbers below refer to that explanation. */
460 static int
461 check_asm_stack_operands (rtx_insn *insn)
463 int i;
464 int n_clobbers;
465 int malformed_asm = 0;
466 rtx body = PATTERN (insn);
468 char reg_used_as_output[FIRST_PSEUDO_REGISTER];
469 char implicitly_dies[FIRST_PSEUDO_REGISTER];
470 char explicitly_used[FIRST_PSEUDO_REGISTER];
472 rtx *clobber_reg = 0;
473 int n_inputs, n_outputs;
475 /* Find out what the constraints require. If no constraint
476 alternative matches, this asm is malformed. */
477 extract_constrain_insn (insn);
479 preprocess_constraints (insn);
481 get_asm_operands_in_out (body, &n_outputs, &n_inputs);
483 if (which_alternative < 0)
485 malformed_asm = 1;
486 /* Avoid further trouble with this insn. */
487 PATTERN (insn) = gen_rtx_USE (VOIDmode, const0_rtx);
488 return 0;
490 const operand_alternative *op_alt = which_op_alt ();
492 /* Strip SUBREGs here to make the following code simpler. */
493 for (i = 0; i < recog_data.n_operands; i++)
494 if (GET_CODE (recog_data.operand[i]) == SUBREG
495 && REG_P (SUBREG_REG (recog_data.operand[i])))
496 recog_data.operand[i] = SUBREG_REG (recog_data.operand[i]);
498 /* Set up CLOBBER_REG. */
500 n_clobbers = 0;
502 if (GET_CODE (body) == PARALLEL)
504 clobber_reg = XALLOCAVEC (rtx, XVECLEN (body, 0));
506 for (i = 0; i < XVECLEN (body, 0); i++)
507 if (GET_CODE (XVECEXP (body, 0, i)) == CLOBBER)
509 rtx clobber = XVECEXP (body, 0, i);
510 rtx reg = XEXP (clobber, 0);
512 if (GET_CODE (reg) == SUBREG && REG_P (SUBREG_REG (reg)))
513 reg = SUBREG_REG (reg);
515 if (STACK_REG_P (reg))
517 clobber_reg[n_clobbers] = reg;
518 n_clobbers++;
523 /* Enforce rule #4: Output operands must specifically indicate which
524 reg an output appears in after an asm. "=f" is not allowed: the
525 operand constraints must select a class with a single reg.
527 Also enforce rule #5: Output operands must start at the top of
528 the reg-stack: output operands may not "skip" a reg. */
530 memset (reg_used_as_output, 0, sizeof (reg_used_as_output));
531 for (i = 0; i < n_outputs; i++)
532 if (STACK_REG_P (recog_data.operand[i]))
534 if (reg_class_size[(int) op_alt[i].cl] != 1)
536 error_for_asm (insn, "output constraint %d must specify a single register", i);
537 malformed_asm = 1;
539 else
541 int j;
543 for (j = 0; j < n_clobbers; j++)
544 if (REGNO (recog_data.operand[i]) == REGNO (clobber_reg[j]))
546 error_for_asm (insn, "output constraint %d cannot be specified together with \"%s\" clobber",
547 i, reg_names [REGNO (clobber_reg[j])]);
548 malformed_asm = 1;
549 break;
551 if (j == n_clobbers)
552 reg_used_as_output[REGNO (recog_data.operand[i])] = 1;
557 /* Search for first non-popped reg. */
558 for (i = FIRST_STACK_REG; i < LAST_STACK_REG + 1; i++)
559 if (! reg_used_as_output[i])
560 break;
562 /* If there are any other popped regs, that's an error. */
563 for (; i < LAST_STACK_REG + 1; i++)
564 if (reg_used_as_output[i])
565 break;
567 if (i != LAST_STACK_REG + 1)
569 error_for_asm (insn, "output regs must be grouped at top of stack");
570 malformed_asm = 1;
573 /* Enforce rule #2: All implicitly popped input regs must be closer
574 to the top of the reg-stack than any input that is not implicitly
575 popped. */
577 memset (implicitly_dies, 0, sizeof (implicitly_dies));
578 memset (explicitly_used, 0, sizeof (explicitly_used));
579 for (i = n_outputs; i < n_outputs + n_inputs; i++)
580 if (STACK_REG_P (recog_data.operand[i]))
582 /* An input reg is implicitly popped if it is tied to an
583 output, or if there is a CLOBBER for it. */
584 int j;
586 for (j = 0; j < n_clobbers; j++)
587 if (operands_match_p (clobber_reg[j], recog_data.operand[i]))
588 break;
590 if (j < n_clobbers || op_alt[i].matches >= 0)
591 implicitly_dies[REGNO (recog_data.operand[i])] = 1;
592 else if (reg_class_size[(int) op_alt[i].cl] == 1)
593 explicitly_used[REGNO (recog_data.operand[i])] = 1;
596 /* Search for first non-popped reg. */
597 for (i = FIRST_STACK_REG; i < LAST_STACK_REG + 1; i++)
598 if (! implicitly_dies[i])
599 break;
601 /* If there are any other popped regs, that's an error. */
602 for (; i < LAST_STACK_REG + 1; i++)
603 if (implicitly_dies[i])
604 break;
606 if (i != LAST_STACK_REG + 1)
608 error_for_asm (insn,
609 "implicitly popped regs must be grouped at top of stack");
610 malformed_asm = 1;
613 /* Search for first not-explicitly used reg. */
614 for (i = FIRST_STACK_REG; i < LAST_STACK_REG + 1; i++)
615 if (! implicitly_dies[i] && ! explicitly_used[i])
616 break;
618 /* If there are any other explicitly used regs, that's an error. */
619 for (; i < LAST_STACK_REG + 1; i++)
620 if (explicitly_used[i])
621 break;
623 if (i != LAST_STACK_REG + 1)
625 error_for_asm (insn,
626 "explicitly used regs must be grouped at top of stack");
627 malformed_asm = 1;
630 /* Enforce rule #3: If any input operand uses the "f" constraint, all
631 output constraints must use the "&" earlyclobber.
633 ??? Detect this more deterministically by having constrain_asm_operands
634 record any earlyclobber. */
636 for (i = n_outputs; i < n_outputs + n_inputs; i++)
637 if (STACK_REG_P (recog_data.operand[i]) && op_alt[i].matches == -1)
639 int j;
641 for (j = 0; j < n_outputs; j++)
642 if (operands_match_p (recog_data.operand[j], recog_data.operand[i]))
644 error_for_asm (insn,
645 "output operand %d must use %<&%> constraint", j);
646 malformed_asm = 1;
650 if (malformed_asm)
652 /* Avoid further trouble with this insn. */
653 PATTERN (insn) = gen_rtx_USE (VOIDmode, const0_rtx);
654 any_malformed_asm = true;
655 return 0;
658 return 1;
661 /* Calculate the number of inputs and outputs in BODY, an
662 asm_operands. N_OPERANDS is the total number of operands, and
663 N_INPUTS and N_OUTPUTS are pointers to ints into which the results are
664 placed. */
666 static void
667 get_asm_operands_in_out (rtx body, int *pout, int *pin)
669 rtx asmop = extract_asm_operands (body);
671 *pin = ASM_OPERANDS_INPUT_LENGTH (asmop);
672 *pout = (recog_data.n_operands
673 - ASM_OPERANDS_INPUT_LENGTH (asmop)
674 - ASM_OPERANDS_LABEL_LENGTH (asmop));
677 /* If current function returns its result in an fp stack register,
678 return the REG. Otherwise, return 0. */
680 static rtx
681 stack_result (tree decl)
683 rtx result;
685 /* If the value is supposed to be returned in memory, then clearly
686 it is not returned in a stack register. */
687 if (aggregate_value_p (DECL_RESULT (decl), decl))
688 return 0;
690 result = DECL_RTL_IF_SET (DECL_RESULT (decl));
691 if (result != 0)
692 result = targetm.calls.function_value (TREE_TYPE (DECL_RESULT (decl)),
693 decl, true);
695 return result != 0 && STACK_REG_P (result) ? result : 0;
700 * This section deals with stack register substitution, and forms the second
701 * pass over the RTL.
704 /* Replace REG, which is a pointer to a stack reg RTX, with an RTX for
705 the desired hard REGNO. */
707 static void
708 replace_reg (rtx *reg, int regno)
710 gcc_assert (IN_RANGE (regno, FIRST_STACK_REG, LAST_STACK_REG));
711 gcc_assert (STACK_REG_P (*reg));
713 gcc_assert (SCALAR_FLOAT_MODE_P (GET_MODE (*reg))
714 || GET_MODE_CLASS (GET_MODE (*reg)) == MODE_COMPLEX_FLOAT);
716 *reg = FP_MODE_REG (regno, GET_MODE (*reg));
719 /* Remove a note of type NOTE, which must be found, for register
720 number REGNO from INSN. Remove only one such note. */
722 static void
723 remove_regno_note (rtx_insn *insn, enum reg_note note, unsigned int regno)
725 rtx *note_link, this_rtx;
727 note_link = &REG_NOTES (insn);
728 for (this_rtx = *note_link; this_rtx; this_rtx = XEXP (this_rtx, 1))
729 if (REG_NOTE_KIND (this_rtx) == note
730 && REG_P (XEXP (this_rtx, 0)) && REGNO (XEXP (this_rtx, 0)) == regno)
732 *note_link = XEXP (this_rtx, 1);
733 return;
735 else
736 note_link = &XEXP (this_rtx, 1);
738 gcc_unreachable ();
741 /* Find the hard register number of virtual register REG in REGSTACK.
742 The hard register number is relative to the top of the stack. -1 is
743 returned if the register is not found. */
745 static int
746 get_hard_regnum (stack_ptr regstack, rtx reg)
748 int i;
750 gcc_assert (STACK_REG_P (reg));
752 for (i = regstack->top; i >= 0; i--)
753 if (regstack->reg[i] == REGNO (reg))
754 break;
756 return i >= 0 ? (FIRST_STACK_REG + regstack->top - i) : -1;
759 /* Emit an insn to pop virtual register REG before or after INSN.
760 REGSTACK is the stack state after INSN and is updated to reflect this
761 pop. WHEN is either emit_insn_before or emit_insn_after. A pop insn
762 is represented as a SET whose destination is the register to be popped
763 and source is the top of stack. A death note for the top of stack
764 cases the movdf pattern to pop. */
766 static rtx_insn *
767 emit_pop_insn (rtx_insn *insn, stack_ptr regstack, rtx reg, enum emit_where where)
769 rtx_insn *pop_insn;
770 rtx pop_rtx;
771 int hard_regno;
773 /* For complex types take care to pop both halves. These may survive in
774 CLOBBER and USE expressions. */
775 if (COMPLEX_MODE_P (GET_MODE (reg)))
777 rtx reg1 = FP_MODE_REG (REGNO (reg), DFmode);
778 rtx reg2 = FP_MODE_REG (REGNO (reg) + 1, DFmode);
780 pop_insn = NULL;
781 if (get_hard_regnum (regstack, reg1) >= 0)
782 pop_insn = emit_pop_insn (insn, regstack, reg1, where);
783 if (get_hard_regnum (regstack, reg2) >= 0)
784 pop_insn = emit_pop_insn (insn, regstack, reg2, where);
785 gcc_assert (pop_insn);
786 return pop_insn;
789 hard_regno = get_hard_regnum (regstack, reg);
791 gcc_assert (hard_regno >= FIRST_STACK_REG);
793 pop_rtx = gen_rtx_SET (FP_MODE_REG (hard_regno, DFmode),
794 FP_MODE_REG (FIRST_STACK_REG, DFmode));
796 if (where == EMIT_AFTER)
797 pop_insn = emit_insn_after (pop_rtx, insn);
798 else
799 pop_insn = emit_insn_before (pop_rtx, insn);
801 add_reg_note (pop_insn, REG_DEAD, FP_MODE_REG (FIRST_STACK_REG, DFmode));
803 regstack->reg[regstack->top - (hard_regno - FIRST_STACK_REG)]
804 = regstack->reg[regstack->top];
805 regstack->top -= 1;
806 CLEAR_HARD_REG_BIT (regstack->reg_set, REGNO (reg));
808 return pop_insn;
811 /* Emit an insn before or after INSN to swap virtual register REG with
812 the top of stack. REGSTACK is the stack state before the swap, and
813 is updated to reflect the swap. A swap insn is represented as a
814 PARALLEL of two patterns: each pattern moves one reg to the other.
816 If REG is already at the top of the stack, no insn is emitted. */
818 static void
819 emit_swap_insn (rtx_insn *insn, stack_ptr regstack, rtx reg)
821 int hard_regno;
822 rtx swap_rtx;
823 int other_reg; /* swap regno temps */
824 rtx_insn *i1; /* the stack-reg insn prior to INSN */
825 rtx i1set = NULL_RTX; /* the SET rtx within I1 */
827 hard_regno = get_hard_regnum (regstack, reg);
829 if (hard_regno == FIRST_STACK_REG)
830 return;
831 if (hard_regno == -1)
833 /* Something failed if the register wasn't on the stack. If we had
834 malformed asms, we zapped the instruction itself, but that didn't
835 produce the same pattern of register sets as before. To prevent
836 further failure, adjust REGSTACK to include REG at TOP. */
837 gcc_assert (any_malformed_asm);
838 regstack->reg[++regstack->top] = REGNO (reg);
839 return;
841 gcc_assert (hard_regno >= FIRST_STACK_REG);
843 other_reg = regstack->top - (hard_regno - FIRST_STACK_REG);
844 std::swap (regstack->reg[regstack->top], regstack->reg[other_reg]);
846 /* Find the previous insn involving stack regs, but don't pass a
847 block boundary. */
848 i1 = NULL;
849 if (current_block && insn != BB_HEAD (current_block))
851 rtx_insn *tmp = PREV_INSN (insn);
852 rtx_insn *limit = PREV_INSN (BB_HEAD (current_block));
853 while (tmp != limit)
855 if (LABEL_P (tmp)
856 || CALL_P (tmp)
857 || NOTE_INSN_BASIC_BLOCK_P (tmp)
858 || (NONJUMP_INSN_P (tmp)
859 && stack_regs_mentioned (tmp)))
861 i1 = tmp;
862 break;
864 tmp = PREV_INSN (tmp);
868 if (i1 != NULL_RTX
869 && (i1set = single_set (i1)) != NULL_RTX)
871 rtx i1src = *get_true_reg (&SET_SRC (i1set));
872 rtx i1dest = *get_true_reg (&SET_DEST (i1set));
874 /* If the previous register stack push was from the reg we are to
875 swap with, omit the swap. */
877 if (REG_P (i1dest) && REGNO (i1dest) == FIRST_STACK_REG
878 && REG_P (i1src)
879 && REGNO (i1src) == (unsigned) hard_regno - 1
880 && find_regno_note (i1, REG_DEAD, FIRST_STACK_REG) == NULL_RTX)
881 return;
883 /* If the previous insn wrote to the reg we are to swap with,
884 omit the swap. */
886 if (REG_P (i1dest) && REGNO (i1dest) == (unsigned) hard_regno
887 && REG_P (i1src) && REGNO (i1src) == FIRST_STACK_REG
888 && find_regno_note (i1, REG_DEAD, FIRST_STACK_REG) == NULL_RTX)
889 return;
891 /* Instead of
892 fld a
893 fld b
894 fxch %st(1)
895 just use
896 fld b
897 fld a
898 if possible. Similarly for fld1, fldz, fldpi etc. instead of any
899 of the loads or for float extension from memory. */
901 i1src = SET_SRC (i1set);
902 if (GET_CODE (i1src) == FLOAT_EXTEND)
903 i1src = XEXP (i1src, 0);
904 if (REG_P (i1dest)
905 && REGNO (i1dest) == FIRST_STACK_REG
906 && (MEM_P (i1src) || GET_CODE (i1src) == CONST_DOUBLE)
907 && !side_effects_p (i1src)
908 && hard_regno == FIRST_STACK_REG + 1
909 && i1 != BB_HEAD (current_block))
911 /* i1 is the last insn that involves stack regs before insn, and
912 is known to be a load without other side-effects, i.e. fld b
913 in the above comment. */
914 rtx_insn *i2 = NULL;
915 rtx i2set;
916 rtx_insn *tmp = PREV_INSN (i1);
917 rtx_insn *limit = PREV_INSN (BB_HEAD (current_block));
918 /* Find the previous insn involving stack regs, but don't pass a
919 block boundary. */
920 while (tmp != limit)
922 if (LABEL_P (tmp)
923 || CALL_P (tmp)
924 || NOTE_INSN_BASIC_BLOCK_P (tmp)
925 || (NONJUMP_INSN_P (tmp)
926 && stack_regs_mentioned (tmp)))
928 i2 = tmp;
929 break;
931 tmp = PREV_INSN (tmp);
933 if (i2 != NULL_RTX
934 && (i2set = single_set (i2)) != NULL_RTX)
936 rtx i2dest = *get_true_reg (&SET_DEST (i2set));
937 rtx i2src = SET_SRC (i2set);
938 if (GET_CODE (i2src) == FLOAT_EXTEND)
939 i2src = XEXP (i2src, 0);
940 /* If the last two insns before insn that involve
941 stack regs are loads, where the latter (i1)
942 pushes onto the register stack and thus
943 moves the value from the first load (i2) from
944 %st to %st(1), consider swapping them. */
945 if (REG_P (i2dest)
946 && REGNO (i2dest) == FIRST_STACK_REG
947 && (MEM_P (i2src) || GET_CODE (i2src) == CONST_DOUBLE)
948 /* Ensure i2 doesn't have other side-effects. */
949 && !side_effects_p (i2src)
950 /* And that the two instructions can actually be
951 swapped, i.e. there shouldn't be any stores
952 in between i2 and i1 that might alias with
953 the i1 memory, and the memory address can't
954 use registers set in between i2 and i1. */
955 && !modified_between_p (SET_SRC (i1set), i2, i1))
957 /* Move i1 (fld b above) right before i2 (fld a
958 above. */
959 remove_insn (i1);
960 SET_PREV_INSN (i1) = NULL_RTX;
961 SET_NEXT_INSN (i1) = NULL_RTX;
962 set_block_for_insn (i1, NULL);
963 emit_insn_before (i1, i2);
964 return;
970 /* Avoid emitting the swap if this is the first register stack insn
971 of the current_block. Instead update the current_block's stack_in
972 and let compensate edges take care of this for us. */
973 if (current_block && starting_stack_p)
975 BLOCK_INFO (current_block)->stack_in = *regstack;
976 starting_stack_p = false;
977 return;
980 swap_rtx = gen_swapxf (FP_MODE_REG (hard_regno, XFmode),
981 FP_MODE_REG (FIRST_STACK_REG, XFmode));
983 if (i1)
984 emit_insn_after (swap_rtx, i1);
985 else if (current_block)
986 emit_insn_before (swap_rtx, BB_HEAD (current_block));
987 else
988 emit_insn_before (swap_rtx, insn);
991 /* Emit an insns before INSN to swap virtual register SRC1 with
992 the top of stack and virtual register SRC2 with second stack
993 slot. REGSTACK is the stack state before the swaps, and
994 is updated to reflect the swaps. A swap insn is represented as a
995 PARALLEL of two patterns: each pattern moves one reg to the other.
997 If SRC1 and/or SRC2 are already at the right place, no swap insn
998 is emitted. */
1000 static void
1001 swap_to_top (rtx_insn *insn, stack_ptr regstack, rtx src1, rtx src2)
1003 struct stack_def temp_stack;
1004 int regno, j, k;
1006 temp_stack = *regstack;
1008 /* Place operand 1 at the top of stack. */
1009 regno = get_hard_regnum (&temp_stack, src1);
1010 gcc_assert (regno >= 0);
1011 if (regno != FIRST_STACK_REG)
1013 k = temp_stack.top - (regno - FIRST_STACK_REG);
1014 j = temp_stack.top;
1016 std::swap (temp_stack.reg[j], temp_stack.reg[k]);
1019 /* Place operand 2 next on the stack. */
1020 regno = get_hard_regnum (&temp_stack, src2);
1021 gcc_assert (regno >= 0);
1022 if (regno != FIRST_STACK_REG + 1)
1024 k = temp_stack.top - (regno - FIRST_STACK_REG);
1025 j = temp_stack.top - 1;
1027 std::swap (temp_stack.reg[j], temp_stack.reg[k]);
1030 change_stack (insn, regstack, &temp_stack, EMIT_BEFORE);
1033 /* Handle a move to or from a stack register in PAT, which is in INSN.
1034 REGSTACK is the current stack. Return whether a control flow insn
1035 was deleted in the process. */
1037 static bool
1038 move_for_stack_reg (rtx_insn *insn, stack_ptr regstack, rtx pat)
1040 rtx *psrc = get_true_reg (&SET_SRC (pat));
1041 rtx *pdest = get_true_reg (&SET_DEST (pat));
1042 rtx src, dest;
1043 rtx note;
1044 bool control_flow_insn_deleted = false;
1046 src = *psrc; dest = *pdest;
1048 if (STACK_REG_P (src) && STACK_REG_P (dest))
1050 /* Write from one stack reg to another. If SRC dies here, then
1051 just change the register mapping and delete the insn. */
1053 note = find_regno_note (insn, REG_DEAD, REGNO (src));
1054 if (note)
1056 int i;
1058 /* If this is a no-op move, there must not be a REG_DEAD note. */
1059 gcc_assert (REGNO (src) != REGNO (dest));
1061 for (i = regstack->top; i >= 0; i--)
1062 if (regstack->reg[i] == REGNO (src))
1063 break;
1065 /* The destination must be dead, or life analysis is borked. */
1066 gcc_assert (get_hard_regnum (regstack, dest) < FIRST_STACK_REG);
1068 /* If the source is not live, this is yet another case of
1069 uninitialized variables. Load up a NaN instead. */
1070 if (i < 0)
1071 return move_nan_for_stack_reg (insn, regstack, dest);
1073 /* It is possible that the dest is unused after this insn.
1074 If so, just pop the src. */
1076 if (find_regno_note (insn, REG_UNUSED, REGNO (dest)))
1077 emit_pop_insn (insn, regstack, src, EMIT_AFTER);
1078 else
1080 regstack->reg[i] = REGNO (dest);
1081 SET_HARD_REG_BIT (regstack->reg_set, REGNO (dest));
1082 CLEAR_HARD_REG_BIT (regstack->reg_set, REGNO (src));
1085 control_flow_insn_deleted |= control_flow_insn_p (insn);
1086 delete_insn (insn);
1087 return control_flow_insn_deleted;
1090 /* The source reg does not die. */
1092 /* If this appears to be a no-op move, delete it, or else it
1093 will confuse the machine description output patterns. But if
1094 it is REG_UNUSED, we must pop the reg now, as per-insn processing
1095 for REG_UNUSED will not work for deleted insns. */
1097 if (REGNO (src) == REGNO (dest))
1099 if (find_regno_note (insn, REG_UNUSED, REGNO (dest)))
1100 emit_pop_insn (insn, regstack, dest, EMIT_AFTER);
1102 control_flow_insn_deleted |= control_flow_insn_p (insn);
1103 delete_insn (insn);
1104 return control_flow_insn_deleted;
1107 /* The destination ought to be dead. */
1108 gcc_assert (get_hard_regnum (regstack, dest) < FIRST_STACK_REG);
1110 replace_reg (psrc, get_hard_regnum (regstack, src));
1112 regstack->reg[++regstack->top] = REGNO (dest);
1113 SET_HARD_REG_BIT (regstack->reg_set, REGNO (dest));
1114 replace_reg (pdest, FIRST_STACK_REG);
1116 else if (STACK_REG_P (src))
1118 /* Save from a stack reg to MEM, or possibly integer reg. Since
1119 only top of stack may be saved, emit an exchange first if
1120 needs be. */
1122 emit_swap_insn (insn, regstack, src);
1124 note = find_regno_note (insn, REG_DEAD, REGNO (src));
1125 if (note)
1127 replace_reg (&XEXP (note, 0), FIRST_STACK_REG);
1128 regstack->top--;
1129 CLEAR_HARD_REG_BIT (regstack->reg_set, REGNO (src));
1131 else if ((GET_MODE (src) == XFmode)
1132 && regstack->top < REG_STACK_SIZE - 1)
1134 /* A 387 cannot write an XFmode value to a MEM without
1135 clobbering the source reg. The output code can handle
1136 this by reading back the value from the MEM.
1137 But it is more efficient to use a temp register if one is
1138 available. Push the source value here if the register
1139 stack is not full, and then write the value to memory via
1140 a pop. */
1141 rtx push_rtx;
1142 rtx top_stack_reg = FP_MODE_REG (FIRST_STACK_REG, GET_MODE (src));
1144 push_rtx = gen_movxf (top_stack_reg, top_stack_reg);
1145 emit_insn_before (push_rtx, insn);
1146 add_reg_note (insn, REG_DEAD, top_stack_reg);
1149 replace_reg (psrc, FIRST_STACK_REG);
1151 else
1153 rtx pat = PATTERN (insn);
1155 gcc_assert (STACK_REG_P (dest));
1157 /* Load from MEM, or possibly integer REG or constant, into the
1158 stack regs. The actual target is always the top of the
1159 stack. The stack mapping is changed to reflect that DEST is
1160 now at top of stack. */
1162 /* The destination ought to be dead. However, there is a
1163 special case with i387 UNSPEC_TAN, where destination is live
1164 (an argument to fptan) but inherent load of 1.0 is modelled
1165 as a load from a constant. */
1166 if (GET_CODE (pat) == PARALLEL
1167 && XVECLEN (pat, 0) == 2
1168 && GET_CODE (XVECEXP (pat, 0, 1)) == SET
1169 && GET_CODE (SET_SRC (XVECEXP (pat, 0, 1))) == UNSPEC
1170 && XINT (SET_SRC (XVECEXP (pat, 0, 1)), 1) == UNSPEC_TAN)
1171 emit_swap_insn (insn, regstack, dest);
1172 else
1173 gcc_assert (get_hard_regnum (regstack, dest) < FIRST_STACK_REG);
1175 gcc_assert (regstack->top < REG_STACK_SIZE);
1177 regstack->reg[++regstack->top] = REGNO (dest);
1178 SET_HARD_REG_BIT (regstack->reg_set, REGNO (dest));
1179 replace_reg (pdest, FIRST_STACK_REG);
1182 return control_flow_insn_deleted;
1185 /* A helper function which replaces INSN with a pattern that loads up
1186 a NaN into DEST, then invokes move_for_stack_reg. */
1188 static bool
1189 move_nan_for_stack_reg (rtx_insn *insn, stack_ptr regstack, rtx dest)
1191 rtx pat;
1193 dest = FP_MODE_REG (REGNO (dest), SFmode);
1194 pat = gen_rtx_SET (dest, not_a_num);
1195 PATTERN (insn) = pat;
1196 INSN_CODE (insn) = -1;
1198 return move_for_stack_reg (insn, regstack, pat);
1201 /* Swap the condition on a branch, if there is one. Return true if we
1202 found a condition to swap. False if the condition was not used as
1203 such. */
1205 static int
1206 swap_rtx_condition_1 (rtx pat)
1208 const char *fmt;
1209 int i, r = 0;
1211 if (COMPARISON_P (pat))
1213 PUT_CODE (pat, swap_condition (GET_CODE (pat)));
1214 r = 1;
1216 else
1218 fmt = GET_RTX_FORMAT (GET_CODE (pat));
1219 for (i = GET_RTX_LENGTH (GET_CODE (pat)) - 1; i >= 0; i--)
1221 if (fmt[i] == 'E')
1223 int j;
1225 for (j = XVECLEN (pat, i) - 1; j >= 0; j--)
1226 r |= swap_rtx_condition_1 (XVECEXP (pat, i, j));
1228 else if (fmt[i] == 'e')
1229 r |= swap_rtx_condition_1 (XEXP (pat, i));
1233 return r;
1236 static int
1237 swap_rtx_condition (rtx_insn *insn)
1239 rtx pat = PATTERN (insn);
1241 /* We're looking for a single set to cc0 or an HImode temporary. */
1243 if (GET_CODE (pat) == SET
1244 && REG_P (SET_DEST (pat))
1245 && REGNO (SET_DEST (pat)) == FLAGS_REG)
1247 insn = next_flags_user (insn);
1248 if (insn == NULL_RTX)
1249 return 0;
1250 pat = PATTERN (insn);
1253 /* See if this is, or ends in, a fnstsw. If so, we're not doing anything
1254 with the cc value right now. We may be able to search for one
1255 though. */
1257 if (GET_CODE (pat) == SET
1258 && GET_CODE (SET_SRC (pat)) == UNSPEC
1259 && XINT (SET_SRC (pat), 1) == UNSPEC_FNSTSW)
1261 rtx dest = SET_DEST (pat);
1263 /* Search forward looking for the first use of this value.
1264 Stop at block boundaries. */
1265 while (insn != BB_END (current_block))
1267 insn = NEXT_INSN (insn);
1268 if (INSN_P (insn) && reg_mentioned_p (dest, insn))
1269 break;
1270 if (CALL_P (insn))
1271 return 0;
1274 /* We haven't found it. */
1275 if (insn == BB_END (current_block))
1276 return 0;
1278 /* So we've found the insn using this value. If it is anything
1279 other than sahf or the value does not die (meaning we'd have
1280 to search further), then we must give up. */
1281 pat = PATTERN (insn);
1282 if (GET_CODE (pat) != SET
1283 || GET_CODE (SET_SRC (pat)) != UNSPEC
1284 || XINT (SET_SRC (pat), 1) != UNSPEC_SAHF
1285 || ! dead_or_set_p (insn, dest))
1286 return 0;
1288 /* Now we are prepared to handle this as a normal cc0 setter. */
1289 insn = next_flags_user (insn);
1290 if (insn == NULL_RTX)
1291 return 0;
1292 pat = PATTERN (insn);
1295 if (swap_rtx_condition_1 (pat))
1297 int fail = 0;
1298 INSN_CODE (insn) = -1;
1299 if (recog_memoized (insn) == -1)
1300 fail = 1;
1301 /* In case the flags don't die here, recurse to try fix
1302 following user too. */
1303 else if (! dead_or_set_p (insn, ix86_flags_rtx))
1305 insn = next_flags_user (insn);
1306 if (!insn || !swap_rtx_condition (insn))
1307 fail = 1;
1309 if (fail)
1311 swap_rtx_condition_1 (pat);
1312 return 0;
1314 return 1;
1316 return 0;
1319 /* Handle a comparison. Special care needs to be taken to avoid
1320 causing comparisons that a 387 cannot do correctly, such as EQ.
1322 Also, a pop insn may need to be emitted. The 387 does have an
1323 `fcompp' insn that can pop two regs, but it is sometimes too expensive
1324 to do this - a `fcomp' followed by a `fstpl %st(0)' may be easier to
1325 set up. */
1327 static void
1328 compare_for_stack_reg (rtx_insn *insn, stack_ptr regstack,
1329 rtx pat_src, bool can_pop_second_op)
1331 rtx *src1, *src2;
1332 rtx src1_note, src2_note;
1334 src1 = get_true_reg (&XEXP (pat_src, 0));
1335 src2 = get_true_reg (&XEXP (pat_src, 1));
1337 /* ??? If fxch turns out to be cheaper than fstp, give priority to
1338 registers that die in this insn - move those to stack top first. */
1339 if ((! STACK_REG_P (*src1)
1340 || (STACK_REG_P (*src2)
1341 && get_hard_regnum (regstack, *src2) == FIRST_STACK_REG))
1342 && swap_rtx_condition (insn))
1344 std::swap (XEXP (pat_src, 0), XEXP (pat_src, 1));
1346 src1 = get_true_reg (&XEXP (pat_src, 0));
1347 src2 = get_true_reg (&XEXP (pat_src, 1));
1349 INSN_CODE (insn) = -1;
1352 /* We will fix any death note later. */
1354 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1356 if (STACK_REG_P (*src2))
1357 src2_note = find_regno_note (insn, REG_DEAD, REGNO (*src2));
1358 else
1359 src2_note = NULL_RTX;
1361 emit_swap_insn (insn, regstack, *src1);
1363 replace_reg (src1, FIRST_STACK_REG);
1365 if (STACK_REG_P (*src2))
1366 replace_reg (src2, get_hard_regnum (regstack, *src2));
1368 if (src1_note)
1370 if (*src2 == CONST0_RTX (GET_MODE (*src2)))
1372 /* This is `ftst' insn that can't pop register. */
1373 remove_regno_note (insn, REG_DEAD, REGNO (XEXP (src1_note, 0)));
1374 emit_pop_insn (insn, regstack, XEXP (src1_note, 0),
1375 EMIT_AFTER);
1377 else
1379 pop_stack (regstack, REGNO (XEXP (src1_note, 0)));
1380 replace_reg (&XEXP (src1_note, 0), FIRST_STACK_REG);
1384 /* If the second operand dies, handle that. But if the operands are
1385 the same stack register, don't bother, because only one death is
1386 needed, and it was just handled. */
1388 if (src2_note
1389 && ! (STACK_REG_P (*src1) && STACK_REG_P (*src2)
1390 && REGNO (*src1) == REGNO (*src2)))
1392 /* As a special case, two regs may die in this insn if src2 is
1393 next to top of stack and the top of stack also dies. Since
1394 we have already popped src1, "next to top of stack" is really
1395 at top (FIRST_STACK_REG) now. */
1397 if (get_hard_regnum (regstack, XEXP (src2_note, 0)) == FIRST_STACK_REG
1398 && src1_note && can_pop_second_op)
1400 pop_stack (regstack, REGNO (XEXP (src2_note, 0)));
1401 replace_reg (&XEXP (src2_note, 0), FIRST_STACK_REG + 1);
1403 else
1405 /* The 386 can only represent death of the first operand in
1406 the case handled above. In all other cases, emit a separate
1407 pop and remove the death note from here. */
1408 remove_regno_note (insn, REG_DEAD, REGNO (XEXP (src2_note, 0)));
1409 emit_pop_insn (insn, regstack, XEXP (src2_note, 0),
1410 EMIT_AFTER);
1415 /* Substitute hardware stack regs in debug insn INSN, using stack
1416 layout REGSTACK. If we can't find a hardware stack reg for any of
1417 the REGs in it, reset the debug insn. */
1419 static void
1420 subst_all_stack_regs_in_debug_insn (rtx_insn *insn, struct stack_def *regstack)
1422 subrtx_ptr_iterator::array_type array;
1423 FOR_EACH_SUBRTX_PTR (iter, array, &INSN_VAR_LOCATION_LOC (insn), NONCONST)
1425 rtx *loc = *iter;
1426 rtx x = *loc;
1427 if (STACK_REG_P (x))
1429 int hard_regno = get_hard_regnum (regstack, x);
1431 /* If we can't find an active register, reset this debug insn. */
1432 if (hard_regno == -1)
1434 INSN_VAR_LOCATION_LOC (insn) = gen_rtx_UNKNOWN_VAR_LOC ();
1435 return;
1438 gcc_assert (hard_regno >= FIRST_STACK_REG);
1439 replace_reg (loc, hard_regno);
1440 iter.skip_subrtxes ();
1445 /* Substitute new registers in PAT, which is part of INSN. REGSTACK
1446 is the current register layout. Return whether a control flow insn
1447 was deleted in the process. */
1449 static bool
1450 subst_stack_regs_pat (rtx_insn *insn, stack_ptr regstack, rtx pat)
1452 rtx *dest, *src;
1453 bool control_flow_insn_deleted = false;
1455 switch (GET_CODE (pat))
1457 case USE:
1458 /* Deaths in USE insns can happen in non optimizing compilation.
1459 Handle them by popping the dying register. */
1460 src = get_true_reg (&XEXP (pat, 0));
1461 if (STACK_REG_P (*src)
1462 && find_regno_note (insn, REG_DEAD, REGNO (*src)))
1464 /* USEs are ignored for liveness information so USEs of dead
1465 register might happen. */
1466 if (TEST_HARD_REG_BIT (regstack->reg_set, REGNO (*src)))
1467 emit_pop_insn (insn, regstack, *src, EMIT_AFTER);
1468 return control_flow_insn_deleted;
1470 /* Uninitialized USE might happen for functions returning uninitialized
1471 value. We will properly initialize the USE on the edge to EXIT_BLOCK,
1472 so it is safe to ignore the use here. This is consistent with behavior
1473 of dataflow analyzer that ignores USE too. (This also imply that
1474 forcibly initializing the register to NaN here would lead to ICE later,
1475 since the REG_DEAD notes are not issued.) */
1476 break;
1478 case VAR_LOCATION:
1479 gcc_unreachable ();
1481 case CLOBBER:
1483 rtx note;
1485 dest = get_true_reg (&XEXP (pat, 0));
1486 if (STACK_REG_P (*dest))
1488 note = find_reg_note (insn, REG_DEAD, *dest);
1490 if (pat != PATTERN (insn))
1492 /* The fix_truncdi_1 pattern wants to be able to
1493 allocate its own scratch register. It does this by
1494 clobbering an fp reg so that it is assured of an
1495 empty reg-stack register. If the register is live,
1496 kill it now. Remove the DEAD/UNUSED note so we
1497 don't try to kill it later too.
1499 In reality the UNUSED note can be absent in some
1500 complicated cases when the register is reused for
1501 partially set variable. */
1503 if (note)
1504 emit_pop_insn (insn, regstack, *dest, EMIT_BEFORE);
1505 else
1506 note = find_reg_note (insn, REG_UNUSED, *dest);
1507 if (note)
1508 remove_note (insn, note);
1509 replace_reg (dest, FIRST_STACK_REG + 1);
1511 else
1513 /* A top-level clobber with no REG_DEAD, and no hard-regnum
1514 indicates an uninitialized value. Because reload removed
1515 all other clobbers, this must be due to a function
1516 returning without a value. Load up a NaN. */
1518 if (!note)
1520 rtx t = *dest;
1521 if (COMPLEX_MODE_P (GET_MODE (t)))
1523 rtx u = FP_MODE_REG (REGNO (t) + 1, SFmode);
1524 if (get_hard_regnum (regstack, u) == -1)
1526 rtx pat2 = gen_rtx_CLOBBER (VOIDmode, u);
1527 rtx_insn *insn2 = emit_insn_before (pat2, insn);
1528 control_flow_insn_deleted
1529 |= move_nan_for_stack_reg (insn2, regstack, u);
1532 if (get_hard_regnum (regstack, t) == -1)
1533 control_flow_insn_deleted
1534 |= move_nan_for_stack_reg (insn, regstack, t);
1538 break;
1541 case SET:
1543 rtx *src1 = (rtx *) 0, *src2;
1544 rtx src1_note, src2_note;
1545 rtx pat_src;
1547 dest = get_true_reg (&SET_DEST (pat));
1548 src = get_true_reg (&SET_SRC (pat));
1549 pat_src = SET_SRC (pat);
1551 /* See if this is a `movM' pattern, and handle elsewhere if so. */
1552 if (STACK_REG_P (*src)
1553 || (STACK_REG_P (*dest)
1554 && (REG_P (*src) || MEM_P (*src)
1555 || CONST_DOUBLE_P (*src))))
1557 control_flow_insn_deleted |= move_for_stack_reg (insn, regstack, pat);
1558 break;
1561 switch (GET_CODE (pat_src))
1563 case COMPARE:
1564 /* `fcomi' insn can't pop two regs. */
1565 compare_for_stack_reg (insn, regstack, pat_src,
1566 REGNO (*dest) != FLAGS_REG);
1567 break;
1569 case CALL:
1571 int count;
1572 for (count = REG_NREGS (*dest); --count >= 0;)
1574 regstack->reg[++regstack->top] = REGNO (*dest) + count;
1575 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest) + count);
1578 replace_reg (dest, FIRST_STACK_REG);
1579 break;
1581 case REG:
1582 /* This is a `tstM2' case. */
1583 gcc_assert (*dest == cc0_rtx);
1584 src1 = src;
1586 /* Fall through. */
1588 case FLOAT_TRUNCATE:
1589 case SQRT:
1590 case ABS:
1591 case NEG:
1592 /* These insns only operate on the top of the stack. DEST might
1593 be cc0_rtx if we're processing a tstM pattern. Also, it's
1594 possible that the tstM case results in a REG_DEAD note on the
1595 source. */
1597 if (src1 == 0)
1598 src1 = get_true_reg (&XEXP (pat_src, 0));
1600 emit_swap_insn (insn, regstack, *src1);
1602 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1604 if (STACK_REG_P (*dest))
1605 replace_reg (dest, FIRST_STACK_REG);
1607 if (src1_note)
1609 replace_reg (&XEXP (src1_note, 0), FIRST_STACK_REG);
1610 regstack->top--;
1611 CLEAR_HARD_REG_BIT (regstack->reg_set, REGNO (*src1));
1614 replace_reg (src1, FIRST_STACK_REG);
1615 break;
1617 case MINUS:
1618 case DIV:
1619 /* On i386, reversed forms of subM3 and divM3 exist for
1620 MODE_FLOAT, so the same code that works for addM3 and mulM3
1621 can be used. */
1622 case MULT:
1623 case PLUS:
1624 /* These insns can accept the top of stack as a destination
1625 from a stack reg or mem, or can use the top of stack as a
1626 source and some other stack register (possibly top of stack)
1627 as a destination. */
1629 src1 = get_true_reg (&XEXP (pat_src, 0));
1630 src2 = get_true_reg (&XEXP (pat_src, 1));
1632 /* We will fix any death note later. */
1634 if (STACK_REG_P (*src1))
1635 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1636 else
1637 src1_note = NULL_RTX;
1638 if (STACK_REG_P (*src2))
1639 src2_note = find_regno_note (insn, REG_DEAD, REGNO (*src2));
1640 else
1641 src2_note = NULL_RTX;
1643 /* If either operand is not a stack register, then the dest
1644 must be top of stack. */
1646 if (! STACK_REG_P (*src1) || ! STACK_REG_P (*src2))
1647 emit_swap_insn (insn, regstack, *dest);
1648 else
1650 /* Both operands are REG. If neither operand is already
1651 at the top of stack, choose to make the one that is the
1652 dest the new top of stack. */
1654 int src1_hard_regnum, src2_hard_regnum;
1656 src1_hard_regnum = get_hard_regnum (regstack, *src1);
1657 src2_hard_regnum = get_hard_regnum (regstack, *src2);
1659 /* If the source is not live, this is yet another case of
1660 uninitialized variables. Load up a NaN instead. */
1661 if (src1_hard_regnum == -1)
1663 rtx pat2 = gen_rtx_CLOBBER (VOIDmode, *src1);
1664 rtx_insn *insn2 = emit_insn_before (pat2, insn);
1665 control_flow_insn_deleted
1666 |= move_nan_for_stack_reg (insn2, regstack, *src1);
1668 if (src2_hard_regnum == -1)
1670 rtx pat2 = gen_rtx_CLOBBER (VOIDmode, *src2);
1671 rtx_insn *insn2 = emit_insn_before (pat2, insn);
1672 control_flow_insn_deleted
1673 |= move_nan_for_stack_reg (insn2, regstack, *src2);
1676 if (src1_hard_regnum != FIRST_STACK_REG
1677 && src2_hard_regnum != FIRST_STACK_REG)
1678 emit_swap_insn (insn, regstack, *dest);
1681 if (STACK_REG_P (*src1))
1682 replace_reg (src1, get_hard_regnum (regstack, *src1));
1683 if (STACK_REG_P (*src2))
1684 replace_reg (src2, get_hard_regnum (regstack, *src2));
1686 if (src1_note)
1688 rtx src1_reg = XEXP (src1_note, 0);
1690 /* If the register that dies is at the top of stack, then
1691 the destination is somewhere else - merely substitute it.
1692 But if the reg that dies is not at top of stack, then
1693 move the top of stack to the dead reg, as though we had
1694 done the insn and then a store-with-pop. */
1696 if (REGNO (src1_reg) == regstack->reg[regstack->top])
1698 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1699 replace_reg (dest, get_hard_regnum (regstack, *dest));
1701 else
1703 int regno = get_hard_regnum (regstack, src1_reg);
1705 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1706 replace_reg (dest, regno);
1708 regstack->reg[regstack->top - (regno - FIRST_STACK_REG)]
1709 = regstack->reg[regstack->top];
1712 CLEAR_HARD_REG_BIT (regstack->reg_set,
1713 REGNO (XEXP (src1_note, 0)));
1714 replace_reg (&XEXP (src1_note, 0), FIRST_STACK_REG);
1715 regstack->top--;
1717 else if (src2_note)
1719 rtx src2_reg = XEXP (src2_note, 0);
1720 if (REGNO (src2_reg) == regstack->reg[regstack->top])
1722 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1723 replace_reg (dest, get_hard_regnum (regstack, *dest));
1725 else
1727 int regno = get_hard_regnum (regstack, src2_reg);
1729 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1730 replace_reg (dest, regno);
1732 regstack->reg[regstack->top - (regno - FIRST_STACK_REG)]
1733 = regstack->reg[regstack->top];
1736 CLEAR_HARD_REG_BIT (regstack->reg_set,
1737 REGNO (XEXP (src2_note, 0)));
1738 replace_reg (&XEXP (src2_note, 0), FIRST_STACK_REG);
1739 regstack->top--;
1741 else
1743 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1744 replace_reg (dest, get_hard_regnum (regstack, *dest));
1747 /* Keep operand 1 matching with destination. */
1748 if (COMMUTATIVE_ARITH_P (pat_src)
1749 && REG_P (*src1) && REG_P (*src2)
1750 && REGNO (*src1) != REGNO (*dest))
1752 int tmp = REGNO (*src1);
1753 replace_reg (src1, REGNO (*src2));
1754 replace_reg (src2, tmp);
1756 break;
1758 case UNSPEC:
1759 switch (XINT (pat_src, 1))
1761 case UNSPEC_FIST:
1762 case UNSPEC_FIST_ATOMIC:
1764 case UNSPEC_FIST_FLOOR:
1765 case UNSPEC_FIST_CEIL:
1767 /* These insns only operate on the top of the stack. */
1769 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1770 emit_swap_insn (insn, regstack, *src1);
1772 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1774 if (STACK_REG_P (*dest))
1775 replace_reg (dest, FIRST_STACK_REG);
1777 if (src1_note)
1779 replace_reg (&XEXP (src1_note, 0), FIRST_STACK_REG);
1780 regstack->top--;
1781 CLEAR_HARD_REG_BIT (regstack->reg_set, REGNO (*src1));
1784 replace_reg (src1, FIRST_STACK_REG);
1785 break;
1787 case UNSPEC_FXAM:
1789 /* This insn only operate on the top of the stack. */
1791 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1792 emit_swap_insn (insn, regstack, *src1);
1794 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1796 replace_reg (src1, FIRST_STACK_REG);
1798 if (src1_note)
1800 remove_regno_note (insn, REG_DEAD,
1801 REGNO (XEXP (src1_note, 0)));
1802 emit_pop_insn (insn, regstack, XEXP (src1_note, 0),
1803 EMIT_AFTER);
1806 break;
1808 case UNSPEC_SIN:
1809 case UNSPEC_COS:
1810 case UNSPEC_FRNDINT:
1811 case UNSPEC_F2XM1:
1813 case UNSPEC_FRNDINT_FLOOR:
1814 case UNSPEC_FRNDINT_CEIL:
1815 case UNSPEC_FRNDINT_TRUNC:
1816 case UNSPEC_FRNDINT_MASK_PM:
1818 /* Above insns operate on the top of the stack. */
1820 case UNSPEC_SINCOS_COS:
1821 case UNSPEC_XTRACT_FRACT:
1823 /* Above insns operate on the top two stack slots,
1824 first part of one input, double output insn. */
1826 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1828 emit_swap_insn (insn, regstack, *src1);
1830 /* Input should never die, it is replaced with output. */
1831 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1832 gcc_assert (!src1_note);
1834 if (STACK_REG_P (*dest))
1835 replace_reg (dest, FIRST_STACK_REG);
1837 replace_reg (src1, FIRST_STACK_REG);
1838 break;
1840 case UNSPEC_SINCOS_SIN:
1841 case UNSPEC_XTRACT_EXP:
1843 /* These insns operate on the top two stack slots,
1844 second part of one input, double output insn. */
1846 regstack->top++;
1847 /* FALLTHRU */
1849 case UNSPEC_TAN:
1851 /* For UNSPEC_TAN, regstack->top is already increased
1852 by inherent load of constant 1.0. */
1854 /* Output value is generated in the second stack slot.
1855 Move current value from second slot to the top. */
1856 regstack->reg[regstack->top]
1857 = regstack->reg[regstack->top - 1];
1859 gcc_assert (STACK_REG_P (*dest));
1861 regstack->reg[regstack->top - 1] = REGNO (*dest);
1862 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1863 replace_reg (dest, FIRST_STACK_REG + 1);
1865 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1867 replace_reg (src1, FIRST_STACK_REG);
1868 break;
1870 case UNSPEC_FPATAN:
1871 case UNSPEC_FYL2X:
1872 case UNSPEC_FYL2XP1:
1873 /* These insns operate on the top two stack slots. */
1875 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1876 src2 = get_true_reg (&XVECEXP (pat_src, 0, 1));
1878 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1879 src2_note = find_regno_note (insn, REG_DEAD, REGNO (*src2));
1881 swap_to_top (insn, regstack, *src1, *src2);
1883 replace_reg (src1, FIRST_STACK_REG);
1884 replace_reg (src2, FIRST_STACK_REG + 1);
1886 if (src1_note)
1887 replace_reg (&XEXP (src1_note, 0), FIRST_STACK_REG);
1888 if (src2_note)
1889 replace_reg (&XEXP (src2_note, 0), FIRST_STACK_REG + 1);
1891 /* Pop both input operands from the stack. */
1892 CLEAR_HARD_REG_BIT (regstack->reg_set,
1893 regstack->reg[regstack->top]);
1894 CLEAR_HARD_REG_BIT (regstack->reg_set,
1895 regstack->reg[regstack->top - 1]);
1896 regstack->top -= 2;
1898 /* Push the result back onto the stack. */
1899 regstack->reg[++regstack->top] = REGNO (*dest);
1900 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1901 replace_reg (dest, FIRST_STACK_REG);
1902 break;
1904 case UNSPEC_FSCALE_FRACT:
1905 case UNSPEC_FPREM_F:
1906 case UNSPEC_FPREM1_F:
1907 /* These insns operate on the top two stack slots,
1908 first part of double input, double output insn. */
1910 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1911 src2 = get_true_reg (&XVECEXP (pat_src, 0, 1));
1913 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1914 src2_note = find_regno_note (insn, REG_DEAD, REGNO (*src2));
1916 /* Inputs should never die, they are
1917 replaced with outputs. */
1918 gcc_assert (!src1_note);
1919 gcc_assert (!src2_note);
1921 swap_to_top (insn, regstack, *src1, *src2);
1923 /* Push the result back onto stack. Empty stack slot
1924 will be filled in second part of insn. */
1925 if (STACK_REG_P (*dest))
1927 regstack->reg[regstack->top] = REGNO (*dest);
1928 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1929 replace_reg (dest, FIRST_STACK_REG);
1932 replace_reg (src1, FIRST_STACK_REG);
1933 replace_reg (src2, FIRST_STACK_REG + 1);
1934 break;
1936 case UNSPEC_FSCALE_EXP:
1937 case UNSPEC_FPREM_U:
1938 case UNSPEC_FPREM1_U:
1939 /* These insns operate on the top two stack slots,
1940 second part of double input, double output insn. */
1942 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1943 src2 = get_true_reg (&XVECEXP (pat_src, 0, 1));
1945 /* Push the result back onto stack. Fill empty slot from
1946 first part of insn and fix top of stack pointer. */
1947 if (STACK_REG_P (*dest))
1949 regstack->reg[regstack->top - 1] = REGNO (*dest);
1950 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1951 replace_reg (dest, FIRST_STACK_REG + 1);
1954 replace_reg (src1, FIRST_STACK_REG);
1955 replace_reg (src2, FIRST_STACK_REG + 1);
1956 break;
1958 case UNSPEC_C2_FLAG:
1959 /* This insn operates on the top two stack slots,
1960 third part of C2 setting double input insn. */
1962 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1963 src2 = get_true_reg (&XVECEXP (pat_src, 0, 1));
1965 replace_reg (src1, FIRST_STACK_REG);
1966 replace_reg (src2, FIRST_STACK_REG + 1);
1967 break;
1969 case UNSPEC_SAHF:
1970 /* (unspec [(unspec [(compare)] UNSPEC_FNSTSW)] UNSPEC_SAHF)
1971 The combination matches the PPRO fcomi instruction. */
1973 pat_src = XVECEXP (pat_src, 0, 0);
1974 gcc_assert (GET_CODE (pat_src) == UNSPEC);
1975 gcc_assert (XINT (pat_src, 1) == UNSPEC_FNSTSW);
1976 /* Fall through. */
1978 case UNSPEC_FNSTSW:
1979 /* Combined fcomp+fnstsw generated for doing well with
1980 CSE. When optimizing this would have been broken
1981 up before now. */
1983 pat_src = XVECEXP (pat_src, 0, 0);
1984 gcc_assert (GET_CODE (pat_src) == COMPARE);
1986 compare_for_stack_reg (insn, regstack, pat_src, true);
1987 break;
1989 default:
1990 gcc_unreachable ();
1992 break;
1994 case IF_THEN_ELSE:
1995 /* This insn requires the top of stack to be the destination. */
1997 src1 = get_true_reg (&XEXP (pat_src, 1));
1998 src2 = get_true_reg (&XEXP (pat_src, 2));
2000 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
2001 src2_note = find_regno_note (insn, REG_DEAD, REGNO (*src2));
2003 /* If the comparison operator is an FP comparison operator,
2004 it is handled correctly by compare_for_stack_reg () who
2005 will move the destination to the top of stack. But if the
2006 comparison operator is not an FP comparison operator, we
2007 have to handle it here. */
2008 if (get_hard_regnum (regstack, *dest) >= FIRST_STACK_REG
2009 && REGNO (*dest) != regstack->reg[regstack->top])
2011 /* In case one of operands is the top of stack and the operands
2012 dies, it is safe to make it the destination operand by
2013 reversing the direction of cmove and avoid fxch. */
2014 if ((REGNO (*src1) == regstack->reg[regstack->top]
2015 && src1_note)
2016 || (REGNO (*src2) == regstack->reg[regstack->top]
2017 && src2_note))
2019 int idx1 = (get_hard_regnum (regstack, *src1)
2020 - FIRST_STACK_REG);
2021 int idx2 = (get_hard_regnum (regstack, *src2)
2022 - FIRST_STACK_REG);
2024 /* Make reg-stack believe that the operands are already
2025 swapped on the stack */
2026 regstack->reg[regstack->top - idx1] = REGNO (*src2);
2027 regstack->reg[regstack->top - idx2] = REGNO (*src1);
2029 /* Reverse condition to compensate the operand swap.
2030 i386 do have comparison always reversible. */
2031 PUT_CODE (XEXP (pat_src, 0),
2032 reversed_comparison_code (XEXP (pat_src, 0), insn));
2034 else
2035 emit_swap_insn (insn, regstack, *dest);
2039 rtx src_note [3];
2040 int i;
2042 src_note[0] = 0;
2043 src_note[1] = src1_note;
2044 src_note[2] = src2_note;
2046 if (STACK_REG_P (*src1))
2047 replace_reg (src1, get_hard_regnum (regstack, *src1));
2048 if (STACK_REG_P (*src2))
2049 replace_reg (src2, get_hard_regnum (regstack, *src2));
2051 for (i = 1; i <= 2; i++)
2052 if (src_note [i])
2054 int regno = REGNO (XEXP (src_note[i], 0));
2056 /* If the register that dies is not at the top of
2057 stack, then move the top of stack to the dead reg.
2058 Top of stack should never die, as it is the
2059 destination. */
2060 gcc_assert (regno != regstack->reg[regstack->top]);
2061 remove_regno_note (insn, REG_DEAD, regno);
2062 emit_pop_insn (insn, regstack, XEXP (src_note[i], 0),
2063 EMIT_AFTER);
2067 /* Make dest the top of stack. Add dest to regstack if
2068 not present. */
2069 if (get_hard_regnum (regstack, *dest) < FIRST_STACK_REG)
2070 regstack->reg[++regstack->top] = REGNO (*dest);
2071 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
2072 replace_reg (dest, FIRST_STACK_REG);
2073 break;
2075 default:
2076 gcc_unreachable ();
2078 break;
2081 default:
2082 break;
2085 return control_flow_insn_deleted;
2088 /* Substitute hard regnums for any stack regs in INSN, which has
2089 N_INPUTS inputs and N_OUTPUTS outputs. REGSTACK is the stack info
2090 before the insn, and is updated with changes made here.
2092 There are several requirements and assumptions about the use of
2093 stack-like regs in asm statements. These rules are enforced by
2094 record_asm_stack_regs; see comments there for details. Any
2095 asm_operands left in the RTL at this point may be assume to meet the
2096 requirements, since record_asm_stack_regs removes any problem asm. */
2098 static void
2099 subst_asm_stack_regs (rtx_insn *insn, stack_ptr regstack)
2101 rtx body = PATTERN (insn);
2103 rtx *note_reg; /* Array of note contents */
2104 rtx **note_loc; /* Address of REG field of each note */
2105 enum reg_note *note_kind; /* The type of each note */
2107 rtx *clobber_reg = 0;
2108 rtx **clobber_loc = 0;
2110 struct stack_def temp_stack;
2111 int n_notes;
2112 int n_clobbers;
2113 rtx note;
2114 int i;
2115 int n_inputs, n_outputs;
2117 if (! check_asm_stack_operands (insn))
2118 return;
2120 /* Find out what the constraints required. If no constraint
2121 alternative matches, that is a compiler bug: we should have caught
2122 such an insn in check_asm_stack_operands. */
2123 extract_constrain_insn (insn);
2125 preprocess_constraints (insn);
2126 const operand_alternative *op_alt = which_op_alt ();
2128 get_asm_operands_in_out (body, &n_outputs, &n_inputs);
2130 /* Strip SUBREGs here to make the following code simpler. */
2131 for (i = 0; i < recog_data.n_operands; i++)
2132 if (GET_CODE (recog_data.operand[i]) == SUBREG
2133 && REG_P (SUBREG_REG (recog_data.operand[i])))
2135 recog_data.operand_loc[i] = & SUBREG_REG (recog_data.operand[i]);
2136 recog_data.operand[i] = SUBREG_REG (recog_data.operand[i]);
2139 /* Set up NOTE_REG, NOTE_LOC and NOTE_KIND. */
2141 for (i = 0, note = REG_NOTES (insn); note; note = XEXP (note, 1))
2142 i++;
2144 note_reg = XALLOCAVEC (rtx, i);
2145 note_loc = XALLOCAVEC (rtx *, i);
2146 note_kind = XALLOCAVEC (enum reg_note, i);
2148 n_notes = 0;
2149 for (note = REG_NOTES (insn); note; note = XEXP (note, 1))
2151 if (GET_CODE (note) != EXPR_LIST)
2152 continue;
2153 rtx reg = XEXP (note, 0);
2154 rtx *loc = & XEXP (note, 0);
2156 if (GET_CODE (reg) == SUBREG && REG_P (SUBREG_REG (reg)))
2158 loc = & SUBREG_REG (reg);
2159 reg = SUBREG_REG (reg);
2162 if (STACK_REG_P (reg)
2163 && (REG_NOTE_KIND (note) == REG_DEAD
2164 || REG_NOTE_KIND (note) == REG_UNUSED))
2166 note_reg[n_notes] = reg;
2167 note_loc[n_notes] = loc;
2168 note_kind[n_notes] = REG_NOTE_KIND (note);
2169 n_notes++;
2173 /* Set up CLOBBER_REG and CLOBBER_LOC. */
2175 n_clobbers = 0;
2177 if (GET_CODE (body) == PARALLEL)
2179 clobber_reg = XALLOCAVEC (rtx, XVECLEN (body, 0));
2180 clobber_loc = XALLOCAVEC (rtx *, XVECLEN (body, 0));
2182 for (i = 0; i < XVECLEN (body, 0); i++)
2183 if (GET_CODE (XVECEXP (body, 0, i)) == CLOBBER)
2185 rtx clobber = XVECEXP (body, 0, i);
2186 rtx reg = XEXP (clobber, 0);
2187 rtx *loc = & XEXP (clobber, 0);
2189 if (GET_CODE (reg) == SUBREG && REG_P (SUBREG_REG (reg)))
2191 loc = & SUBREG_REG (reg);
2192 reg = SUBREG_REG (reg);
2195 if (STACK_REG_P (reg))
2197 clobber_reg[n_clobbers] = reg;
2198 clobber_loc[n_clobbers] = loc;
2199 n_clobbers++;
2204 temp_stack = *regstack;
2206 /* Put the input regs into the desired place in TEMP_STACK. */
2208 for (i = n_outputs; i < n_outputs + n_inputs; i++)
2209 if (STACK_REG_P (recog_data.operand[i])
2210 && reg_class_subset_p (op_alt[i].cl, FLOAT_REGS)
2211 && op_alt[i].cl != FLOAT_REGS)
2213 /* If an operand needs to be in a particular reg in
2214 FLOAT_REGS, the constraint was either 't' or 'u'. Since
2215 these constraints are for single register classes, and
2216 reload guaranteed that operand[i] is already in that class,
2217 we can just use REGNO (recog_data.operand[i]) to know which
2218 actual reg this operand needs to be in. */
2220 int regno = get_hard_regnum (&temp_stack, recog_data.operand[i]);
2222 gcc_assert (regno >= 0);
2224 if ((unsigned int) regno != REGNO (recog_data.operand[i]))
2226 /* recog_data.operand[i] is not in the right place. Find
2227 it and swap it with whatever is already in I's place.
2228 K is where recog_data.operand[i] is now. J is where it
2229 should be. */
2230 int j, k;
2232 k = temp_stack.top - (regno - FIRST_STACK_REG);
2233 j = (temp_stack.top
2234 - (REGNO (recog_data.operand[i]) - FIRST_STACK_REG));
2236 std::swap (temp_stack.reg[j], temp_stack.reg[k]);
2240 /* Emit insns before INSN to make sure the reg-stack is in the right
2241 order. */
2243 change_stack (insn, regstack, &temp_stack, EMIT_BEFORE);
2245 /* Make the needed input register substitutions. Do death notes and
2246 clobbers too, because these are for inputs, not outputs. */
2248 for (i = n_outputs; i < n_outputs + n_inputs; i++)
2249 if (STACK_REG_P (recog_data.operand[i]))
2251 int regnum = get_hard_regnum (regstack, recog_data.operand[i]);
2253 gcc_assert (regnum >= 0);
2255 replace_reg (recog_data.operand_loc[i], regnum);
2258 for (i = 0; i < n_notes; i++)
2259 if (note_kind[i] == REG_DEAD)
2261 int regnum = get_hard_regnum (regstack, note_reg[i]);
2263 gcc_assert (regnum >= 0);
2265 replace_reg (note_loc[i], regnum);
2268 for (i = 0; i < n_clobbers; i++)
2270 /* It's OK for a CLOBBER to reference a reg that is not live.
2271 Don't try to replace it in that case. */
2272 int regnum = get_hard_regnum (regstack, clobber_reg[i]);
2274 if (regnum >= 0)
2276 /* Sigh - clobbers always have QImode. But replace_reg knows
2277 that these regs can't be MODE_INT and will assert. Just put
2278 the right reg there without calling replace_reg. */
2280 *clobber_loc[i] = FP_MODE_REG (regnum, DFmode);
2284 /* Now remove from REGSTACK any inputs that the asm implicitly popped. */
2286 for (i = n_outputs; i < n_outputs + n_inputs; i++)
2287 if (STACK_REG_P (recog_data.operand[i]))
2289 /* An input reg is implicitly popped if it is tied to an
2290 output, or if there is a CLOBBER for it. */
2291 int j;
2293 for (j = 0; j < n_clobbers; j++)
2294 if (operands_match_p (clobber_reg[j], recog_data.operand[i]))
2295 break;
2297 if (j < n_clobbers || op_alt[i].matches >= 0)
2299 /* recog_data.operand[i] might not be at the top of stack.
2300 But that's OK, because all we need to do is pop the
2301 right number of regs off of the top of the reg-stack.
2302 record_asm_stack_regs guaranteed that all implicitly
2303 popped regs were grouped at the top of the reg-stack. */
2305 CLEAR_HARD_REG_BIT (regstack->reg_set,
2306 regstack->reg[regstack->top]);
2307 regstack->top--;
2311 /* Now add to REGSTACK any outputs that the asm implicitly pushed.
2312 Note that there isn't any need to substitute register numbers.
2313 ??? Explain why this is true. */
2315 for (i = LAST_STACK_REG; i >= FIRST_STACK_REG; i--)
2317 /* See if there is an output for this hard reg. */
2318 int j;
2320 for (j = 0; j < n_outputs; j++)
2321 if (STACK_REG_P (recog_data.operand[j])
2322 && REGNO (recog_data.operand[j]) == (unsigned) i)
2324 regstack->reg[++regstack->top] = i;
2325 SET_HARD_REG_BIT (regstack->reg_set, i);
2326 break;
2330 /* Now emit a pop insn for any REG_UNUSED output, or any REG_DEAD
2331 input that the asm didn't implicitly pop. If the asm didn't
2332 implicitly pop an input reg, that reg will still be live.
2334 Note that we can't use find_regno_note here: the register numbers
2335 in the death notes have already been substituted. */
2337 for (i = 0; i < n_outputs; i++)
2338 if (STACK_REG_P (recog_data.operand[i]))
2340 int j;
2342 for (j = 0; j < n_notes; j++)
2343 if (REGNO (recog_data.operand[i]) == REGNO (note_reg[j])
2344 && note_kind[j] == REG_UNUSED)
2346 insn = emit_pop_insn (insn, regstack, recog_data.operand[i],
2347 EMIT_AFTER);
2348 break;
2352 for (i = n_outputs; i < n_outputs + n_inputs; i++)
2353 if (STACK_REG_P (recog_data.operand[i]))
2355 int j;
2357 for (j = 0; j < n_notes; j++)
2358 if (REGNO (recog_data.operand[i]) == REGNO (note_reg[j])
2359 && note_kind[j] == REG_DEAD
2360 && TEST_HARD_REG_BIT (regstack->reg_set,
2361 REGNO (recog_data.operand[i])))
2363 insn = emit_pop_insn (insn, regstack, recog_data.operand[i],
2364 EMIT_AFTER);
2365 break;
2370 /* Substitute stack hard reg numbers for stack virtual registers in
2371 INSN. Non-stack register numbers are not changed. REGSTACK is the
2372 current stack content. Insns may be emitted as needed to arrange the
2373 stack for the 387 based on the contents of the insn. Return whether
2374 a control flow insn was deleted in the process. */
2376 static bool
2377 subst_stack_regs (rtx_insn *insn, stack_ptr regstack)
2379 rtx *note_link, note;
2380 bool control_flow_insn_deleted = false;
2381 int i;
2383 if (CALL_P (insn))
2385 int top = regstack->top;
2387 /* If there are any floating point parameters to be passed in
2388 registers for this call, make sure they are in the right
2389 order. */
2391 if (top >= 0)
2393 straighten_stack (insn, regstack);
2395 /* Now mark the arguments as dead after the call. */
2397 while (regstack->top >= 0)
2399 CLEAR_HARD_REG_BIT (regstack->reg_set, FIRST_STACK_REG + regstack->top);
2400 regstack->top--;
2405 /* Do the actual substitution if any stack regs are mentioned.
2406 Since we only record whether entire insn mentions stack regs, and
2407 subst_stack_regs_pat only works for patterns that contain stack regs,
2408 we must check each pattern in a parallel here. A call_value_pop could
2409 fail otherwise. */
2411 if (stack_regs_mentioned (insn))
2413 int n_operands = asm_noperands (PATTERN (insn));
2414 if (n_operands >= 0)
2416 /* This insn is an `asm' with operands. Decode the operands,
2417 decide how many are inputs, and do register substitution.
2418 Any REG_UNUSED notes will be handled by subst_asm_stack_regs. */
2420 subst_asm_stack_regs (insn, regstack);
2421 return control_flow_insn_deleted;
2424 if (GET_CODE (PATTERN (insn)) == PARALLEL)
2425 for (i = 0; i < XVECLEN (PATTERN (insn), 0); i++)
2427 if (stack_regs_mentioned_p (XVECEXP (PATTERN (insn), 0, i)))
2429 if (GET_CODE (XVECEXP (PATTERN (insn), 0, i)) == CLOBBER)
2430 XVECEXP (PATTERN (insn), 0, i)
2431 = shallow_copy_rtx (XVECEXP (PATTERN (insn), 0, i));
2432 control_flow_insn_deleted
2433 |= subst_stack_regs_pat (insn, regstack,
2434 XVECEXP (PATTERN (insn), 0, i));
2437 else
2438 control_flow_insn_deleted
2439 |= subst_stack_regs_pat (insn, regstack, PATTERN (insn));
2442 /* subst_stack_regs_pat may have deleted a no-op insn. If so, any
2443 REG_UNUSED will already have been dealt with, so just return. */
2445 if (NOTE_P (insn) || insn->deleted ())
2446 return control_flow_insn_deleted;
2448 /* If this a noreturn call, we can't insert pop insns after it.
2449 Instead, reset the stack state to empty. */
2450 if (CALL_P (insn)
2451 && find_reg_note (insn, REG_NORETURN, NULL))
2453 regstack->top = -1;
2454 CLEAR_HARD_REG_SET (regstack->reg_set);
2455 return control_flow_insn_deleted;
2458 /* If there is a REG_UNUSED note on a stack register on this insn,
2459 the indicated reg must be popped. The REG_UNUSED note is removed,
2460 since the form of the newly emitted pop insn references the reg,
2461 making it no longer `unset'. */
2463 note_link = &REG_NOTES (insn);
2464 for (note = *note_link; note; note = XEXP (note, 1))
2465 if (REG_NOTE_KIND (note) == REG_UNUSED && STACK_REG_P (XEXP (note, 0)))
2467 *note_link = XEXP (note, 1);
2468 insn = emit_pop_insn (insn, regstack, XEXP (note, 0), EMIT_AFTER);
2470 else
2471 note_link = &XEXP (note, 1);
2473 return control_flow_insn_deleted;
2476 /* Change the organization of the stack so that it fits a new basic
2477 block. Some registers might have to be popped, but there can never be
2478 a register live in the new block that is not now live.
2480 Insert any needed insns before or after INSN, as indicated by
2481 WHERE. OLD is the original stack layout, and NEW is the desired
2482 form. OLD is updated to reflect the code emitted, i.e., it will be
2483 the same as NEW upon return.
2485 This function will not preserve block_end[]. But that information
2486 is no longer needed once this has executed. */
2488 static void
2489 change_stack (rtx_insn *insn, stack_ptr old, stack_ptr new_stack,
2490 enum emit_where where)
2492 int reg;
2493 int update_end = 0;
2494 int i;
2496 /* Stack adjustments for the first insn in a block update the
2497 current_block's stack_in instead of inserting insns directly.
2498 compensate_edges will add the necessary code later. */
2499 if (current_block
2500 && starting_stack_p
2501 && where == EMIT_BEFORE)
2503 BLOCK_INFO (current_block)->stack_in = *new_stack;
2504 starting_stack_p = false;
2505 *old = *new_stack;
2506 return;
2509 /* We will be inserting new insns "backwards". If we are to insert
2510 after INSN, find the next insn, and insert before it. */
2512 if (where == EMIT_AFTER)
2514 if (current_block && BB_END (current_block) == insn)
2515 update_end = 1;
2516 insn = NEXT_INSN (insn);
2519 /* Initialize partially dead variables. */
2520 for (i = FIRST_STACK_REG; i < LAST_STACK_REG + 1; i++)
2521 if (TEST_HARD_REG_BIT (new_stack->reg_set, i)
2522 && !TEST_HARD_REG_BIT (old->reg_set, i))
2524 old->reg[++old->top] = i;
2525 SET_HARD_REG_BIT (old->reg_set, i);
2526 emit_insn_before (gen_rtx_SET (FP_MODE_REG (i, SFmode), not_a_num),
2527 insn);
2530 /* Pop any registers that are not needed in the new block. */
2532 /* If the destination block's stack already has a specified layout
2533 and contains two or more registers, use a more intelligent algorithm
2534 to pop registers that minimizes the number of fxchs below. */
2535 if (new_stack->top > 0)
2537 bool slots[REG_STACK_SIZE];
2538 int pops[REG_STACK_SIZE];
2539 int next, dest, topsrc;
2541 /* First pass to determine the free slots. */
2542 for (reg = 0; reg <= new_stack->top; reg++)
2543 slots[reg] = TEST_HARD_REG_BIT (new_stack->reg_set, old->reg[reg]);
2545 /* Second pass to allocate preferred slots. */
2546 topsrc = -1;
2547 for (reg = old->top; reg > new_stack->top; reg--)
2548 if (TEST_HARD_REG_BIT (new_stack->reg_set, old->reg[reg]))
2550 dest = -1;
2551 for (next = 0; next <= new_stack->top; next++)
2552 if (!slots[next] && new_stack->reg[next] == old->reg[reg])
2554 /* If this is a preference for the new top of stack, record
2555 the fact by remembering it's old->reg in topsrc. */
2556 if (next == new_stack->top)
2557 topsrc = reg;
2558 slots[next] = true;
2559 dest = next;
2560 break;
2562 pops[reg] = dest;
2564 else
2565 pops[reg] = reg;
2567 /* Intentionally, avoid placing the top of stack in it's correct
2568 location, if we still need to permute the stack below and we
2569 can usefully place it somewhere else. This is the case if any
2570 slot is still unallocated, in which case we should place the
2571 top of stack there. */
2572 if (topsrc != -1)
2573 for (reg = 0; reg < new_stack->top; reg++)
2574 if (!slots[reg])
2576 pops[topsrc] = reg;
2577 slots[new_stack->top] = false;
2578 slots[reg] = true;
2579 break;
2582 /* Third pass allocates remaining slots and emits pop insns. */
2583 next = new_stack->top;
2584 for (reg = old->top; reg > new_stack->top; reg--)
2586 dest = pops[reg];
2587 if (dest == -1)
2589 /* Find next free slot. */
2590 while (slots[next])
2591 next--;
2592 dest = next--;
2594 emit_pop_insn (insn, old, FP_MODE_REG (old->reg[dest], DFmode),
2595 EMIT_BEFORE);
2598 else
2600 /* The following loop attempts to maximize the number of times we
2601 pop the top of the stack, as this permits the use of the faster
2602 ffreep instruction on platforms that support it. */
2603 int live, next;
2605 live = 0;
2606 for (reg = 0; reg <= old->top; reg++)
2607 if (TEST_HARD_REG_BIT (new_stack->reg_set, old->reg[reg]))
2608 live++;
2610 next = live;
2611 while (old->top >= live)
2612 if (TEST_HARD_REG_BIT (new_stack->reg_set, old->reg[old->top]))
2614 while (TEST_HARD_REG_BIT (new_stack->reg_set, old->reg[next]))
2615 next--;
2616 emit_pop_insn (insn, old, FP_MODE_REG (old->reg[next], DFmode),
2617 EMIT_BEFORE);
2619 else
2620 emit_pop_insn (insn, old, FP_MODE_REG (old->reg[old->top], DFmode),
2621 EMIT_BEFORE);
2624 if (new_stack->top == -2)
2626 /* If the new block has never been processed, then it can inherit
2627 the old stack order. */
2629 new_stack->top = old->top;
2630 memcpy (new_stack->reg, old->reg, sizeof (new_stack->reg));
2632 else
2634 /* This block has been entered before, and we must match the
2635 previously selected stack order. */
2637 /* By now, the only difference should be the order of the stack,
2638 not their depth or liveliness. */
2640 gcc_assert (hard_reg_set_equal_p (old->reg_set, new_stack->reg_set));
2641 gcc_assert (old->top == new_stack->top);
2643 /* If the stack is not empty (new_stack->top != -1), loop here emitting
2644 swaps until the stack is correct.
2646 The worst case number of swaps emitted is N + 2, where N is the
2647 depth of the stack. In some cases, the reg at the top of
2648 stack may be correct, but swapped anyway in order to fix
2649 other regs. But since we never swap any other reg away from
2650 its correct slot, this algorithm will converge. */
2652 if (new_stack->top != -1)
2655 /* Swap the reg at top of stack into the position it is
2656 supposed to be in, until the correct top of stack appears. */
2658 while (old->reg[old->top] != new_stack->reg[new_stack->top])
2660 for (reg = new_stack->top; reg >= 0; reg--)
2661 if (new_stack->reg[reg] == old->reg[old->top])
2662 break;
2664 gcc_assert (reg != -1);
2666 emit_swap_insn (insn, old,
2667 FP_MODE_REG (old->reg[reg], DFmode));
2670 /* See if any regs remain incorrect. If so, bring an
2671 incorrect reg to the top of stack, and let the while loop
2672 above fix it. */
2674 for (reg = new_stack->top; reg >= 0; reg--)
2675 if (new_stack->reg[reg] != old->reg[reg])
2677 emit_swap_insn (insn, old,
2678 FP_MODE_REG (old->reg[reg], DFmode));
2679 break;
2681 } while (reg >= 0);
2683 /* At this point there must be no differences. */
2685 for (reg = old->top; reg >= 0; reg--)
2686 gcc_assert (old->reg[reg] == new_stack->reg[reg]);
2689 if (update_end)
2690 BB_END (current_block) = PREV_INSN (insn);
2693 /* Print stack configuration. */
2695 static void
2696 print_stack (FILE *file, stack_ptr s)
2698 if (! file)
2699 return;
2701 if (s->top == -2)
2702 fprintf (file, "uninitialized\n");
2703 else if (s->top == -1)
2704 fprintf (file, "empty\n");
2705 else
2707 int i;
2708 fputs ("[ ", file);
2709 for (i = 0; i <= s->top; ++i)
2710 fprintf (file, "%d ", s->reg[i]);
2711 fputs ("]\n", file);
2715 /* This function was doing life analysis. We now let the regular live
2716 code do it's job, so we only need to check some extra invariants
2717 that reg-stack expects. Primary among these being that all registers
2718 are initialized before use.
2720 The function returns true when code was emitted to CFG edges and
2721 commit_edge_insertions needs to be called. */
2723 static int
2724 convert_regs_entry (void)
2726 int inserted = 0;
2727 edge e;
2728 edge_iterator ei;
2730 /* Load something into each stack register live at function entry.
2731 Such live registers can be caused by uninitialized variables or
2732 functions not returning values on all paths. In order to keep
2733 the push/pop code happy, and to not scrog the register stack, we
2734 must put something in these registers. Use a QNaN.
2736 Note that we are inserting converted code here. This code is
2737 never seen by the convert_regs pass. */
2739 FOR_EACH_EDGE (e, ei, ENTRY_BLOCK_PTR_FOR_FN (cfun)->succs)
2741 basic_block block = e->dest;
2742 block_info bi = BLOCK_INFO (block);
2743 int reg, top = -1;
2745 for (reg = LAST_STACK_REG; reg >= FIRST_STACK_REG; --reg)
2746 if (TEST_HARD_REG_BIT (bi->stack_in.reg_set, reg))
2748 rtx init;
2750 bi->stack_in.reg[++top] = reg;
2752 init = gen_rtx_SET (FP_MODE_REG (FIRST_STACK_REG, SFmode),
2753 not_a_num);
2754 insert_insn_on_edge (init, e);
2755 inserted = 1;
2758 bi->stack_in.top = top;
2761 return inserted;
2764 /* Construct the desired stack for function exit. This will either
2765 be `empty', or the function return value at top-of-stack. */
2767 static void
2768 convert_regs_exit (void)
2770 int value_reg_low, value_reg_high;
2771 stack_ptr output_stack;
2772 rtx retvalue;
2774 retvalue = stack_result (current_function_decl);
2775 value_reg_low = value_reg_high = -1;
2776 if (retvalue)
2778 value_reg_low = REGNO (retvalue);
2779 value_reg_high = END_REGNO (retvalue) - 1;
2782 output_stack = &BLOCK_INFO (EXIT_BLOCK_PTR_FOR_FN (cfun))->stack_in;
2783 if (value_reg_low == -1)
2784 output_stack->top = -1;
2785 else
2787 int reg;
2789 output_stack->top = value_reg_high - value_reg_low;
2790 for (reg = value_reg_low; reg <= value_reg_high; ++reg)
2792 output_stack->reg[value_reg_high - reg] = reg;
2793 SET_HARD_REG_BIT (output_stack->reg_set, reg);
2798 /* Copy the stack info from the end of edge E's source block to the
2799 start of E's destination block. */
2801 static void
2802 propagate_stack (edge e)
2804 stack_ptr src_stack = &BLOCK_INFO (e->src)->stack_out;
2805 stack_ptr dest_stack = &BLOCK_INFO (e->dest)->stack_in;
2806 int reg;
2808 /* Preserve the order of the original stack, but check whether
2809 any pops are needed. */
2810 dest_stack->top = -1;
2811 for (reg = 0; reg <= src_stack->top; ++reg)
2812 if (TEST_HARD_REG_BIT (dest_stack->reg_set, src_stack->reg[reg]))
2813 dest_stack->reg[++dest_stack->top] = src_stack->reg[reg];
2815 /* Push in any partially dead values. */
2816 for (reg = FIRST_STACK_REG; reg < LAST_STACK_REG + 1; reg++)
2817 if (TEST_HARD_REG_BIT (dest_stack->reg_set, reg)
2818 && !TEST_HARD_REG_BIT (src_stack->reg_set, reg))
2819 dest_stack->reg[++dest_stack->top] = reg;
2823 /* Adjust the stack of edge E's source block on exit to match the stack
2824 of it's target block upon input. The stack layouts of both blocks
2825 should have been defined by now. */
2827 static bool
2828 compensate_edge (edge e)
2830 basic_block source = e->src, target = e->dest;
2831 stack_ptr target_stack = &BLOCK_INFO (target)->stack_in;
2832 stack_ptr source_stack = &BLOCK_INFO (source)->stack_out;
2833 struct stack_def regstack;
2834 int reg;
2836 if (dump_file)
2837 fprintf (dump_file, "Edge %d->%d: ", source->index, target->index);
2839 gcc_assert (target_stack->top != -2);
2841 /* Check whether stacks are identical. */
2842 if (target_stack->top == source_stack->top)
2844 for (reg = target_stack->top; reg >= 0; --reg)
2845 if (target_stack->reg[reg] != source_stack->reg[reg])
2846 break;
2848 if (reg == -1)
2850 if (dump_file)
2851 fprintf (dump_file, "no changes needed\n");
2852 return false;
2856 if (dump_file)
2858 fprintf (dump_file, "correcting stack to ");
2859 print_stack (dump_file, target_stack);
2862 /* Abnormal calls may appear to have values live in st(0), but the
2863 abnormal return path will not have actually loaded the values. */
2864 if (e->flags & EDGE_ABNORMAL_CALL)
2866 /* Assert that the lifetimes are as we expect -- one value
2867 live at st(0) on the end of the source block, and no
2868 values live at the beginning of the destination block.
2869 For complex return values, we may have st(1) live as well. */
2870 gcc_assert (source_stack->top == 0 || source_stack->top == 1);
2871 gcc_assert (target_stack->top == -1);
2872 return false;
2875 /* Handle non-call EH edges specially. The normal return path have
2876 values in registers. These will be popped en masse by the unwind
2877 library. */
2878 if (e->flags & EDGE_EH)
2880 gcc_assert (target_stack->top == -1);
2881 return false;
2884 /* We don't support abnormal edges. Global takes care to
2885 avoid any live register across them, so we should never
2886 have to insert instructions on such edges. */
2887 gcc_assert (! (e->flags & EDGE_ABNORMAL));
2889 /* Make a copy of source_stack as change_stack is destructive. */
2890 regstack = *source_stack;
2892 /* It is better to output directly to the end of the block
2893 instead of to the edge, because emit_swap can do minimal
2894 insn scheduling. We can do this when there is only one
2895 edge out, and it is not abnormal. */
2896 if (EDGE_COUNT (source->succs) == 1)
2898 current_block = source;
2899 change_stack (BB_END (source), &regstack, target_stack,
2900 (JUMP_P (BB_END (source)) ? EMIT_BEFORE : EMIT_AFTER));
2902 else
2904 rtx_insn *seq;
2905 rtx_note *after;
2907 current_block = NULL;
2908 start_sequence ();
2910 /* ??? change_stack needs some point to emit insns after. */
2911 after = emit_note (NOTE_INSN_DELETED);
2913 change_stack (after, &regstack, target_stack, EMIT_BEFORE);
2915 seq = get_insns ();
2916 end_sequence ();
2918 insert_insn_on_edge (seq, e);
2919 return true;
2921 return false;
2924 /* Traverse all non-entry edges in the CFG, and emit the necessary
2925 edge compensation code to change the stack from stack_out of the
2926 source block to the stack_in of the destination block. */
2928 static bool
2929 compensate_edges (void)
2931 bool inserted = false;
2932 basic_block bb;
2934 starting_stack_p = false;
2936 FOR_EACH_BB_FN (bb, cfun)
2937 if (bb != ENTRY_BLOCK_PTR_FOR_FN (cfun))
2939 edge e;
2940 edge_iterator ei;
2942 FOR_EACH_EDGE (e, ei, bb->succs)
2943 inserted |= compensate_edge (e);
2945 return inserted;
2948 /* Select the better of two edges E1 and E2 to use to determine the
2949 stack layout for their shared destination basic block. This is
2950 typically the more frequently executed. The edge E1 may be NULL
2951 (in which case E2 is returned), but E2 is always non-NULL. */
2953 static edge
2954 better_edge (edge e1, edge e2)
2956 if (!e1)
2957 return e2;
2959 if (EDGE_FREQUENCY (e1) > EDGE_FREQUENCY (e2))
2960 return e1;
2961 if (EDGE_FREQUENCY (e1) < EDGE_FREQUENCY (e2))
2962 return e2;
2964 if (e1->count () > e2->count ())
2965 return e1;
2966 if (e1->count () < e2->count ())
2967 return e2;
2969 /* Prefer critical edges to minimize inserting compensation code on
2970 critical edges. */
2972 if (EDGE_CRITICAL_P (e1) != EDGE_CRITICAL_P (e2))
2973 return EDGE_CRITICAL_P (e1) ? e1 : e2;
2975 /* Avoid non-deterministic behavior. */
2976 return (e1->src->index < e2->src->index) ? e1 : e2;
2979 /* Convert stack register references in one block. Return true if the CFG
2980 has been modified in the process. */
2982 static bool
2983 convert_regs_1 (basic_block block)
2985 struct stack_def regstack;
2986 block_info bi = BLOCK_INFO (block);
2987 int reg;
2988 rtx_insn *insn, *next;
2989 bool control_flow_insn_deleted = false;
2990 bool cfg_altered = false;
2991 int debug_insns_with_starting_stack = 0;
2993 any_malformed_asm = false;
2995 /* Choose an initial stack layout, if one hasn't already been chosen. */
2996 if (bi->stack_in.top == -2)
2998 edge e, beste = NULL;
2999 edge_iterator ei;
3001 /* Select the best incoming edge (typically the most frequent) to
3002 use as a template for this basic block. */
3003 FOR_EACH_EDGE (e, ei, block->preds)
3004 if (BLOCK_INFO (e->src)->done)
3005 beste = better_edge (beste, e);
3007 if (beste)
3008 propagate_stack (beste);
3009 else
3011 /* No predecessors. Create an arbitrary input stack. */
3012 bi->stack_in.top = -1;
3013 for (reg = LAST_STACK_REG; reg >= FIRST_STACK_REG; --reg)
3014 if (TEST_HARD_REG_BIT (bi->stack_in.reg_set, reg))
3015 bi->stack_in.reg[++bi->stack_in.top] = reg;
3019 if (dump_file)
3021 fprintf (dump_file, "\nBasic block %d\nInput stack: ", block->index);
3022 print_stack (dump_file, &bi->stack_in);
3025 /* Process all insns in this block. Keep track of NEXT so that we
3026 don't process insns emitted while substituting in INSN. */
3027 current_block = block;
3028 next = BB_HEAD (block);
3029 regstack = bi->stack_in;
3030 starting_stack_p = true;
3034 insn = next;
3035 next = NEXT_INSN (insn);
3037 /* Ensure we have not missed a block boundary. */
3038 gcc_assert (next);
3039 if (insn == BB_END (block))
3040 next = NULL;
3042 /* Don't bother processing unless there is a stack reg
3043 mentioned or if it's a CALL_INSN. */
3044 if (DEBUG_INSN_P (insn))
3046 if (starting_stack_p)
3047 debug_insns_with_starting_stack++;
3048 else
3050 subst_all_stack_regs_in_debug_insn (insn, &regstack);
3052 /* Nothing must ever die at a debug insn. If something
3053 is referenced in it that becomes dead, it should have
3054 died before and the reference in the debug insn
3055 should have been removed so as to avoid changing code
3056 generation. */
3057 gcc_assert (!find_reg_note (insn, REG_DEAD, NULL));
3060 else if (stack_regs_mentioned (insn)
3061 || CALL_P (insn))
3063 if (dump_file)
3065 fprintf (dump_file, " insn %d input stack: ",
3066 INSN_UID (insn));
3067 print_stack (dump_file, &regstack);
3069 control_flow_insn_deleted |= subst_stack_regs (insn, &regstack);
3070 starting_stack_p = false;
3073 while (next);
3075 if (debug_insns_with_starting_stack)
3077 /* Since it's the first non-debug instruction that determines
3078 the stack requirements of the current basic block, we refrain
3079 from updating debug insns before it in the loop above, and
3080 fix them up here. */
3081 for (insn = BB_HEAD (block); debug_insns_with_starting_stack;
3082 insn = NEXT_INSN (insn))
3084 if (!DEBUG_INSN_P (insn))
3085 continue;
3087 debug_insns_with_starting_stack--;
3088 subst_all_stack_regs_in_debug_insn (insn, &bi->stack_in);
3092 if (dump_file)
3094 fprintf (dump_file, "Expected live registers [");
3095 for (reg = FIRST_STACK_REG; reg <= LAST_STACK_REG; ++reg)
3096 if (TEST_HARD_REG_BIT (bi->out_reg_set, reg))
3097 fprintf (dump_file, " %d", reg);
3098 fprintf (dump_file, " ]\nOutput stack: ");
3099 print_stack (dump_file, &regstack);
3102 insn = BB_END (block);
3103 if (JUMP_P (insn))
3104 insn = PREV_INSN (insn);
3106 /* If the function is declared to return a value, but it returns one
3107 in only some cases, some registers might come live here. Emit
3108 necessary moves for them. */
3110 for (reg = FIRST_STACK_REG; reg <= LAST_STACK_REG; ++reg)
3112 if (TEST_HARD_REG_BIT (bi->out_reg_set, reg)
3113 && ! TEST_HARD_REG_BIT (regstack.reg_set, reg))
3115 rtx set;
3117 if (dump_file)
3118 fprintf (dump_file, "Emitting insn initializing reg %d\n", reg);
3120 set = gen_rtx_SET (FP_MODE_REG (reg, SFmode), not_a_num);
3121 insn = emit_insn_after (set, insn);
3122 control_flow_insn_deleted |= subst_stack_regs (insn, &regstack);
3126 /* Amongst the insns possibly deleted during the substitution process above,
3127 might have been the only trapping insn in the block. We purge the now
3128 possibly dead EH edges here to avoid an ICE from fixup_abnormal_edges,
3129 called at the end of convert_regs. The order in which we process the
3130 blocks ensures that we never delete an already processed edge.
3132 Note that, at this point, the CFG may have been damaged by the emission
3133 of instructions after an abnormal call, which moves the basic block end
3134 (and is the reason why we call fixup_abnormal_edges later). So we must
3135 be sure that the trapping insn has been deleted before trying to purge
3136 dead edges, otherwise we risk purging valid edges.
3138 ??? We are normally supposed not to delete trapping insns, so we pretend
3139 that the insns deleted above don't actually trap. It would have been
3140 better to detect this earlier and avoid creating the EH edge in the first
3141 place, still, but we don't have enough information at that time. */
3143 if (control_flow_insn_deleted)
3144 cfg_altered |= purge_dead_edges (block);
3146 /* Something failed if the stack lives don't match. If we had malformed
3147 asms, we zapped the instruction itself, but that didn't produce the
3148 same pattern of register kills as before. */
3150 gcc_assert (hard_reg_set_equal_p (regstack.reg_set, bi->out_reg_set)
3151 || any_malformed_asm);
3152 bi->stack_out = regstack;
3153 bi->done = true;
3155 return cfg_altered;
3158 /* Convert registers in all blocks reachable from BLOCK. Return true if the
3159 CFG has been modified in the process. */
3161 static bool
3162 convert_regs_2 (basic_block block)
3164 basic_block *stack, *sp;
3165 bool cfg_altered = false;
3167 /* We process the blocks in a top-down manner, in a way such that one block
3168 is only processed after all its predecessors. The number of predecessors
3169 of every block has already been computed. */
3171 stack = XNEWVEC (basic_block, n_basic_blocks_for_fn (cfun));
3172 sp = stack;
3174 *sp++ = block;
3178 edge e;
3179 edge_iterator ei;
3181 block = *--sp;
3183 /* Processing BLOCK is achieved by convert_regs_1, which may purge
3184 some dead EH outgoing edge after the deletion of the trapping
3185 insn inside the block. Since the number of predecessors of
3186 BLOCK's successors was computed based on the initial edge set,
3187 we check the necessity to process some of these successors
3188 before such an edge deletion may happen. However, there is
3189 a pitfall: if BLOCK is the only predecessor of a successor and
3190 the edge between them happens to be deleted, the successor
3191 becomes unreachable and should not be processed. The problem
3192 is that there is no way to preventively detect this case so we
3193 stack the successor in all cases and hand over the task of
3194 fixing up the discrepancy to convert_regs_1. */
3196 FOR_EACH_EDGE (e, ei, block->succs)
3197 if (! (e->flags & EDGE_DFS_BACK))
3199 BLOCK_INFO (e->dest)->predecessors--;
3200 if (!BLOCK_INFO (e->dest)->predecessors)
3201 *sp++ = e->dest;
3204 cfg_altered |= convert_regs_1 (block);
3206 while (sp != stack);
3208 free (stack);
3210 return cfg_altered;
3213 /* Traverse all basic blocks in a function, converting the register
3214 references in each insn from the "flat" register file that gcc uses,
3215 to the stack-like registers the 387 uses. */
3217 static void
3218 convert_regs (void)
3220 bool cfg_altered = false;
3221 int inserted;
3222 basic_block b;
3223 edge e;
3224 edge_iterator ei;
3226 /* Initialize uninitialized registers on function entry. */
3227 inserted = convert_regs_entry ();
3229 /* Construct the desired stack for function exit. */
3230 convert_regs_exit ();
3231 BLOCK_INFO (EXIT_BLOCK_PTR_FOR_FN (cfun))->done = 1;
3233 /* ??? Future: process inner loops first, and give them arbitrary
3234 initial stacks which emit_swap_insn can modify. This ought to
3235 prevent double fxch that often appears at the head of a loop. */
3237 /* Process all blocks reachable from all entry points. */
3238 FOR_EACH_EDGE (e, ei, ENTRY_BLOCK_PTR_FOR_FN (cfun)->succs)
3239 cfg_altered |= convert_regs_2 (e->dest);
3241 /* ??? Process all unreachable blocks. Though there's no excuse
3242 for keeping these even when not optimizing. */
3243 FOR_EACH_BB_FN (b, cfun)
3245 block_info bi = BLOCK_INFO (b);
3247 if (! bi->done)
3248 cfg_altered |= convert_regs_2 (b);
3251 /* We must fix up abnormal edges before inserting compensation code
3252 because both mechanisms insert insns on edges. */
3253 inserted |= fixup_abnormal_edges ();
3255 inserted |= compensate_edges ();
3257 clear_aux_for_blocks ();
3259 if (inserted)
3260 commit_edge_insertions ();
3262 if (cfg_altered)
3263 cleanup_cfg (0);
3265 if (dump_file)
3266 fputc ('\n', dump_file);
3269 /* Convert register usage from "flat" register file usage to a "stack
3270 register file. FILE is the dump file, if used.
3272 Construct a CFG and run life analysis. Then convert each insn one
3273 by one. Run a last cleanup_cfg pass, if optimizing, to eliminate
3274 code duplication created when the converter inserts pop insns on
3275 the edges. */
3277 static bool
3278 reg_to_stack (void)
3280 basic_block bb;
3281 int i;
3282 int max_uid;
3284 /* Clean up previous run. */
3285 stack_regs_mentioned_data.release ();
3287 /* See if there is something to do. Flow analysis is quite
3288 expensive so we might save some compilation time. */
3289 for (i = FIRST_STACK_REG; i <= LAST_STACK_REG; i++)
3290 if (df_regs_ever_live_p (i))
3291 break;
3292 if (i > LAST_STACK_REG)
3293 return false;
3295 df_note_add_problem ();
3296 df_analyze ();
3298 mark_dfs_back_edges ();
3300 /* Set up block info for each basic block. */
3301 alloc_aux_for_blocks (sizeof (struct block_info_def));
3302 FOR_EACH_BB_FN (bb, cfun)
3304 block_info bi = BLOCK_INFO (bb);
3305 edge_iterator ei;
3306 edge e;
3307 int reg;
3309 FOR_EACH_EDGE (e, ei, bb->preds)
3310 if (!(e->flags & EDGE_DFS_BACK)
3311 && e->src != ENTRY_BLOCK_PTR_FOR_FN (cfun))
3312 bi->predecessors++;
3314 /* Set current register status at last instruction `uninitialized'. */
3315 bi->stack_in.top = -2;
3317 /* Copy live_at_end and live_at_start into temporaries. */
3318 for (reg = FIRST_STACK_REG; reg <= LAST_STACK_REG; reg++)
3320 if (REGNO_REG_SET_P (DF_LR_OUT (bb), reg))
3321 SET_HARD_REG_BIT (bi->out_reg_set, reg);
3322 if (REGNO_REG_SET_P (DF_LR_IN (bb), reg))
3323 SET_HARD_REG_BIT (bi->stack_in.reg_set, reg);
3327 /* Create the replacement registers up front. */
3328 for (i = FIRST_STACK_REG; i <= LAST_STACK_REG; i++)
3330 machine_mode mode;
3331 FOR_EACH_MODE_IN_CLASS (mode, MODE_FLOAT)
3332 FP_MODE_REG (i, mode) = gen_rtx_REG (mode, i);
3333 FOR_EACH_MODE_IN_CLASS (mode, MODE_COMPLEX_FLOAT)
3334 FP_MODE_REG (i, mode) = gen_rtx_REG (mode, i);
3337 ix86_flags_rtx = gen_rtx_REG (CCmode, FLAGS_REG);
3339 /* A QNaN for initializing uninitialized variables.
3341 ??? We can't load from constant memory in PIC mode, because
3342 we're inserting these instructions before the prologue and
3343 the PIC register hasn't been set up. In that case, fall back
3344 on zero, which we can get from `fldz'. */
3346 if ((flag_pic && !TARGET_64BIT)
3347 || ix86_cmodel == CM_LARGE || ix86_cmodel == CM_LARGE_PIC)
3348 not_a_num = CONST0_RTX (SFmode);
3349 else
3351 REAL_VALUE_TYPE r;
3353 real_nan (&r, "", 1, SFmode);
3354 not_a_num = const_double_from_real_value (r, SFmode);
3355 not_a_num = force_const_mem (SFmode, not_a_num);
3358 /* Allocate a cache for stack_regs_mentioned. */
3359 max_uid = get_max_uid ();
3360 stack_regs_mentioned_data.create (max_uid + 1);
3361 memset (stack_regs_mentioned_data.address (),
3362 0, sizeof (char) * (max_uid + 1));
3364 convert_regs ();
3366 free_aux_for_blocks ();
3367 return true;
3369 #endif /* STACK_REGS */
3371 namespace {
3373 const pass_data pass_data_stack_regs =
3375 RTL_PASS, /* type */
3376 "*stack_regs", /* name */
3377 OPTGROUP_NONE, /* optinfo_flags */
3378 TV_REG_STACK, /* tv_id */
3379 0, /* properties_required */
3380 0, /* properties_provided */
3381 0, /* properties_destroyed */
3382 0, /* todo_flags_start */
3383 0, /* todo_flags_finish */
3386 class pass_stack_regs : public rtl_opt_pass
3388 public:
3389 pass_stack_regs (gcc::context *ctxt)
3390 : rtl_opt_pass (pass_data_stack_regs, ctxt)
3393 /* opt_pass methods: */
3394 virtual bool gate (function *)
3396 #ifdef STACK_REGS
3397 return true;
3398 #else
3399 return false;
3400 #endif
3403 }; // class pass_stack_regs
3405 } // anon namespace
3407 rtl_opt_pass *
3408 make_pass_stack_regs (gcc::context *ctxt)
3410 return new pass_stack_regs (ctxt);
3413 /* Convert register usage from flat register file usage to a stack
3414 register file. */
3415 static unsigned int
3416 rest_of_handle_stack_regs (void)
3418 #ifdef STACK_REGS
3419 reg_to_stack ();
3420 regstack_completed = 1;
3421 #endif
3422 return 0;
3425 namespace {
3427 const pass_data pass_data_stack_regs_run =
3429 RTL_PASS, /* type */
3430 "stack", /* name */
3431 OPTGROUP_NONE, /* optinfo_flags */
3432 TV_REG_STACK, /* tv_id */
3433 0, /* properties_required */
3434 0, /* properties_provided */
3435 0, /* properties_destroyed */
3436 0, /* todo_flags_start */
3437 TODO_df_finish, /* todo_flags_finish */
3440 class pass_stack_regs_run : public rtl_opt_pass
3442 public:
3443 pass_stack_regs_run (gcc::context *ctxt)
3444 : rtl_opt_pass (pass_data_stack_regs_run, ctxt)
3447 /* opt_pass methods: */
3448 virtual unsigned int execute (function *)
3450 return rest_of_handle_stack_regs ();
3453 }; // class pass_stack_regs_run
3455 } // anon namespace
3457 rtl_opt_pass *
3458 make_pass_stack_regs_run (gcc::context *ctxt)
3460 return new pass_stack_regs_run (ctxt);