* doc/tm.texi (INIT_CUMULATIVE_ARGS): Update doco.
[official-gcc.git] / gcc / config / alpha / alpha.h
blob4c0053f43911c8556ca1c2d5fe464daa196c9302
1 /* Definitions of target machine for GNU compiler, for DEC Alpha.
2 Copyright (C) 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999,
3 2000, 2001, 2002, 2004 Free Software Foundation, Inc.
4 Contributed by Richard Kenner (kenner@vlsi1.ultra.nyu.edu)
6 This file is part of GCC.
8 GCC is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2, or (at your option)
11 any later version.
13 GCC is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with GCC; see the file COPYING. If not, write to
20 the Free Software Foundation, 59 Temple Place - Suite 330,
21 Boston, MA 02111-1307, USA. */
23 /* Target CPU builtins. */
24 #define TARGET_CPU_CPP_BUILTINS() \
25 do \
26 { \
27 builtin_define ("__alpha"); \
28 builtin_define ("__alpha__"); \
29 builtin_assert ("cpu=alpha"); \
30 builtin_assert ("machine=alpha"); \
31 if (TARGET_CIX) \
32 { \
33 builtin_define ("__alpha_cix__"); \
34 builtin_assert ("cpu=cix"); \
35 } \
36 if (TARGET_FIX) \
37 { \
38 builtin_define ("__alpha_fix__"); \
39 builtin_assert ("cpu=fix"); \
40 } \
41 if (TARGET_BWX) \
42 { \
43 builtin_define ("__alpha_bwx__"); \
44 builtin_assert ("cpu=bwx"); \
45 } \
46 if (TARGET_MAX) \
47 { \
48 builtin_define ("__alpha_max__"); \
49 builtin_assert ("cpu=max"); \
50 } \
51 if (TARGET_CPU_EV6) \
52 { \
53 builtin_define ("__alpha_ev6__"); \
54 builtin_assert ("cpu=ev6"); \
55 } \
56 else if (TARGET_CPU_EV5) \
57 { \
58 builtin_define ("__alpha_ev5__"); \
59 builtin_assert ("cpu=ev5"); \
60 } \
61 else /* Presumably ev4. */ \
62 { \
63 builtin_define ("__alpha_ev4__"); \
64 builtin_assert ("cpu=ev4"); \
65 } \
66 if (TARGET_IEEE || TARGET_IEEE_WITH_INEXACT) \
67 builtin_define ("_IEEE_FP"); \
68 if (TARGET_IEEE_WITH_INEXACT) \
69 builtin_define ("_IEEE_FP_INEXACT"); \
71 /* Macros dependent on the C dialect. */ \
72 SUBTARGET_LANGUAGE_CPP_BUILTINS(); \
73 } while (0)
75 #ifndef SUBTARGET_LANGUAGE_CPP_BUILTINS
76 #define SUBTARGET_LANGUAGE_CPP_BUILTINS() \
77 do \
78 { \
79 if (preprocessing_asm_p ()) \
80 builtin_define_std ("LANGUAGE_ASSEMBLY"); \
81 else if (c_dialect_cxx ()) \
82 { \
83 builtin_define ("__LANGUAGE_C_PLUS_PLUS"); \
84 builtin_define ("__LANGUAGE_C_PLUS_PLUS__"); \
85 } \
86 else \
87 builtin_define_std ("LANGUAGE_C"); \
88 if (c_dialect_objc ()) \
89 { \
90 builtin_define ("__LANGUAGE_OBJECTIVE_C"); \
91 builtin_define ("__LANGUAGE_OBJECTIVE_C__"); \
92 } \
93 } \
94 while (0)
95 #endif
97 #define CPP_SPEC "%(cpp_subtarget)"
99 #ifndef CPP_SUBTARGET_SPEC
100 #define CPP_SUBTARGET_SPEC ""
101 #endif
103 #define WORD_SWITCH_TAKES_ARG(STR) \
104 (!strcmp (STR, "rpath") || DEFAULT_WORD_SWITCH_TAKES_ARG(STR))
106 /* Print subsidiary information on the compiler version in use. */
107 #define TARGET_VERSION
109 /* Run-time compilation parameters selecting different hardware subsets. */
111 /* Which processor to schedule for. The cpu attribute defines a list that
112 mirrors this list, so changes to alpha.md must be made at the same time. */
114 enum processor_type
116 PROCESSOR_EV4, /* 2106[46]{a,} */
117 PROCESSOR_EV5, /* 21164{a,pc,} */
118 PROCESSOR_EV6, /* 21264 */
119 PROCESSOR_MAX
122 extern enum processor_type alpha_cpu;
124 enum alpha_trap_precision
126 ALPHA_TP_PROG, /* No precision (default). */
127 ALPHA_TP_FUNC, /* Trap contained within originating function. */
128 ALPHA_TP_INSN /* Instruction accuracy and code is resumption safe. */
131 enum alpha_fp_rounding_mode
133 ALPHA_FPRM_NORM, /* Normal rounding mode. */
134 ALPHA_FPRM_MINF, /* Round towards minus-infinity. */
135 ALPHA_FPRM_CHOP, /* Chopped rounding mode (towards 0). */
136 ALPHA_FPRM_DYN /* Dynamic rounding mode. */
139 enum alpha_fp_trap_mode
141 ALPHA_FPTM_N, /* Normal trap mode. */
142 ALPHA_FPTM_U, /* Underflow traps enabled. */
143 ALPHA_FPTM_SU, /* Software completion, w/underflow traps */
144 ALPHA_FPTM_SUI /* Software completion, w/underflow & inexact traps */
147 extern int target_flags;
149 extern enum alpha_trap_precision alpha_tp;
150 extern enum alpha_fp_rounding_mode alpha_fprm;
151 extern enum alpha_fp_trap_mode alpha_fptm;
152 extern int alpha_tls_size;
154 /* This means that floating-point support exists in the target implementation
155 of the Alpha architecture. This is usually the default. */
156 #define MASK_FP (1 << 0)
157 #define TARGET_FP (target_flags & MASK_FP)
159 /* This means that floating-point registers are allowed to be used. Note
160 that Alpha implementations without FP operations are required to
161 provide the FP registers. */
163 #define MASK_FPREGS (1 << 1)
164 #define TARGET_FPREGS (target_flags & MASK_FPREGS)
166 /* This means that gas is used to process the assembler file. */
168 #define MASK_GAS (1 << 2)
169 #define TARGET_GAS (target_flags & MASK_GAS)
171 /* This means that we should mark procedures as IEEE conformant. */
173 #define MASK_IEEE_CONFORMANT (1 << 3)
174 #define TARGET_IEEE_CONFORMANT (target_flags & MASK_IEEE_CONFORMANT)
176 /* This means we should be IEEE-compliant except for inexact. */
178 #define MASK_IEEE (1 << 4)
179 #define TARGET_IEEE (target_flags & MASK_IEEE)
181 /* This means we should be fully IEEE-compliant. */
183 #define MASK_IEEE_WITH_INEXACT (1 << 5)
184 #define TARGET_IEEE_WITH_INEXACT (target_flags & MASK_IEEE_WITH_INEXACT)
186 /* This means we must construct all constants rather than emitting
187 them as literal data. */
189 #define MASK_BUILD_CONSTANTS (1 << 6)
190 #define TARGET_BUILD_CONSTANTS (target_flags & MASK_BUILD_CONSTANTS)
192 /* This means we handle floating points in VAX F- (float)
193 or G- (double) Format. */
195 #define MASK_FLOAT_VAX (1 << 7)
196 #define TARGET_FLOAT_VAX (target_flags & MASK_FLOAT_VAX)
198 /* This means that the processor has byte and half word loads and stores
199 (the BWX extension). */
201 #define MASK_BWX (1 << 8)
202 #define TARGET_BWX (target_flags & MASK_BWX)
204 /* This means that the processor has the MAX extension. */
205 #define MASK_MAX (1 << 9)
206 #define TARGET_MAX (target_flags & MASK_MAX)
208 /* This means that the processor has the FIX extension. */
209 #define MASK_FIX (1 << 10)
210 #define TARGET_FIX (target_flags & MASK_FIX)
212 /* This means that the processor has the CIX extension. */
213 #define MASK_CIX (1 << 11)
214 #define TARGET_CIX (target_flags & MASK_CIX)
216 /* This means use !literal style explicit relocations. */
217 #define MASK_EXPLICIT_RELOCS (1 << 12)
218 #define TARGET_EXPLICIT_RELOCS (target_flags & MASK_EXPLICIT_RELOCS)
220 /* This means use 16-bit relocations to .sdata/.sbss. */
221 #define MASK_SMALL_DATA (1 << 13)
222 #define TARGET_SMALL_DATA (target_flags & MASK_SMALL_DATA)
224 /* This means emit thread pointer loads for kernel not user. */
225 #define MASK_TLS_KERNEL (1 << 14)
226 #define TARGET_TLS_KERNEL (target_flags & MASK_TLS_KERNEL)
228 /* This means use direct branches to local functions. */
229 #define MASK_SMALL_TEXT (1 << 15)
230 #define TARGET_SMALL_TEXT (target_flags & MASK_SMALL_TEXT)
232 /* This means that the processor is an EV5, EV56, or PCA56.
233 Unlike alpha_cpu this is not affected by -mtune= setting. */
234 #define MASK_CPU_EV5 (1 << 28)
235 #define TARGET_CPU_EV5 (target_flags & MASK_CPU_EV5)
237 /* Likewise for EV6. */
238 #define MASK_CPU_EV6 (1 << 29)
239 #define TARGET_CPU_EV6 (target_flags & MASK_CPU_EV6)
241 /* This means we support the .arch directive in the assembler. Only
242 defined in TARGET_CPU_DEFAULT. */
243 #define MASK_SUPPORT_ARCH (1 << 30)
244 #define TARGET_SUPPORT_ARCH (target_flags & MASK_SUPPORT_ARCH)
246 /* These are for target os support and cannot be changed at runtime. */
247 #define TARGET_ABI_WINDOWS_NT 0
248 #define TARGET_ABI_OPEN_VMS 0
249 #define TARGET_ABI_UNICOSMK 0
250 #define TARGET_ABI_OSF (!TARGET_ABI_WINDOWS_NT \
251 && !TARGET_ABI_OPEN_VMS \
252 && !TARGET_ABI_UNICOSMK)
254 #ifndef TARGET_AS_CAN_SUBTRACT_LABELS
255 #define TARGET_AS_CAN_SUBTRACT_LABELS TARGET_GAS
256 #endif
257 #ifndef TARGET_AS_SLASH_BEFORE_SUFFIX
258 #define TARGET_AS_SLASH_BEFORE_SUFFIX TARGET_GAS
259 #endif
260 #ifndef TARGET_CAN_FAULT_IN_PROLOGUE
261 #define TARGET_CAN_FAULT_IN_PROLOGUE 0
262 #endif
263 #ifndef TARGET_HAS_XFLOATING_LIBS
264 #define TARGET_HAS_XFLOATING_LIBS 0
265 #endif
266 #ifndef TARGET_PROFILING_NEEDS_GP
267 #define TARGET_PROFILING_NEEDS_GP 0
268 #endif
269 #ifndef TARGET_LD_BUGGY_LDGP
270 #define TARGET_LD_BUGGY_LDGP 0
271 #endif
272 #ifndef TARGET_FIXUP_EV5_PREFETCH
273 #define TARGET_FIXUP_EV5_PREFETCH 0
274 #endif
275 #ifndef HAVE_AS_TLS
276 #define HAVE_AS_TLS 0
277 #endif
279 /* Macro to define tables used to set the flags.
280 This is a list in braces of pairs in braces,
281 each pair being { "NAME", VALUE }
282 where VALUE is the bits to set or minus the bits to clear.
283 An empty string NAME is used to identify the default VALUE. */
285 #define TARGET_SWITCHES \
286 { {"no-soft-float", MASK_FP, N_("Use hardware fp")}, \
287 {"soft-float", - MASK_FP, N_("Do not use hardware fp")}, \
288 {"fp-regs", MASK_FPREGS, N_("Use fp registers")}, \
289 {"no-fp-regs", - (MASK_FP|MASK_FPREGS), \
290 N_("Do not use fp registers")}, \
291 {"alpha-as", -MASK_GAS, N_("Do not assume GAS")}, \
292 {"gas", MASK_GAS, N_("Assume GAS")}, \
293 {"ieee-conformant", MASK_IEEE_CONFORMANT, \
294 N_("Request IEEE-conformant math library routines (OSF/1)")}, \
295 {"ieee", MASK_IEEE|MASK_IEEE_CONFORMANT, \
296 N_("Emit IEEE-conformant code, without inexact exceptions")}, \
297 {"ieee-with-inexact", MASK_IEEE_WITH_INEXACT|MASK_IEEE_CONFORMANT, \
298 N_("Emit IEEE-conformant code, with inexact exceptions")}, \
299 {"build-constants", MASK_BUILD_CONSTANTS, \
300 N_("Do not emit complex integer constants to read-only memory")}, \
301 {"float-vax", MASK_FLOAT_VAX, N_("Use VAX fp")}, \
302 {"float-ieee", -MASK_FLOAT_VAX, N_("Do not use VAX fp")}, \
303 {"bwx", MASK_BWX, N_("Emit code for the byte/word ISA extension")}, \
304 {"no-bwx", -MASK_BWX, ""}, \
305 {"max", MASK_MAX, \
306 N_("Emit code for the motion video ISA extension")}, \
307 {"no-max", -MASK_MAX, ""}, \
308 {"fix", MASK_FIX, \
309 N_("Emit code for the fp move and sqrt ISA extension")}, \
310 {"no-fix", -MASK_FIX, ""}, \
311 {"cix", MASK_CIX, N_("Emit code for the counting ISA extension")}, \
312 {"no-cix", -MASK_CIX, ""}, \
313 {"explicit-relocs", MASK_EXPLICIT_RELOCS, \
314 N_("Emit code using explicit relocation directives")}, \
315 {"no-explicit-relocs", -MASK_EXPLICIT_RELOCS, ""}, \
316 {"small-data", MASK_SMALL_DATA, \
317 N_("Emit 16-bit relocations to the small data areas")}, \
318 {"large-data", -MASK_SMALL_DATA, \
319 N_("Emit 32-bit relocations to the small data areas")}, \
320 {"small-text", MASK_SMALL_TEXT, \
321 N_("Emit direct branches to local functions")}, \
322 {"large-text", -MASK_SMALL_TEXT, ""}, \
323 {"tls-kernel", MASK_TLS_KERNEL, \
324 N_("Emit rdval instead of rduniq for thread pointer")}, \
325 {"", TARGET_DEFAULT | TARGET_CPU_DEFAULT \
326 | TARGET_DEFAULT_EXPLICIT_RELOCS, ""} }
328 #define TARGET_DEFAULT MASK_FP|MASK_FPREGS
330 #ifndef TARGET_CPU_DEFAULT
331 #define TARGET_CPU_DEFAULT 0
332 #endif
334 #ifndef TARGET_DEFAULT_EXPLICIT_RELOCS
335 #ifdef HAVE_AS_EXPLICIT_RELOCS
336 #define TARGET_DEFAULT_EXPLICIT_RELOCS MASK_EXPLICIT_RELOCS
337 #else
338 #define TARGET_DEFAULT_EXPLICIT_RELOCS 0
339 #endif
340 #endif
342 extern const char *alpha_cpu_string; /* For -mcpu= */
343 extern const char *alpha_tune_string; /* For -mtune= */
344 extern const char *alpha_fprm_string; /* For -mfp-rounding-mode=[n|m|c|d] */
345 extern const char *alpha_fptm_string; /* For -mfp-trap-mode=[n|u|su|sui] */
346 extern const char *alpha_tp_string; /* For -mtrap-precision=[p|f|i] */
347 extern const char *alpha_mlat_string; /* For -mmemory-latency= */
348 extern const char *alpha_tls_size_string; /* For -mtls-size= */
350 #define TARGET_OPTIONS \
352 {"cpu=", &alpha_cpu_string, \
353 N_("Use features of and schedule given CPU"), 0}, \
354 {"tune=", &alpha_tune_string, \
355 N_("Schedule given CPU"), 0}, \
356 {"fp-rounding-mode=", &alpha_fprm_string, \
357 N_("Control the generated fp rounding mode"), 0}, \
358 {"fp-trap-mode=", &alpha_fptm_string, \
359 N_("Control the IEEE trap mode"), 0}, \
360 {"trap-precision=", &alpha_tp_string, \
361 N_("Control the precision given to fp exceptions"), 0}, \
362 {"memory-latency=", &alpha_mlat_string, \
363 N_("Tune expected memory latency"), 0}, \
364 {"tls-size=", &alpha_tls_size_string, \
365 N_("Specify bit size of immediate TLS offsets"), 0}, \
368 /* Support for a compile-time default CPU, et cetera. The rules are:
369 --with-cpu is ignored if -mcpu is specified.
370 --with-tune is ignored if -mtune is specified. */
371 #define OPTION_DEFAULT_SPECS \
372 {"cpu", "%{!mcpu=*:-mcpu=%(VALUE)}" }, \
373 {"tune", "%{!mtune=*:-mtune=%(VALUE)}" }
375 /* This macro defines names of additional specifications to put in the
376 specs that can be used in various specifications like CC1_SPEC. Its
377 definition is an initializer with a subgrouping for each command option.
379 Each subgrouping contains a string constant, that defines the
380 specification name, and a string constant that used by the GCC driver
381 program.
383 Do not define this macro if it does not need to do anything. */
385 #ifndef SUBTARGET_EXTRA_SPECS
386 #define SUBTARGET_EXTRA_SPECS
387 #endif
389 #define EXTRA_SPECS \
390 { "cpp_subtarget", CPP_SUBTARGET_SPEC }, \
391 SUBTARGET_EXTRA_SPECS
394 /* Sometimes certain combinations of command options do not make sense
395 on a particular target machine. You can define a macro
396 `OVERRIDE_OPTIONS' to take account of this. This macro, if
397 defined, is executed once just after all the command options have
398 been parsed.
400 On the Alpha, it is used to translate target-option strings into
401 numeric values. */
403 #define OVERRIDE_OPTIONS override_options ()
406 /* Define this macro to change register usage conditional on target flags.
408 On the Alpha, we use this to disable the floating-point registers when
409 they don't exist. */
411 #define CONDITIONAL_REGISTER_USAGE \
413 int i; \
414 if (! TARGET_FPREGS) \
415 for (i = 32; i < 63; i++) \
416 fixed_regs[i] = call_used_regs[i] = 1; \
420 /* Show we can debug even without a frame pointer. */
421 #define CAN_DEBUG_WITHOUT_FP
423 /* target machine storage layout */
425 /* Define the size of `int'. The default is the same as the word size. */
426 #define INT_TYPE_SIZE 32
428 /* Define the size of `long long'. The default is the twice the word size. */
429 #define LONG_LONG_TYPE_SIZE 64
431 /* We're IEEE unless someone says to use VAX. */
432 #define TARGET_FLOAT_FORMAT \
433 (TARGET_FLOAT_VAX ? VAX_FLOAT_FORMAT : IEEE_FLOAT_FORMAT)
435 /* The two floating-point formats we support are S-floating, which is
436 4 bytes, and T-floating, which is 8 bytes. `float' is S and `double'
437 and `long double' are T. */
439 #define FLOAT_TYPE_SIZE 32
440 #define DOUBLE_TYPE_SIZE 64
441 #define LONG_DOUBLE_TYPE_SIZE 64
443 #define WCHAR_TYPE "unsigned int"
444 #define WCHAR_TYPE_SIZE 32
446 /* Define this macro if it is advisable to hold scalars in registers
447 in a wider mode than that declared by the program. In such cases,
448 the value is constrained to be within the bounds of the declared
449 type, but kept valid in the wider mode. The signedness of the
450 extension may differ from that of the type.
452 For Alpha, we always store objects in a full register. 32-bit objects
453 are always sign-extended, but smaller objects retain their signedness. */
455 #define PROMOTE_MODE(MODE,UNSIGNEDP,TYPE) \
456 if (GET_MODE_CLASS (MODE) == MODE_INT \
457 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
459 if ((MODE) == SImode) \
460 (UNSIGNEDP) = 0; \
461 (MODE) = DImode; \
464 /* Define this if most significant bit is lowest numbered
465 in instructions that operate on numbered bit-fields.
467 There are no such instructions on the Alpha, but the documentation
468 is little endian. */
469 #define BITS_BIG_ENDIAN 0
471 /* Define this if most significant byte of a word is the lowest numbered.
472 This is false on the Alpha. */
473 #define BYTES_BIG_ENDIAN 0
475 /* Define this if most significant word of a multiword number is lowest
476 numbered.
478 For Alpha we can decide arbitrarily since there are no machine instructions
479 for them. Might as well be consistent with bytes. */
480 #define WORDS_BIG_ENDIAN 0
482 /* Width of a word, in units (bytes). */
483 #define UNITS_PER_WORD 8
485 /* Width in bits of a pointer.
486 See also the macro `Pmode' defined below. */
487 #define POINTER_SIZE 64
489 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
490 #define PARM_BOUNDARY 64
492 /* Boundary (in *bits*) on which stack pointer should be aligned. */
493 #define STACK_BOUNDARY 64
495 /* Allocation boundary (in *bits*) for the code of a function. */
496 #define FUNCTION_BOUNDARY 32
498 /* Alignment of field after `int : 0' in a structure. */
499 #define EMPTY_FIELD_BOUNDARY 64
501 /* Every structure's size must be a multiple of this. */
502 #define STRUCTURE_SIZE_BOUNDARY 8
504 /* A bit-field declared as `int' forces `int' alignment for the struct. */
505 #define PCC_BITFIELD_TYPE_MATTERS 1
507 /* No data type wants to be aligned rounder than this. */
508 #define BIGGEST_ALIGNMENT 128
510 /* For atomic access to objects, must have at least 32-bit alignment
511 unless the machine has byte operations. */
512 #define MINIMUM_ATOMIC_ALIGNMENT ((unsigned int) (TARGET_BWX ? 8 : 32))
514 /* Align all constants and variables to at least a word boundary so
515 we can pick up pieces of them faster. */
516 /* ??? Only if block-move stuff knows about different source/destination
517 alignment. */
518 #if 0
519 #define CONSTANT_ALIGNMENT(EXP, ALIGN) MAX ((ALIGN), BITS_PER_WORD)
520 #define DATA_ALIGNMENT(EXP, ALIGN) MAX ((ALIGN), BITS_PER_WORD)
521 #endif
523 /* Set this nonzero if move instructions will actually fail to work
524 when given unaligned data.
526 Since we get an error message when we do one, call them invalid. */
528 #define STRICT_ALIGNMENT 1
530 /* Set this nonzero if unaligned move instructions are extremely slow.
532 On the Alpha, they trap. */
534 #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
536 /* Standard register usage. */
538 /* Number of actual hardware registers.
539 The hardware registers are assigned numbers for the compiler
540 from 0 to just below FIRST_PSEUDO_REGISTER.
541 All registers that the compiler knows about must be given numbers,
542 even those that are not normally considered general registers.
544 We define all 32 integer registers, even though $31 is always zero,
545 and all 32 floating-point registers, even though $f31 is also
546 always zero. We do not bother defining the FP status register and
547 there are no other registers.
549 Since $31 is always zero, we will use register number 31 as the
550 argument pointer. It will never appear in the generated code
551 because we will always be eliminating it in favor of the stack
552 pointer or hardware frame pointer.
554 Likewise, we use $f31 for the frame pointer, which will always
555 be eliminated in favor of the hardware frame pointer or the
556 stack pointer. */
558 #define FIRST_PSEUDO_REGISTER 64
560 /* 1 for registers that have pervasive standard uses
561 and are not available for the register allocator. */
563 #define FIXED_REGISTERS \
564 {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
565 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, \
566 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
567 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1 }
569 /* 1 for registers not available across function calls.
570 These must include the FIXED_REGISTERS and also any
571 registers that can be used without being saved.
572 The latter must include the registers where values are returned
573 and the register where structure-value addresses are passed.
574 Aside from that, you can include as many other registers as you like. */
575 #define CALL_USED_REGISTERS \
576 {1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, \
577 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, \
578 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 1, 1, \
579 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1 }
581 /* List the order in which to allocate registers. Each register must be
582 listed once, even those in FIXED_REGISTERS. */
584 #define REG_ALLOC_ORDER { \
585 1, 2, 3, 4, 5, 6, 7, 8, /* nonsaved integer registers */ \
586 22, 23, 24, 25, 28, /* likewise */ \
587 0, /* likewise, but return value */ \
588 21, 20, 19, 18, 17, 16, /* likewise, but input args */ \
589 27, /* likewise, but OSF procedure value */ \
591 42, 43, 44, 45, 46, 47, /* nonsaved floating-point registers */ \
592 54, 55, 56, 57, 58, 59, /* likewise */ \
593 60, 61, 62, /* likewise */ \
594 32, 33, /* likewise, but return values */ \
595 53, 52, 51, 50, 49, 48, /* likewise, but input args */ \
597 9, 10, 11, 12, 13, 14, /* saved integer registers */ \
598 26, /* return address */ \
599 15, /* hard frame pointer */ \
601 34, 35, 36, 37, 38, 39, /* saved floating-point registers */ \
602 40, 41, /* likewise */ \
604 29, 30, 31, 63 /* gp, sp, ap, sfp */ \
607 /* Return number of consecutive hard regs needed starting at reg REGNO
608 to hold something of mode MODE.
609 This is ordinarily the length in words of a value of mode MODE
610 but can be less for certain modes in special long registers. */
612 #define HARD_REGNO_NREGS(REGNO, MODE) \
613 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
615 /* Value is 1 if hard register REGNO can hold a value of machine-mode MODE.
616 On Alpha, the integer registers can hold any mode. The floating-point
617 registers can hold 64-bit integers as well, but not smaller values. */
619 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
620 ((REGNO) >= 32 && (REGNO) <= 62 \
621 ? (MODE) == SFmode || (MODE) == DFmode || (MODE) == DImode \
622 : 1)
624 /* Value is 1 if MODE is a supported vector mode. */
626 #define VECTOR_MODE_SUPPORTED_P(MODE) \
627 (TARGET_MAX \
628 && ((MODE) == V8QImode || (MODE) == V4HImode || (MODE) == V2SImode))
630 /* A C expression that is nonzero if a value of mode
631 MODE1 is accessible in mode MODE2 without copying.
633 This asymmetric test is true when MODE1 could be put
634 in an FP register but MODE2 could not. */
636 #define MODES_TIEABLE_P(MODE1, MODE2) \
637 (HARD_REGNO_MODE_OK (32, (MODE1)) \
638 ? HARD_REGNO_MODE_OK (32, (MODE2)) \
639 : 1)
641 /* Specify the registers used for certain standard purposes.
642 The values of these macros are register numbers. */
644 /* Alpha pc isn't overloaded on a register that the compiler knows about. */
645 /* #define PC_REGNUM */
647 /* Register to use for pushing function arguments. */
648 #define STACK_POINTER_REGNUM 30
650 /* Base register for access to local variables of the function. */
651 #define HARD_FRAME_POINTER_REGNUM 15
653 /* Value should be nonzero if functions must have frame pointers.
654 Zero means the frame pointer need not be set up (and parms
655 may be accessed via the stack pointer) in functions that seem suitable.
656 This is computed in `reload', in reload1.c. */
657 #define FRAME_POINTER_REQUIRED 0
659 /* Base register for access to arguments of the function. */
660 #define ARG_POINTER_REGNUM 31
662 /* Base register for access to local variables of function. */
663 #define FRAME_POINTER_REGNUM 63
665 /* Register in which static-chain is passed to a function.
667 For the Alpha, this is based on an example; the calling sequence
668 doesn't seem to specify this. */
669 #define STATIC_CHAIN_REGNUM 1
671 /* The register number of the register used to address a table of
672 static data addresses in memory. */
673 #define PIC_OFFSET_TABLE_REGNUM 29
675 /* Define this macro if the register defined by `PIC_OFFSET_TABLE_REGNUM'
676 is clobbered by calls. */
677 /* ??? It is and it isn't. It's required to be valid for a given
678 function when the function returns. It isn't clobbered by
679 current_file functions. Moreover, we do not expose the ldgp
680 until after reload, so we're probably safe. */
681 /* #define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED */
683 /* Define the classes of registers for register constraints in the
684 machine description. Also define ranges of constants.
686 One of the classes must always be named ALL_REGS and include all hard regs.
687 If there is more than one class, another class must be named NO_REGS
688 and contain no registers.
690 The name GENERAL_REGS must be the name of a class (or an alias for
691 another name such as ALL_REGS). This is the class of registers
692 that is allowed by "g" or "r" in a register constraint.
693 Also, registers outside this class are allocated only when
694 instructions express preferences for them.
696 The classes must be numbered in nondecreasing order; that is,
697 a larger-numbered class must never be contained completely
698 in a smaller-numbered class.
700 For any two classes, it is very desirable that there be another
701 class that represents their union. */
703 enum reg_class {
704 NO_REGS, R0_REG, R24_REG, R25_REG, R27_REG,
705 GENERAL_REGS, FLOAT_REGS, ALL_REGS,
706 LIM_REG_CLASSES
709 #define N_REG_CLASSES (int) LIM_REG_CLASSES
711 /* Give names of register classes as strings for dump file. */
713 #define REG_CLASS_NAMES \
714 {"NO_REGS", "R0_REG", "R24_REG", "R25_REG", "R27_REG", \
715 "GENERAL_REGS", "FLOAT_REGS", "ALL_REGS" }
717 /* Define which registers fit in which classes.
718 This is an initializer for a vector of HARD_REG_SET
719 of length N_REG_CLASSES. */
721 #define REG_CLASS_CONTENTS \
722 { {0x00000000, 0x00000000}, /* NO_REGS */ \
723 {0x00000001, 0x00000000}, /* R0_REG */ \
724 {0x01000000, 0x00000000}, /* R24_REG */ \
725 {0x02000000, 0x00000000}, /* R25_REG */ \
726 {0x08000000, 0x00000000}, /* R27_REG */ \
727 {0xffffffff, 0x80000000}, /* GENERAL_REGS */ \
728 {0x00000000, 0x7fffffff}, /* FLOAT_REGS */ \
729 {0xffffffff, 0xffffffff} }
731 /* The same information, inverted:
732 Return the class number of the smallest class containing
733 reg number REGNO. This could be a conditional expression
734 or could index an array. */
736 #define REGNO_REG_CLASS(REGNO) \
737 ((REGNO) == 0 ? R0_REG \
738 : (REGNO) == 24 ? R24_REG \
739 : (REGNO) == 25 ? R25_REG \
740 : (REGNO) == 27 ? R27_REG \
741 : (REGNO) >= 32 && (REGNO) <= 62 ? FLOAT_REGS \
742 : GENERAL_REGS)
744 /* The class value for index registers, and the one for base regs. */
745 #define INDEX_REG_CLASS NO_REGS
746 #define BASE_REG_CLASS GENERAL_REGS
748 /* Get reg_class from a letter such as appears in the machine description. */
750 #define REG_CLASS_FROM_LETTER(C) \
751 ((C) == 'a' ? R24_REG \
752 : (C) == 'b' ? R25_REG \
753 : (C) == 'c' ? R27_REG \
754 : (C) == 'f' ? FLOAT_REGS \
755 : (C) == 'v' ? R0_REG \
756 : NO_REGS)
758 /* Define this macro to change register usage conditional on target flags. */
759 /* #define CONDITIONAL_REGISTER_USAGE */
761 /* The letters I, J, K, L, M, N, O, and P in a register constraint string
762 can be used to stand for particular ranges of immediate operands.
763 This macro defines what the ranges are.
764 C is the letter, and VALUE is a constant value.
765 Return 1 if VALUE is in the range specified by C.
767 For Alpha:
768 `I' is used for the range of constants most insns can contain.
769 `J' is the constant zero.
770 `K' is used for the constant in an LDA insn.
771 `L' is used for the constant in a LDAH insn.
772 `M' is used for the constants that can be AND'ed with using a ZAP insn.
773 `N' is used for complemented 8-bit constants.
774 `O' is used for negated 8-bit constants.
775 `P' is used for the constants 1, 2 and 3. */
777 #define CONST_OK_FOR_LETTER_P alpha_const_ok_for_letter_p
779 /* Similar, but for floating or large integer constants, and defining letters
780 G and H. Here VALUE is the CONST_DOUBLE rtx itself.
782 For Alpha, `G' is the floating-point constant zero. `H' is a CONST_DOUBLE
783 that is the operand of a ZAP insn. */
785 #define CONST_DOUBLE_OK_FOR_LETTER_P alpha_const_double_ok_for_letter_p
787 /* Optional extra constraints for this machine.
789 For the Alpha, `Q' means that this is a memory operand but not a
790 reference to an unaligned location.
792 `R' is a SYMBOL_REF that has SYMBOL_REF_FLAG set or is the current
793 function.
795 'S' is a 6-bit constant (valid for a shift insn).
797 'T' is a HIGH.
799 'U' is a symbolic operand.
801 'W' is a vector zero. */
803 #define EXTRA_CONSTRAINT alpha_extra_constraint
805 /* Given an rtx X being reloaded into a reg required to be
806 in class CLASS, return the class of reg to actually use.
807 In general this is just CLASS; but on some machines
808 in some cases it is preferable to use a more restrictive class. */
810 #define PREFERRED_RELOAD_CLASS alpha_preferred_reload_class
812 /* Loading and storing HImode or QImode values to and from memory
813 usually requires a scratch register. The exceptions are loading
814 QImode and HImode from an aligned address to a general register
815 unless byte instructions are permitted.
816 We also cannot load an unaligned address or a paradoxical SUBREG into an
817 FP register. */
819 #define SECONDARY_INPUT_RELOAD_CLASS(CLASS,MODE,IN) \
820 secondary_reload_class((CLASS), (MODE), (IN), 1)
822 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS,MODE,OUT) \
823 secondary_reload_class((CLASS), (MODE), (OUT), 0)
825 /* If we are copying between general and FP registers, we need a memory
826 location unless the FIX extension is available. */
828 #define SECONDARY_MEMORY_NEEDED(CLASS1,CLASS2,MODE) \
829 (! TARGET_FIX && (((CLASS1) == FLOAT_REGS && (CLASS2) != FLOAT_REGS) \
830 || ((CLASS2) == FLOAT_REGS && (CLASS1) != FLOAT_REGS)))
832 /* Specify the mode to be used for memory when a secondary memory
833 location is needed. If MODE is floating-point, use it. Otherwise,
834 widen to a word like the default. This is needed because we always
835 store integers in FP registers in quadword format. This whole
836 area is very tricky! */
837 #define SECONDARY_MEMORY_NEEDED_MODE(MODE) \
838 (GET_MODE_CLASS (MODE) == MODE_FLOAT ? (MODE) \
839 : GET_MODE_SIZE (MODE) >= 4 ? (MODE) \
840 : mode_for_size (BITS_PER_WORD, GET_MODE_CLASS (MODE), 0))
842 /* Return the maximum number of consecutive registers
843 needed to represent mode MODE in a register of class CLASS. */
845 #define CLASS_MAX_NREGS(CLASS, MODE) \
846 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
848 /* Return the class of registers that cannot change mode from FROM to TO. */
850 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
851 (GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
852 ? reg_classes_intersect_p (FLOAT_REGS, CLASS) : 0)
854 /* Define the cost of moving between registers of various classes. Moving
855 between FLOAT_REGS and anything else except float regs is expensive.
856 In fact, we make it quite expensive because we really don't want to
857 do these moves unless it is clearly worth it. Optimizations may
858 reduce the impact of not being able to allocate a pseudo to a
859 hard register. */
861 #define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
862 (((CLASS1) == FLOAT_REGS) == ((CLASS2) == FLOAT_REGS) \
863 ? 2 \
864 : TARGET_FIX ? 3 : 4+2*alpha_memory_latency)
866 /* A C expressions returning the cost of moving data of MODE from a register to
867 or from memory.
869 On the Alpha, bump this up a bit. */
871 extern int alpha_memory_latency;
872 #define MEMORY_MOVE_COST(MODE,CLASS,IN) (2*alpha_memory_latency)
874 /* Provide the cost of a branch. Exact meaning under development. */
875 #define BRANCH_COST 5
877 /* Stack layout; function entry, exit and calling. */
879 /* Define this if pushing a word on the stack
880 makes the stack pointer a smaller address. */
881 #define STACK_GROWS_DOWNWARD
883 /* Define this if the nominal address of the stack frame
884 is at the high-address end of the local variables;
885 that is, each additional local variable allocated
886 goes at a more negative offset in the frame. */
887 /* #define FRAME_GROWS_DOWNWARD */
889 /* Offset within stack frame to start allocating local variables at.
890 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
891 first local allocated. Otherwise, it is the offset to the BEGINNING
892 of the first local allocated. */
894 #define STARTING_FRAME_OFFSET 0
896 /* If we generate an insn to push BYTES bytes,
897 this says how many the stack pointer really advances by.
898 On Alpha, don't define this because there are no push insns. */
899 /* #define PUSH_ROUNDING(BYTES) */
901 /* Define this to be nonzero if stack checking is built into the ABI. */
902 #define STACK_CHECK_BUILTIN 1
904 /* Define this if the maximum size of all the outgoing args is to be
905 accumulated and pushed during the prologue. The amount can be
906 found in the variable current_function_outgoing_args_size. */
907 #define ACCUMULATE_OUTGOING_ARGS 1
909 /* Offset of first parameter from the argument pointer register value. */
911 #define FIRST_PARM_OFFSET(FNDECL) 0
913 /* Definitions for register eliminations.
915 We have two registers that can be eliminated on the Alpha. First, the
916 frame pointer register can often be eliminated in favor of the stack
917 pointer register. Secondly, the argument pointer register can always be
918 eliminated; it is replaced with either the stack or frame pointer. */
920 /* This is an array of structures. Each structure initializes one pair
921 of eliminable registers. The "from" register number is given first,
922 followed by "to". Eliminations of the same "from" register are listed
923 in order of preference. */
925 #define ELIMINABLE_REGS \
926 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
927 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
928 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
929 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}}
931 /* Given FROM and TO register numbers, say whether this elimination is allowed.
932 Frame pointer elimination is automatically handled.
934 All eliminations are valid since the cases where FP can't be
935 eliminated are already handled. */
937 #define CAN_ELIMINATE(FROM, TO) 1
939 /* Round up to a multiple of 16 bytes. */
940 #define ALPHA_ROUND(X) (((X) + 15) & ~ 15)
942 /* Define the offset between two registers, one to be eliminated, and the other
943 its replacement, at the start of a routine. */
944 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
945 ((OFFSET) = alpha_initial_elimination_offset(FROM, TO))
947 /* Define this if stack space is still allocated for a parameter passed
948 in a register. */
949 /* #define REG_PARM_STACK_SPACE */
951 /* Value is the number of bytes of arguments automatically
952 popped when returning from a subroutine call.
953 FUNDECL is the declaration node of the function (as a tree),
954 FUNTYPE is the data type of the function (as a tree),
955 or for a library call it is an identifier node for the subroutine name.
956 SIZE is the number of bytes of arguments passed on the stack. */
958 #define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) 0
960 /* Define how to find the value returned by a function.
961 VALTYPE is the data type of the value (as a tree).
962 If the precise function being called is known, FUNC is its FUNCTION_DECL;
963 otherwise, FUNC is 0.
965 On Alpha the value is found in $0 for integer functions and
966 $f0 for floating-point functions. */
968 #define FUNCTION_VALUE(VALTYPE, FUNC) \
969 function_value (VALTYPE, FUNC, VOIDmode)
971 /* Define how to find the value returned by a library function
972 assuming the value has mode MODE. */
974 #define LIBCALL_VALUE(MODE) \
975 function_value (NULL, NULL, MODE)
977 /* 1 if N is a possible register number for a function value
978 as seen by the caller. */
980 #define FUNCTION_VALUE_REGNO_P(N) \
981 ((N) == 0 || (N) == 1 || (N) == 32 || (N) == 33)
983 /* 1 if N is a possible register number for function argument passing.
984 On Alpha, these are $16-$21 and $f16-$f21. */
986 #define FUNCTION_ARG_REGNO_P(N) \
987 (((N) >= 16 && (N) <= 21) || ((N) >= 16 + 32 && (N) <= 21 + 32))
989 /* Define a data type for recording info about an argument list
990 during the scan of that argument list. This data type should
991 hold all necessary information about the function itself
992 and about the args processed so far, enough to enable macros
993 such as FUNCTION_ARG to determine where the next arg should go.
995 On Alpha, this is a single integer, which is a number of words
996 of arguments scanned so far.
997 Thus 6 or more means all following args should go on the stack. */
999 #define CUMULATIVE_ARGS int
1001 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1002 for a call to a function whose data type is FNTYPE.
1003 For a library call, FNTYPE is 0. */
1005 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
1006 (CUM) = 0
1008 /* Define intermediate macro to compute the size (in registers) of an argument
1009 for the Alpha. */
1011 #define ALPHA_ARG_SIZE(MODE, TYPE, NAMED) \
1012 ((MODE) == TFmode || (MODE) == TCmode ? 1 \
1013 : (((MODE) == BLKmode ? int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE)) \
1014 + (UNITS_PER_WORD - 1)) / UNITS_PER_WORD)
1016 /* Update the data in CUM to advance over an argument
1017 of mode MODE and data type TYPE.
1018 (TYPE is null for libcalls where that information may not be available.) */
1020 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1021 if (MUST_PASS_IN_STACK (MODE, TYPE)) \
1022 (CUM) = 6; \
1023 else \
1024 (CUM) += ALPHA_ARG_SIZE (MODE, TYPE, NAMED)
1026 /* Determine where to put an argument to a function.
1027 Value is zero to push the argument on the stack,
1028 or a hard register in which to store the argument.
1030 MODE is the argument's machine mode.
1031 TYPE is the data type of the argument (as a tree).
1032 This is null for libcalls where that information may
1033 not be available.
1034 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1035 the preceding args and about the function being called.
1036 NAMED is nonzero if this argument is a named parameter
1037 (otherwise it is an extra parameter matching an ellipsis).
1039 On Alpha the first 6 words of args are normally in registers
1040 and the rest are pushed. */
1042 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1043 function_arg((CUM), (MODE), (TYPE), (NAMED))
1045 /* A C expression that indicates when an argument must be passed by
1046 reference. If nonzero for an argument, a copy of that argument is
1047 made in memory and a pointer to the argument is passed instead of
1048 the argument itself. The pointer is passed in whatever way is
1049 appropriate for passing a pointer to that type. */
1051 #define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) \
1052 ((MODE) == TFmode || (MODE) == TCmode)
1054 /* For an arg passed partly in registers and partly in memory,
1055 this is the number of registers used.
1056 For args passed entirely in registers or entirely in memory, zero. */
1058 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
1059 ((CUM) < 6 && 6 < (CUM) + ALPHA_ARG_SIZE (MODE, TYPE, NAMED) \
1060 ? 6 - (CUM) : 0)
1062 /* Try to output insns to set TARGET equal to the constant C if it can be
1063 done in less than N insns. Do all computations in MODE. Returns the place
1064 where the output has been placed if it can be done and the insns have been
1065 emitted. If it would take more than N insns, zero is returned and no
1066 insns and emitted. */
1068 /* Define the information needed to generate branch and scc insns. This is
1069 stored from the compare operation. Note that we can't use "rtx" here
1070 since it hasn't been defined! */
1072 struct alpha_compare
1074 struct rtx_def *op0, *op1;
1075 int fp_p;
1078 extern struct alpha_compare alpha_compare;
1080 /* Make (or fake) .linkage entry for function call.
1081 IS_LOCAL is 0 if name is used in call, 1 if name is used in definition. */
1083 /* This macro defines the start of an assembly comment. */
1085 #define ASM_COMMENT_START " #"
1087 /* This macro produces the initial definition of a function. */
1089 #define ASM_DECLARE_FUNCTION_NAME(FILE,NAME,DECL) \
1090 alpha_start_function(FILE,NAME,DECL);
1092 /* This macro closes up a function definition for the assembler. */
1094 #define ASM_DECLARE_FUNCTION_SIZE(FILE,NAME,DECL) \
1095 alpha_end_function(FILE,NAME,DECL)
1097 /* Output any profiling code before the prologue. */
1099 #define PROFILE_BEFORE_PROLOGUE 1
1101 /* Never use profile counters. */
1103 #define NO_PROFILE_COUNTERS 1
1105 /* Output assembler code to FILE to increment profiler label # LABELNO
1106 for profiling a function entry. Under OSF/1, profiling is enabled
1107 by simply passing -pg to the assembler and linker. */
1109 #define FUNCTION_PROFILER(FILE, LABELNO)
1111 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1112 the stack pointer does not matter. The value is tested only in
1113 functions that have frame pointers.
1114 No definition is equivalent to always zero. */
1116 #define EXIT_IGNORE_STACK 1
1118 /* Define registers used by the epilogue and return instruction. */
1120 #define EPILOGUE_USES(REGNO) ((REGNO) == 26)
1122 /* Output assembler code for a block containing the constant parts
1123 of a trampoline, leaving space for the variable parts.
1125 The trampoline should set the static chain pointer to value placed
1126 into the trampoline and should branch to the specified routine.
1127 Note that $27 has been set to the address of the trampoline, so we can
1128 use it for addressability of the two data items. */
1130 #define TRAMPOLINE_TEMPLATE(FILE) \
1131 do { \
1132 fprintf (FILE, "\tldq $1,24($27)\n"); \
1133 fprintf (FILE, "\tldq $27,16($27)\n"); \
1134 fprintf (FILE, "\tjmp $31,($27),0\n"); \
1135 fprintf (FILE, "\tnop\n"); \
1136 fprintf (FILE, "\t.quad 0,0\n"); \
1137 } while (0)
1139 /* Section in which to place the trampoline. On Alpha, instructions
1140 may only be placed in a text segment. */
1142 #define TRAMPOLINE_SECTION text_section
1144 /* Length in units of the trampoline for entering a nested function. */
1146 #define TRAMPOLINE_SIZE 32
1148 /* The alignment of a trampoline, in bits. */
1150 #define TRAMPOLINE_ALIGNMENT 64
1152 /* Emit RTL insns to initialize the variable parts of a trampoline.
1153 FNADDR is an RTX for the address of the function's pure code.
1154 CXT is an RTX for the static chain value for the function. */
1156 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1157 alpha_initialize_trampoline (TRAMP, FNADDR, CXT, 16, 24, 8)
1159 /* A C expression whose value is RTL representing the value of the return
1160 address for the frame COUNT steps up from the current frame.
1161 FRAMEADDR is the frame pointer of the COUNT frame, or the frame pointer of
1162 the COUNT-1 frame if RETURN_ADDR_IN_PREVIOUS_FRAME is defined. */
1164 #define RETURN_ADDR_RTX alpha_return_addr
1166 /* Before the prologue, RA lives in $26. */
1167 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, 26)
1168 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (26)
1169 #define DWARF_ALT_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (64)
1171 /* Describe how we implement __builtin_eh_return. */
1172 #define EH_RETURN_DATA_REGNO(N) ((N) < 4 ? (N) + 16 : INVALID_REGNUM)
1173 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 28)
1174 #define EH_RETURN_HANDLER_RTX \
1175 gen_rtx_MEM (Pmode, plus_constant (stack_pointer_rtx, \
1176 current_function_outgoing_args_size))
1178 /* Addressing modes, and classification of registers for them. */
1180 /* Macros to check register numbers against specific register classes. */
1182 /* These assume that REGNO is a hard or pseudo reg number.
1183 They give nonzero only if REGNO is a hard reg of the suitable class
1184 or a pseudo reg currently allocated to a suitable hard reg.
1185 Since they use reg_renumber, they are safe only once reg_renumber
1186 has been allocated, which happens in local-alloc.c. */
1188 #define REGNO_OK_FOR_INDEX_P(REGNO) 0
1189 #define REGNO_OK_FOR_BASE_P(REGNO) \
1190 ((REGNO) < 32 || (unsigned) reg_renumber[REGNO] < 32 \
1191 || (REGNO) == 63 || reg_renumber[REGNO] == 63)
1193 /* Maximum number of registers that can appear in a valid memory address. */
1194 #define MAX_REGS_PER_ADDRESS 1
1196 /* Recognize any constant value that is a valid address. For the Alpha,
1197 there are only constants none since we want to use LDA to load any
1198 symbolic addresses into registers. */
1200 #define CONSTANT_ADDRESS_P(X) \
1201 (GET_CODE (X) == CONST_INT \
1202 && (unsigned HOST_WIDE_INT) (INTVAL (X) + 0x8000) < 0x10000)
1204 /* Include all constant integers and constant doubles, but not
1205 floating-point, except for floating-point zero. */
1207 #define LEGITIMATE_CONSTANT_P(X) \
1208 (GET_MODE_CLASS (GET_MODE (X)) != MODE_FLOAT \
1209 || (X) == CONST0_RTX (GET_MODE (X)))
1211 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1212 and check its validity for a certain class.
1213 We have two alternate definitions for each of them.
1214 The usual definition accepts all pseudo regs; the other rejects
1215 them unless they have been allocated suitable hard regs.
1216 The symbol REG_OK_STRICT causes the latter definition to be used.
1218 Most source files want to accept pseudo regs in the hope that
1219 they will get allocated to the class that the insn wants them to be in.
1220 Source files for reload pass need to be strict.
1221 After reload, it makes no difference, since pseudo regs have
1222 been eliminated by then. */
1224 /* Nonzero if X is a hard reg that can be used as an index
1225 or if it is a pseudo reg. */
1226 #define REG_OK_FOR_INDEX_P(X) 0
1228 /* Nonzero if X is a hard reg that can be used as a base reg
1229 or if it is a pseudo reg. */
1230 #define NONSTRICT_REG_OK_FOR_BASE_P(X) \
1231 (REGNO (X) < 32 || REGNO (X) == 63 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
1233 /* ??? Nonzero if X is the frame pointer, or some virtual register
1234 that may eliminate to the frame pointer. These will be allowed to
1235 have offsets greater than 32K. This is done because register
1236 elimination offsets will change the hi/lo split, and if we split
1237 before reload, we will require additional instructions. */
1238 #define NONSTRICT_REG_OK_FP_BASE_P(X) \
1239 (REGNO (X) == 31 || REGNO (X) == 63 \
1240 || (REGNO (X) >= FIRST_PSEUDO_REGISTER \
1241 && REGNO (X) < LAST_VIRTUAL_REGISTER))
1243 /* Nonzero if X is a hard reg that can be used as a base reg. */
1244 #define STRICT_REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
1246 #ifdef REG_OK_STRICT
1247 #define REG_OK_FOR_BASE_P(X) STRICT_REG_OK_FOR_BASE_P (X)
1248 #else
1249 #define REG_OK_FOR_BASE_P(X) NONSTRICT_REG_OK_FOR_BASE_P (X)
1250 #endif
1252 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression that is a
1253 valid memory address for an instruction. */
1255 #ifdef REG_OK_STRICT
1256 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
1257 do { \
1258 if (alpha_legitimate_address_p (MODE, X, 1)) \
1259 goto WIN; \
1260 } while (0)
1261 #else
1262 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
1263 do { \
1264 if (alpha_legitimate_address_p (MODE, X, 0)) \
1265 goto WIN; \
1266 } while (0)
1267 #endif
1269 /* Try machine-dependent ways of modifying an illegitimate address
1270 to be legitimate. If we find one, return the new, valid address.
1271 This macro is used in only one place: `memory_address' in explow.c. */
1273 #define LEGITIMIZE_ADDRESS(X,OLDX,MODE,WIN) \
1274 do { \
1275 rtx new_x = alpha_legitimize_address (X, NULL_RTX, MODE); \
1276 if (new_x) \
1278 X = new_x; \
1279 goto WIN; \
1281 } while (0)
1283 /* Try a machine-dependent way of reloading an illegitimate address
1284 operand. If we find one, push the reload and jump to WIN. This
1285 macro is used in only one place: `find_reloads_address' in reload.c. */
1287 #define LEGITIMIZE_RELOAD_ADDRESS(X,MODE,OPNUM,TYPE,IND_L,WIN) \
1288 do { \
1289 rtx new_x = alpha_legitimize_reload_address (X, MODE, OPNUM, TYPE, IND_L); \
1290 if (new_x) \
1292 X = new_x; \
1293 goto WIN; \
1295 } while (0)
1297 /* Go to LABEL if ADDR (a legitimate address expression)
1298 has an effect that depends on the machine mode it is used for.
1299 On the Alpha this is true only for the unaligned modes. We can
1300 simplify this test since we know that the address must be valid. */
1302 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL) \
1303 { if (GET_CODE (ADDR) == AND) goto LABEL; }
1305 /* Specify the machine mode that this machine uses
1306 for the index in the tablejump instruction. */
1307 #define CASE_VECTOR_MODE SImode
1309 /* Define as C expression which evaluates to nonzero if the tablejump
1310 instruction expects the table to contain offsets from the address of the
1311 table.
1313 Do not define this if the table should contain absolute addresses.
1314 On the Alpha, the table is really GP-relative, not relative to the PC
1315 of the table, but we pretend that it is PC-relative; this should be OK,
1316 but we should try to find some better way sometime. */
1317 #define CASE_VECTOR_PC_RELATIVE 1
1319 /* Define this as 1 if `char' should by default be signed; else as 0. */
1320 #define DEFAULT_SIGNED_CHAR 1
1322 /* Max number of bytes we can move to or from memory
1323 in one reasonably fast instruction. */
1325 #define MOVE_MAX 8
1327 /* If a memory-to-memory move would take MOVE_RATIO or more simple
1328 move-instruction pairs, we will do a movstr or libcall instead.
1330 Without byte/word accesses, we want no more than four instructions;
1331 with, several single byte accesses are better. */
1333 #define MOVE_RATIO (TARGET_BWX ? 7 : 2)
1335 /* Largest number of bytes of an object that can be placed in a register.
1336 On the Alpha we have plenty of registers, so use TImode. */
1337 #define MAX_FIXED_MODE_SIZE GET_MODE_BITSIZE (TImode)
1339 /* Nonzero if access to memory by bytes is no faster than for words.
1340 Also nonzero if doing byte operations (specifically shifts) in registers
1341 is undesirable.
1343 On the Alpha, we want to not use the byte operation and instead use
1344 masking operations to access fields; these will save instructions. */
1346 #define SLOW_BYTE_ACCESS 1
1348 /* Define if operations between registers always perform the operation
1349 on the full register even if a narrower mode is specified. */
1350 #define WORD_REGISTER_OPERATIONS
1352 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1353 will either zero-extend or sign-extend. The value of this macro should
1354 be the code that says which one of the two operations is implicitly
1355 done, NIL if none. */
1356 #define LOAD_EXTEND_OP(MODE) ((MODE) == SImode ? SIGN_EXTEND : ZERO_EXTEND)
1358 /* Define if loading short immediate values into registers sign extends. */
1359 #define SHORT_IMMEDIATES_SIGN_EXTEND
1361 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1362 is done just by pretending it is already truncated. */
1363 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1365 /* The CIX ctlz and cttz instructions return 64 for zero. */
1366 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 64, TARGET_CIX)
1367 #define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 64, TARGET_CIX)
1369 /* Define the value returned by a floating-point comparison instruction. */
1371 #define FLOAT_STORE_FLAG_VALUE(MODE) \
1372 REAL_VALUE_ATOF ((TARGET_FLOAT_VAX ? "0.5" : "2.0"), (MODE))
1374 /* Canonicalize a comparison from one we don't have to one we do have. */
1376 #define CANONICALIZE_COMPARISON(CODE,OP0,OP1) \
1377 do { \
1378 if (((CODE) == GE || (CODE) == GT || (CODE) == GEU || (CODE) == GTU) \
1379 && (GET_CODE (OP1) == REG || (OP1) == const0_rtx)) \
1381 rtx tem = (OP0); \
1382 (OP0) = (OP1); \
1383 (OP1) = tem; \
1384 (CODE) = swap_condition (CODE); \
1386 if (((CODE) == LT || (CODE) == LTU) \
1387 && GET_CODE (OP1) == CONST_INT && INTVAL (OP1) == 256) \
1389 (CODE) = (CODE) == LT ? LE : LEU; \
1390 (OP1) = GEN_INT (255); \
1392 } while (0)
1394 /* Specify the machine mode that pointers have.
1395 After generation of rtl, the compiler makes no further distinction
1396 between pointers and any other objects of this machine mode. */
1397 #define Pmode DImode
1399 /* Mode of a function address in a call instruction (for indexing purposes). */
1401 #define FUNCTION_MODE Pmode
1403 /* Define this if addresses of constant functions
1404 shouldn't be put through pseudo regs where they can be cse'd.
1405 Desirable on machines where ordinary constants are expensive
1406 but a CALL with constant address is cheap.
1408 We define this on the Alpha so that gen_call and gen_call_value
1409 get to see the SYMBOL_REF (for the hint field of the jsr). It will
1410 then copy it into a register, thus actually letting the address be
1411 cse'ed. */
1413 #define NO_FUNCTION_CSE
1415 /* Define this to be nonzero if shift instructions ignore all but the low-order
1416 few bits. */
1417 #define SHIFT_COUNT_TRUNCATED 1
1419 /* Control the assembler format that we output. */
1421 /* Output to assembler file text saying following lines
1422 may contain character constants, extra white space, comments, etc. */
1423 #define ASM_APP_ON (TARGET_EXPLICIT_RELOCS ? "\t.set\tmacro\n" : "")
1425 /* Output to assembler file text saying following lines
1426 no longer contain unusual constructs. */
1427 #define ASM_APP_OFF (TARGET_EXPLICIT_RELOCS ? "\t.set\tnomacro\n" : "")
1429 #define TEXT_SECTION_ASM_OP "\t.text"
1431 /* Output before read-only data. */
1433 #define READONLY_DATA_SECTION_ASM_OP "\t.rdata"
1435 /* Output before writable data. */
1437 #define DATA_SECTION_ASM_OP "\t.data"
1439 /* How to refer to registers in assembler output.
1440 This sequence is indexed by compiler's hard-register-number (see above). */
1442 #define REGISTER_NAMES \
1443 {"$0", "$1", "$2", "$3", "$4", "$5", "$6", "$7", "$8", \
1444 "$9", "$10", "$11", "$12", "$13", "$14", "$15", \
1445 "$16", "$17", "$18", "$19", "$20", "$21", "$22", "$23", \
1446 "$24", "$25", "$26", "$27", "$28", "$29", "$30", "AP", \
1447 "$f0", "$f1", "$f2", "$f3", "$f4", "$f5", "$f6", "$f7", "$f8", \
1448 "$f9", "$f10", "$f11", "$f12", "$f13", "$f14", "$f15", \
1449 "$f16", "$f17", "$f18", "$f19", "$f20", "$f21", "$f22", "$f23",\
1450 "$f24", "$f25", "$f26", "$f27", "$f28", "$f29", "$f30", "FP"}
1452 /* Strip name encoding when emitting labels. */
1454 #define ASM_OUTPUT_LABELREF(STREAM, NAME) \
1455 do { \
1456 const char *name_ = NAME; \
1457 if (*name_ == '@' || *name_ == '%') \
1458 name_ += 2; \
1459 if (*name_ == '*') \
1460 name_++; \
1461 else \
1462 fputs (user_label_prefix, STREAM); \
1463 fputs (name_, STREAM); \
1464 } while (0)
1466 /* Globalizing directive for a label. */
1467 #define GLOBAL_ASM_OP "\t.globl "
1469 /* The prefix to add to user-visible assembler symbols. */
1471 #define USER_LABEL_PREFIX ""
1473 /* This is how to output a label for a jump table. Arguments are the same as
1474 for (*targetm.asm_out.internal_label), except the insn for the jump table is
1475 passed. */
1477 #define ASM_OUTPUT_CASE_LABEL(FILE,PREFIX,NUM,TABLEINSN) \
1478 { ASM_OUTPUT_ALIGN (FILE, 2); (*targetm.asm_out.internal_label) (FILE, PREFIX, NUM); }
1480 /* This is how to store into the string LABEL
1481 the symbol_ref name of an internal numbered label where
1482 PREFIX is the class of label and NUM is the number within the class.
1483 This is suitable for output with `assemble_name'. */
1485 #define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
1486 sprintf ((LABEL), "*$%s%ld", (PREFIX), (long)(NUM))
1488 /* We use the default ASCII-output routine, except that we don't write more
1489 than 50 characters since the assembler doesn't support very long lines. */
1491 #define ASM_OUTPUT_ASCII(MYFILE, MYSTRING, MYLENGTH) \
1492 do { \
1493 FILE *_hide_asm_out_file = (MYFILE); \
1494 const unsigned char *_hide_p = (const unsigned char *) (MYSTRING); \
1495 int _hide_thissize = (MYLENGTH); \
1496 int _size_so_far = 0; \
1498 FILE *asm_out_file = _hide_asm_out_file; \
1499 const unsigned char *p = _hide_p; \
1500 int thissize = _hide_thissize; \
1501 int i; \
1502 fprintf (asm_out_file, "\t.ascii \""); \
1504 for (i = 0; i < thissize; i++) \
1506 register int c = p[i]; \
1508 if (_size_so_far ++ > 50 && i < thissize - 4) \
1509 _size_so_far = 0, fprintf (asm_out_file, "\"\n\t.ascii \""); \
1511 if (c == '\"' || c == '\\') \
1512 putc ('\\', asm_out_file); \
1513 if (c >= ' ' && c < 0177) \
1514 putc (c, asm_out_file); \
1515 else \
1517 fprintf (asm_out_file, "\\%o", c); \
1518 /* After an octal-escape, if a digit follows, \
1519 terminate one string constant and start another. \
1520 The VAX assembler fails to stop reading the escape \
1521 after three digits, so this is the only way we \
1522 can get it to parse the data properly. */ \
1523 if (i < thissize - 1 && ISDIGIT (p[i + 1])) \
1524 _size_so_far = 0, fprintf (asm_out_file, "\"\n\t.ascii \""); \
1527 fprintf (asm_out_file, "\"\n"); \
1530 while (0)
1532 /* This is how to output an element of a case-vector that is absolute.
1533 (Alpha does not use such vectors, but we must define this macro anyway.) */
1535 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) abort ()
1537 /* This is how to output an element of a case-vector that is relative. */
1539 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
1540 fprintf (FILE, "\t.%s $L%d\n", TARGET_ABI_WINDOWS_NT ? "long" : "gprel32", \
1541 (VALUE))
1543 /* This is how to output an assembler line
1544 that says to advance the location counter
1545 to a multiple of 2**LOG bytes. */
1547 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
1548 if ((LOG) != 0) \
1549 fprintf (FILE, "\t.align %d\n", LOG);
1551 /* This is how to advance the location counter by SIZE bytes. */
1553 #define ASM_OUTPUT_SKIP(FILE,SIZE) \
1554 fprintf (FILE, "\t.space "HOST_WIDE_INT_PRINT_UNSIGNED"\n", (SIZE))
1556 /* This says how to output an assembler line
1557 to define a global common symbol. */
1559 #define ASM_OUTPUT_COMMON(FILE, NAME, SIZE, ROUNDED) \
1560 ( fputs ("\t.comm ", (FILE)), \
1561 assemble_name ((FILE), (NAME)), \
1562 fprintf ((FILE), ","HOST_WIDE_INT_PRINT_UNSIGNED"\n", (SIZE)))
1564 /* This says how to output an assembler line
1565 to define a local common symbol. */
1567 #define ASM_OUTPUT_LOCAL(FILE, NAME, SIZE,ROUNDED) \
1568 ( fputs ("\t.lcomm ", (FILE)), \
1569 assemble_name ((FILE), (NAME)), \
1570 fprintf ((FILE), ","HOST_WIDE_INT_PRINT_UNSIGNED"\n", (SIZE)))
1573 /* Print operand X (an rtx) in assembler syntax to file FILE.
1574 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
1575 For `%' followed by punctuation, CODE is the punctuation and X is null. */
1577 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
1579 /* Determine which codes are valid without a following integer. These must
1580 not be alphabetic.
1582 ~ Generates the name of the current function.
1584 / Generates the instruction suffix. The TRAP_SUFFIX and ROUND_SUFFIX
1585 attributes are examined to determine what is appropriate.
1587 , Generates single precision suffix for floating point
1588 instructions (s for IEEE, f for VAX)
1590 - Generates double precision suffix for floating point
1591 instructions (t for IEEE, g for VAX)
1593 + Generates a nop instruction after a noreturn call at the very end
1594 of the function
1597 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
1598 ((CODE) == '/' || (CODE) == ',' || (CODE) == '-' || (CODE) == '~' \
1599 || (CODE) == '#' || (CODE) == '*' || (CODE) == '&' || (CODE) == '+')
1601 /* Print a memory address as an operand to reference that memory location. */
1603 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
1604 print_operand_address((FILE), (ADDR))
1606 /* Define the codes that are matched by predicates in alpha.c. */
1608 #define PREDICATE_CODES \
1609 {"reg_or_0_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE, \
1610 CONST_VECTOR}}, \
1611 {"reg_or_6bit_operand", {SUBREG, REG, CONST_INT}}, \
1612 {"reg_or_8bit_operand", {SUBREG, REG, CONST_INT}}, \
1613 {"reg_or_const_int_operand", {SUBREG, REG, CONST_INT}}, \
1614 {"cint8_operand", {CONST_INT}}, \
1615 {"reg_or_cint_operand", {SUBREG, REG, CONST_INT}}, \
1616 {"add_operand", {SUBREG, REG, CONST_INT}}, \
1617 {"sext_add_operand", {SUBREG, REG, CONST_INT}}, \
1618 {"const48_operand", {CONST_INT}}, \
1619 {"and_operand", {SUBREG, REG, CONST_INT}}, \
1620 {"or_operand", {SUBREG, REG, CONST_INT}}, \
1621 {"mode_mask_operand", {CONST_INT}}, \
1622 {"mul8_operand", {CONST_INT}}, \
1623 {"mode_width_operand", {CONST_INT}}, \
1624 {"alpha_comparison_operator", {EQ, LE, LT, LEU, LTU}}, \
1625 {"alpha_zero_comparison_operator", {EQ, NE, LE, LT, LEU, LTU}}, \
1626 {"alpha_swapped_comparison_operator", {EQ, GE, GT, GEU, GTU}}, \
1627 {"signed_comparison_operator", {EQ, NE, LE, LT, GE, GT}}, \
1628 {"alpha_fp_comparison_operator", {EQ, LE, LT, UNORDERED}}, \
1629 {"divmod_operator", {DIV, MOD, UDIV, UMOD}}, \
1630 {"fix_operator", {FIX, UNSIGNED_FIX}}, \
1631 {"const0_operand", {CONST_INT, CONST_DOUBLE, CONST_VECTOR}}, \
1632 {"samegp_function_operand", {SYMBOL_REF}}, \
1633 {"direct_call_operand", {SYMBOL_REF}}, \
1634 {"local_symbolic_operand", {SYMBOL_REF, CONST, LABEL_REF}}, \
1635 {"small_symbolic_operand", {SYMBOL_REF, CONST}}, \
1636 {"global_symbolic_operand", {SYMBOL_REF, CONST}}, \
1637 {"dtp16_symbolic_operand", {CONST}}, \
1638 {"dtp32_symbolic_operand", {CONST}}, \
1639 {"gotdtp_symbolic_operand", {CONST}}, \
1640 {"tp16_symbolic_operand", {CONST}}, \
1641 {"tp32_symbolic_operand", {CONST}}, \
1642 {"gottp_symbolic_operand", {CONST}}, \
1643 {"call_operand", {REG, SYMBOL_REF}}, \
1644 {"input_operand", {SUBREG, REG, MEM, CONST_INT, CONST_DOUBLE, \
1645 CONST_VECTOR, SYMBOL_REF, CONST, LABEL_REF, HIGH}},\
1646 {"some_operand", {SUBREG, REG, MEM, CONST_INT, CONST_DOUBLE, \
1647 CONST_VECTOR, SYMBOL_REF, CONST, LABEL_REF, HIGH}}, \
1648 {"some_ni_operand", {SUBREG, REG, MEM}}, \
1649 {"aligned_memory_operand", {MEM}}, \
1650 {"unaligned_memory_operand", {MEM}}, \
1651 {"reg_or_unaligned_mem_operand", {SUBREG, REG, MEM}}, \
1652 {"any_memory_operand", {MEM}}, \
1653 {"normal_memory_operand", {MEM}}, \
1654 {"hard_fp_register_operand", {SUBREG, REG}}, \
1655 {"hard_int_register_operand", {SUBREG, REG}}, \
1656 {"reg_not_elim_operand", {SUBREG, REG}}, \
1657 {"reg_no_subreg_operand", {REG}}, \
1658 {"addition_operation", {PLUS}}, \
1659 {"symbolic_operand", {SYMBOL_REF, LABEL_REF, CONST}}, \
1660 {"some_small_symbolic_operand", {SET, PARALLEL, PREFETCH, UNSPEC, \
1661 UNSPEC_VOLATILE}},
1663 /* Implement `va_start' for varargs and stdarg. */
1664 #define EXPAND_BUILTIN_VA_START(valist, nextarg) \
1665 alpha_va_start (valist, nextarg)
1667 /* Implement `va_arg'. */
1668 #define EXPAND_BUILTIN_VA_ARG(valist, type) \
1669 alpha_va_arg (valist, type)
1671 /* Tell collect that the object format is ECOFF. */
1672 #define OBJECT_FORMAT_COFF
1673 #define EXTENDED_COFF
1675 /* If we use NM, pass -g to it so it only lists globals. */
1676 #define NM_FLAGS "-pg"
1678 /* Definitions for debugging. */
1680 #define SDB_DEBUGGING_INFO 1 /* generate info for mips-tfile */
1681 #define DBX_DEBUGGING_INFO 1 /* generate embedded stabs */
1682 #define MIPS_DEBUGGING_INFO 1 /* MIPS specific debugging info */
1684 #ifndef PREFERRED_DEBUGGING_TYPE /* assume SDB_DEBUGGING_INFO */
1685 #define PREFERRED_DEBUGGING_TYPE SDB_DEBUG
1686 #endif
1689 /* Correct the offset of automatic variables and arguments. Note that
1690 the Alpha debug format wants all automatic variables and arguments
1691 to be in terms of two different offsets from the virtual frame pointer,
1692 which is the stack pointer before any adjustment in the function.
1693 The offset for the argument pointer is fixed for the native compiler,
1694 it is either zero (for the no arguments case) or large enough to hold
1695 all argument registers.
1696 The offset for the auto pointer is the fourth argument to the .frame
1697 directive (local_offset).
1698 To stay compatible with the native tools we use the same offsets
1699 from the virtual frame pointer and adjust the debugger arg/auto offsets
1700 accordingly. These debugger offsets are set up in output_prolog. */
1702 extern long alpha_arg_offset;
1703 extern long alpha_auto_offset;
1704 #define DEBUGGER_AUTO_OFFSET(X) \
1705 ((GET_CODE (X) == PLUS ? INTVAL (XEXP (X, 1)) : 0) + alpha_auto_offset)
1706 #define DEBUGGER_ARG_OFFSET(OFFSET, X) (OFFSET + alpha_arg_offset)
1709 #define ASM_OUTPUT_SOURCE_LINE(STREAM, LINE, COUNTER) \
1710 alpha_output_lineno (STREAM, LINE)
1712 #define ASM_OUTPUT_SOURCE_FILENAME(STREAM, NAME) \
1713 alpha_output_filename (STREAM, NAME)
1715 /* mips-tfile.c limits us to strings of one page. We must underestimate this
1716 number, because the real length runs past this up to the next
1717 continuation point. This is really a dbxout.c bug. */
1718 #define DBX_CONTIN_LENGTH 3000
1720 /* By default, turn on GDB extensions. */
1721 #define DEFAULT_GDB_EXTENSIONS 1
1723 /* Stabs-in-ECOFF can't handle dbxout_function_end(). */
1724 #define NO_DBX_FUNCTION_END 1
1726 /* If we are smuggling stabs through the ALPHA ECOFF object
1727 format, put a comment in front of the .stab<x> operation so
1728 that the ALPHA assembler does not choke. The mips-tfile program
1729 will correctly put the stab into the object file. */
1731 #define ASM_STABS_OP ((TARGET_GAS) ? "\t.stabs\t" : " #.stabs\t")
1732 #define ASM_STABN_OP ((TARGET_GAS) ? "\t.stabn\t" : " #.stabn\t")
1733 #define ASM_STABD_OP ((TARGET_GAS) ? "\t.stabd\t" : " #.stabd\t")
1735 /* Forward references to tags are allowed. */
1736 #define SDB_ALLOW_FORWARD_REFERENCES
1738 /* Unknown tags are also allowed. */
1739 #define SDB_ALLOW_UNKNOWN_REFERENCES
1741 #define PUT_SDB_DEF(a) \
1742 do { \
1743 fprintf (asm_out_file, "\t%s.def\t", \
1744 (TARGET_GAS) ? "" : "#"); \
1745 ASM_OUTPUT_LABELREF (asm_out_file, a); \
1746 fputc (';', asm_out_file); \
1747 } while (0)
1749 #define PUT_SDB_PLAIN_DEF(a) \
1750 do { \
1751 fprintf (asm_out_file, "\t%s.def\t.%s;", \
1752 (TARGET_GAS) ? "" : "#", (a)); \
1753 } while (0)
1755 #define PUT_SDB_TYPE(a) \
1756 do { \
1757 fprintf (asm_out_file, "\t.type\t0x%x;", (a)); \
1758 } while (0)
1760 /* For block start and end, we create labels, so that
1761 later we can figure out where the correct offset is.
1762 The normal .ent/.end serve well enough for functions,
1763 so those are just commented out. */
1765 extern int sdb_label_count; /* block start/end next label # */
1767 #define PUT_SDB_BLOCK_START(LINE) \
1768 do { \
1769 fprintf (asm_out_file, \
1770 "$Lb%d:\n\t%s.begin\t$Lb%d\t%d\n", \
1771 sdb_label_count, \
1772 (TARGET_GAS) ? "" : "#", \
1773 sdb_label_count, \
1774 (LINE)); \
1775 sdb_label_count++; \
1776 } while (0)
1778 #define PUT_SDB_BLOCK_END(LINE) \
1779 do { \
1780 fprintf (asm_out_file, \
1781 "$Le%d:\n\t%s.bend\t$Le%d\t%d\n", \
1782 sdb_label_count, \
1783 (TARGET_GAS) ? "" : "#", \
1784 sdb_label_count, \
1785 (LINE)); \
1786 sdb_label_count++; \
1787 } while (0)
1789 #define PUT_SDB_FUNCTION_START(LINE)
1791 #define PUT_SDB_FUNCTION_END(LINE)
1793 #define PUT_SDB_EPILOGUE_END(NAME) ((void)(NAME))
1795 /* Macros for mips-tfile.c to encapsulate stabs in ECOFF, and for
1796 mips-tdump.c to print them out.
1798 These must match the corresponding definitions in gdb/mipsread.c.
1799 Unfortunately, gcc and gdb do not currently share any directories. */
1801 #define CODE_MASK 0x8F300
1802 #define MIPS_IS_STAB(sym) (((sym)->index & 0xFFF00) == CODE_MASK)
1803 #define MIPS_MARK_STAB(code) ((code)+CODE_MASK)
1804 #define MIPS_UNMARK_STAB(code) ((code)-CODE_MASK)
1806 /* Override some mips-tfile definitions. */
1808 #define SHASH_SIZE 511
1809 #define THASH_SIZE 55
1811 /* Align ecoff symbol tables to avoid OSF1/1.3 nm complaints. */
1813 #define ALIGN_SYMTABLE_OFFSET(OFFSET) (((OFFSET) + 7) & ~7)
1815 /* The system headers under Alpha systems are generally C++-aware. */
1816 #define NO_IMPLICIT_EXTERN_C
1818 /* Generate calls to memcpy, etc., not bcopy, etc. */
1819 #define TARGET_MEM_FUNCTIONS 1
1821 /* Pass complex arguments independently. */
1822 #define SPLIT_COMPLEX_ARGS 1