2007-01-03 Paul Brook <paul@codesourcery.com>
[official-gcc.git] / gcc / config / rs6000 / rs6000.h
blob17a22983ffdca8a178c71daf497213e644b5f468
1 /* Definitions of target machine for GNU compiler, for IBM RS/6000.
2 Copyright (C) 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999,
3 2000, 2001, 2002, 2003, 2004, 2005, 2006, 2007
4 Free Software Foundation, Inc.
5 Contributed by Richard Kenner (kenner@vlsi1.ultra.nyu.edu)
7 This file is part of GCC.
9 GCC is free software; you can redistribute it and/or modify it
10 under the terms of the GNU General Public License as published
11 by the Free Software Foundation; either version 2, or (at your
12 option) any later version.
14 GCC is distributed in the hope that it will be useful, but WITHOUT
15 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
17 License for more details.
19 You should have received a copy of the GNU General Public License
20 along with GCC; see the file COPYING. If not, write to the
21 Free Software Foundation, 51 Franklin Street, Fifth Floor, Boston,
22 MA 02110-1301, USA. */
24 /* Note that some other tm.h files include this one and then override
25 many of the definitions. */
27 /* Definitions for the object file format. These are set at
28 compile-time. */
30 #define OBJECT_XCOFF 1
31 #define OBJECT_ELF 2
32 #define OBJECT_PEF 3
33 #define OBJECT_MACHO 4
35 #define TARGET_ELF (TARGET_OBJECT_FORMAT == OBJECT_ELF)
36 #define TARGET_XCOFF (TARGET_OBJECT_FORMAT == OBJECT_XCOFF)
37 #define TARGET_MACOS (TARGET_OBJECT_FORMAT == OBJECT_PEF)
38 #define TARGET_MACHO (TARGET_OBJECT_FORMAT == OBJECT_MACHO)
40 #ifndef TARGET_AIX
41 #define TARGET_AIX 0
42 #endif
44 /* Control whether function entry points use a "dot" symbol when
45 ABI_AIX. */
46 #define DOT_SYMBOLS 1
48 /* Default string to use for cpu if not specified. */
49 #ifndef TARGET_CPU_DEFAULT
50 #define TARGET_CPU_DEFAULT ((char *)0)
51 #endif
53 /* If configured for PPC405, support PPC405CR Erratum77. */
54 #ifdef CONFIG_PPC405CR
55 #define PPC405_ERRATUM77 (rs6000_cpu == PROCESSOR_PPC405)
56 #else
57 #define PPC405_ERRATUM77 0
58 #endif
60 /* Common ASM definitions used by ASM_SPEC among the various targets
61 for handling -mcpu=xxx switches. */
62 #define ASM_CPU_SPEC \
63 "%{!mcpu*: \
64 %{mpower: %{!mpower2: -mpwr}} \
65 %{mpower2: -mpwrx} \
66 %{mpowerpc64*: -mppc64} \
67 %{!mpowerpc64*: %{mpowerpc*: -mppc}} \
68 %{mno-power: %{!mpowerpc*: -mcom}} \
69 %{!mno-power: %{!mpower*: %(asm_default)}}} \
70 %{mcpu=common: -mcom} \
71 %{mcpu=cell: -mcell} \
72 %{mcpu=power: -mpwr} \
73 %{mcpu=power2: -mpwrx} \
74 %{mcpu=power3: -mppc64} \
75 %{mcpu=power4: -mpower4} \
76 %{mcpu=power5: -mpower4} \
77 %{mcpu=power5+: -mpower4} \
78 %{mcpu=power6: -mpower4 -maltivec} \
79 %{mcpu=power6x: -mpower4 -maltivec} \
80 %{mcpu=powerpc: -mppc} \
81 %{mcpu=rios: -mpwr} \
82 %{mcpu=rios1: -mpwr} \
83 %{mcpu=rios2: -mpwrx} \
84 %{mcpu=rsc: -mpwr} \
85 %{mcpu=rsc1: -mpwr} \
86 %{mcpu=rs64a: -mppc64} \
87 %{mcpu=401: -mppc} \
88 %{mcpu=403: -m403} \
89 %{mcpu=405: -m405} \
90 %{mcpu=405fp: -m405} \
91 %{mcpu=440: -m440} \
92 %{mcpu=440fp: -m440} \
93 %{mcpu=505: -mppc} \
94 %{mcpu=601: -m601} \
95 %{mcpu=602: -mppc} \
96 %{mcpu=603: -mppc} \
97 %{mcpu=603e: -mppc} \
98 %{mcpu=ec603e: -mppc} \
99 %{mcpu=604: -mppc} \
100 %{mcpu=604e: -mppc} \
101 %{mcpu=620: -mppc64} \
102 %{mcpu=630: -mppc64} \
103 %{mcpu=740: -mppc} \
104 %{mcpu=750: -mppc} \
105 %{mcpu=G3: -mppc} \
106 %{mcpu=7400: -mppc -maltivec} \
107 %{mcpu=7450: -mppc -maltivec} \
108 %{mcpu=G4: -mppc -maltivec} \
109 %{mcpu=801: -mppc} \
110 %{mcpu=821: -mppc} \
111 %{mcpu=823: -mppc} \
112 %{mcpu=860: -mppc} \
113 %{mcpu=970: -mpower4 -maltivec} \
114 %{mcpu=G5: -mpower4 -maltivec} \
115 %{mcpu=8540: -me500} \
116 %{maltivec: -maltivec} \
117 -many"
119 #define CPP_DEFAULT_SPEC ""
121 #define ASM_DEFAULT_SPEC ""
123 /* This macro defines names of additional specifications to put in the specs
124 that can be used in various specifications like CC1_SPEC. Its definition
125 is an initializer with a subgrouping for each command option.
127 Each subgrouping contains a string constant, that defines the
128 specification name, and a string constant that used by the GCC driver
129 program.
131 Do not define this macro if it does not need to do anything. */
133 #define SUBTARGET_EXTRA_SPECS
135 #define EXTRA_SPECS \
136 { "cpp_default", CPP_DEFAULT_SPEC }, \
137 { "asm_cpu", ASM_CPU_SPEC }, \
138 { "asm_default", ASM_DEFAULT_SPEC }, \
139 SUBTARGET_EXTRA_SPECS
141 /* Architecture type. */
143 /* Define TARGET_MFCRF if the target assembler does not support the
144 optional field operand for mfcr. */
146 #ifndef HAVE_AS_MFCRF
147 #undef TARGET_MFCRF
148 #define TARGET_MFCRF 0
149 #endif
151 /* Define TARGET_POPCNTB if the target assembler does not support the
152 popcount byte instruction. */
154 #ifndef HAVE_AS_POPCNTB
155 #undef TARGET_POPCNTB
156 #define TARGET_POPCNTB 0
157 #endif
159 /* Define TARGET_FPRND if the target assembler does not support the
160 fp rounding instructions. */
162 #ifndef HAVE_AS_FPRND
163 #undef TARGET_FPRND
164 #define TARGET_FPRND 0
165 #endif
167 /* Define TARGET_MFPGPR if the target assembler does not support the
168 mffpr and mftgpr instructions. */
170 #ifndef HAVE_AS_MFPGPR
171 #undef TARGET_MFPGPR
172 #define TARGET_MFPGPR 0
173 #endif
175 #ifndef TARGET_SECURE_PLT
176 #define TARGET_SECURE_PLT 0
177 #endif
179 #define TARGET_32BIT (! TARGET_64BIT)
181 #ifndef HAVE_AS_TLS
182 #define HAVE_AS_TLS 0
183 #endif
185 /* Return 1 for a symbol ref for a thread-local storage symbol. */
186 #define RS6000_SYMBOL_REF_TLS_P(RTX) \
187 (GET_CODE (RTX) == SYMBOL_REF && SYMBOL_REF_TLS_MODEL (RTX) != 0)
189 #ifdef IN_LIBGCC2
190 /* For libgcc2 we make sure this is a compile time constant */
191 #if defined (__64BIT__) || defined (__powerpc64__) || defined (__ppc64__)
192 #undef TARGET_POWERPC64
193 #define TARGET_POWERPC64 1
194 #else
195 #undef TARGET_POWERPC64
196 #define TARGET_POWERPC64 0
197 #endif
198 #else
199 /* The option machinery will define this. */
200 #endif
202 #define TARGET_DEFAULT (MASK_POWER | MASK_MULTIPLE | MASK_STRING)
204 /* Processor type. Order must match cpu attribute in MD file. */
205 enum processor_type
207 PROCESSOR_RIOS1,
208 PROCESSOR_RIOS2,
209 PROCESSOR_RS64A,
210 PROCESSOR_MPCCORE,
211 PROCESSOR_PPC403,
212 PROCESSOR_PPC405,
213 PROCESSOR_PPC440,
214 PROCESSOR_PPC601,
215 PROCESSOR_PPC603,
216 PROCESSOR_PPC604,
217 PROCESSOR_PPC604e,
218 PROCESSOR_PPC620,
219 PROCESSOR_PPC630,
220 PROCESSOR_PPC750,
221 PROCESSOR_PPC7400,
222 PROCESSOR_PPC7450,
223 PROCESSOR_PPC8540,
224 PROCESSOR_POWER4,
225 PROCESSOR_POWER5,
226 PROCESSOR_POWER6,
227 PROCESSOR_CELL
230 extern enum processor_type rs6000_cpu;
232 /* Recast the processor type to the cpu attribute. */
233 #define rs6000_cpu_attr ((enum attr_cpu)rs6000_cpu)
235 /* Define generic processor types based upon current deployment. */
236 #define PROCESSOR_COMMON PROCESSOR_PPC601
237 #define PROCESSOR_POWER PROCESSOR_RIOS1
238 #define PROCESSOR_POWERPC PROCESSOR_PPC604
239 #define PROCESSOR_POWERPC64 PROCESSOR_RS64A
241 /* Define the default processor. This is overridden by other tm.h files. */
242 #define PROCESSOR_DEFAULT PROCESSOR_RIOS1
243 #define PROCESSOR_DEFAULT64 PROCESSOR_RS64A
245 /* Specify the dialect of assembler to use. New mnemonics is dialect one
246 and the old mnemonics are dialect zero. */
247 #define ASSEMBLER_DIALECT (TARGET_NEW_MNEMONICS ? 1 : 0)
249 /* Types of costly dependences. */
250 enum rs6000_dependence_cost
252 max_dep_latency = 1000,
253 no_dep_costly,
254 all_deps_costly,
255 true_store_to_load_dep_costly,
256 store_to_load_dep_costly
259 /* Types of nop insertion schemes in sched target hook sched_finish. */
260 enum rs6000_nop_insertion
262 sched_finish_regroup_exact = 1000,
263 sched_finish_pad_groups,
264 sched_finish_none
267 /* Dispatch group termination caused by an insn. */
268 enum group_termination
270 current_group,
271 previous_group
274 /* Support for a compile-time default CPU, et cetera. The rules are:
275 --with-cpu is ignored if -mcpu is specified.
276 --with-tune is ignored if -mtune is specified.
277 --with-float is ignored if -mhard-float or -msoft-float are
278 specified. */
279 #define OPTION_DEFAULT_SPECS \
280 {"cpu", "%{!mcpu=*:-mcpu=%(VALUE)}" }, \
281 {"tune", "%{!mtune=*:-mtune=%(VALUE)}" }, \
282 {"float", "%{!msoft-float:%{!mhard-float:-m%(VALUE)-float}}" }
284 /* rs6000_select[0] is reserved for the default cpu defined via --with-cpu */
285 struct rs6000_cpu_select
287 const char *string;
288 const char *name;
289 int set_tune_p;
290 int set_arch_p;
293 extern struct rs6000_cpu_select rs6000_select[];
295 /* Debug support */
296 extern const char *rs6000_debug_name; /* Name for -mdebug-xxxx option */
297 extern int rs6000_debug_stack; /* debug stack applications */
298 extern int rs6000_debug_arg; /* debug argument handling */
300 #define TARGET_DEBUG_STACK rs6000_debug_stack
301 #define TARGET_DEBUG_ARG rs6000_debug_arg
303 extern const char *rs6000_traceback_name; /* Type of traceback table. */
305 /* These are separate from target_flags because we've run out of bits
306 there. */
307 extern int rs6000_long_double_type_size;
308 extern int rs6000_ieeequad;
309 extern int rs6000_altivec_abi;
310 extern int rs6000_spe_abi;
311 extern int rs6000_float_gprs;
312 extern int rs6000_alignment_flags;
313 extern const char *rs6000_sched_insert_nops_str;
314 extern enum rs6000_nop_insertion rs6000_sched_insert_nops;
316 /* Alignment options for fields in structures for sub-targets following
317 AIX-like ABI.
318 ALIGN_POWER word-aligns FP doubles (default AIX ABI).
319 ALIGN_NATURAL doubleword-aligns FP doubles (align to object size).
321 Override the macro definitions when compiling libobjc to avoid undefined
322 reference to rs6000_alignment_flags due to library's use of GCC alignment
323 macros which use the macros below. */
325 #ifndef IN_TARGET_LIBS
326 #define MASK_ALIGN_POWER 0x00000000
327 #define MASK_ALIGN_NATURAL 0x00000001
328 #define TARGET_ALIGN_NATURAL (rs6000_alignment_flags & MASK_ALIGN_NATURAL)
329 #else
330 #define TARGET_ALIGN_NATURAL 0
331 #endif
333 #define TARGET_LONG_DOUBLE_128 (rs6000_long_double_type_size == 128)
334 #define TARGET_IEEEQUAD rs6000_ieeequad
335 #define TARGET_ALTIVEC_ABI rs6000_altivec_abi
337 #define TARGET_SPE_ABI 0
338 #define TARGET_SPE 0
339 #define TARGET_E500 0
340 #define TARGET_ISEL 0
341 #define TARGET_FPRS 1
342 #define TARGET_E500_SINGLE 0
343 #define TARGET_E500_DOUBLE 0
344 #define CHECK_E500_OPTIONS do { } while (0)
346 /* E500 processors only support plain "sync", not lwsync. */
347 #define TARGET_NO_LWSYNC TARGET_E500
349 /* Sometimes certain combinations of command options do not make sense
350 on a particular target machine. You can define a macro
351 `OVERRIDE_OPTIONS' to take account of this. This macro, if
352 defined, is executed once just after all the command options have
353 been parsed.
355 Do not use this macro to turn on various extra optimizations for
356 `-O'. That is what `OPTIMIZATION_OPTIONS' is for.
358 On the RS/6000 this is used to define the target cpu type. */
360 #define OVERRIDE_OPTIONS rs6000_override_options (TARGET_CPU_DEFAULT)
362 /* Define this to change the optimizations performed by default. */
363 #define OPTIMIZATION_OPTIONS(LEVEL,SIZE) optimization_options(LEVEL,SIZE)
365 /* Show we can debug even without a frame pointer. */
366 #define CAN_DEBUG_WITHOUT_FP
368 /* Target pragma. */
369 #define REGISTER_TARGET_PRAGMAS() do { \
370 c_register_pragma (0, "longcall", rs6000_pragma_longcall); \
371 targetm.resolve_overloaded_builtin = altivec_resolve_overloaded_builtin; \
372 } while (0)
374 /* Target #defines. */
375 #define TARGET_CPU_CPP_BUILTINS() \
376 rs6000_cpu_cpp_builtins (pfile)
378 /* This is used by rs6000_cpu_cpp_builtins to indicate the byte order
379 we're compiling for. Some configurations may need to override it. */
380 #define RS6000_CPU_CPP_ENDIAN_BUILTINS() \
381 do \
383 if (BYTES_BIG_ENDIAN) \
385 builtin_define ("__BIG_ENDIAN__"); \
386 builtin_define ("_BIG_ENDIAN"); \
387 builtin_assert ("machine=bigendian"); \
389 else \
391 builtin_define ("__LITTLE_ENDIAN__"); \
392 builtin_define ("_LITTLE_ENDIAN"); \
393 builtin_assert ("machine=littleendian"); \
396 while (0)
398 /* Target machine storage layout. */
400 /* Define this macro if it is advisable to hold scalars in registers
401 in a wider mode than that declared by the program. In such cases,
402 the value is constrained to be within the bounds of the declared
403 type, but kept valid in the wider mode. The signedness of the
404 extension may differ from that of the type. */
406 #define PROMOTE_MODE(MODE,UNSIGNEDP,TYPE) \
407 if (GET_MODE_CLASS (MODE) == MODE_INT \
408 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
409 (MODE) = TARGET_32BIT ? SImode : DImode;
411 /* Define this if most significant bit is lowest numbered
412 in instructions that operate on numbered bit-fields. */
413 /* That is true on RS/6000. */
414 #define BITS_BIG_ENDIAN 1
416 /* Define this if most significant byte of a word is the lowest numbered. */
417 /* That is true on RS/6000. */
418 #define BYTES_BIG_ENDIAN 1
420 /* Define this if most significant word of a multiword number is lowest
421 numbered.
423 For RS/6000 we can decide arbitrarily since there are no machine
424 instructions for them. Might as well be consistent with bits and bytes. */
425 #define WORDS_BIG_ENDIAN 1
427 #define MAX_BITS_PER_WORD 64
429 /* Width of a word, in units (bytes). */
430 #define UNITS_PER_WORD (! TARGET_POWERPC64 ? 4 : 8)
431 #ifdef IN_LIBGCC2
432 #define MIN_UNITS_PER_WORD UNITS_PER_WORD
433 #else
434 #define MIN_UNITS_PER_WORD 4
435 #endif
436 #define UNITS_PER_FP_WORD 8
437 #define UNITS_PER_ALTIVEC_WORD 16
438 #define UNITS_PER_SPE_WORD 8
440 /* Type used for ptrdiff_t, as a string used in a declaration. */
441 #define PTRDIFF_TYPE "int"
443 /* Type used for size_t, as a string used in a declaration. */
444 #define SIZE_TYPE "long unsigned int"
446 /* Type used for wchar_t, as a string used in a declaration. */
447 #define WCHAR_TYPE "short unsigned int"
449 /* Width of wchar_t in bits. */
450 #define WCHAR_TYPE_SIZE 16
452 /* A C expression for the size in bits of the type `short' on the
453 target machine. If you don't define this, the default is half a
454 word. (If this would be less than one storage unit, it is
455 rounded up to one unit.) */
456 #define SHORT_TYPE_SIZE 16
458 /* A C expression for the size in bits of the type `int' on the
459 target machine. If you don't define this, the default is one
460 word. */
461 #define INT_TYPE_SIZE 32
463 /* A C expression for the size in bits of the type `long' on the
464 target machine. If you don't define this, the default is one
465 word. */
466 #define LONG_TYPE_SIZE (TARGET_32BIT ? 32 : 64)
468 /* A C expression for the size in bits of the type `long long' on the
469 target machine. If you don't define this, the default is two
470 words. */
471 #define LONG_LONG_TYPE_SIZE 64
473 /* A C expression for the size in bits of the type `float' on the
474 target machine. If you don't define this, the default is one
475 word. */
476 #define FLOAT_TYPE_SIZE 32
478 /* A C expression for the size in bits of the type `double' on the
479 target machine. If you don't define this, the default is two
480 words. */
481 #define DOUBLE_TYPE_SIZE 64
483 /* A C expression for the size in bits of the type `long double' on
484 the target machine. If you don't define this, the default is two
485 words. */
486 #define LONG_DOUBLE_TYPE_SIZE rs6000_long_double_type_size
488 /* Define this to set long double type size to use in libgcc2.c, which can
489 not depend on target_flags. */
490 #ifdef __LONG_DOUBLE_128__
491 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 128
492 #else
493 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 64
494 #endif
496 /* Work around rs6000_long_double_type_size dependency in ada/targtyps.c. */
497 #define WIDEST_HARDWARE_FP_SIZE 64
499 /* Width in bits of a pointer.
500 See also the macro `Pmode' defined below. */
501 #define POINTER_SIZE (TARGET_32BIT ? 32 : 64)
503 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
504 #define PARM_BOUNDARY (TARGET_32BIT ? 32 : 64)
506 /* Boundary (in *bits*) on which stack pointer should be aligned. */
507 #define STACK_BOUNDARY \
508 ((TARGET_32BIT && !TARGET_ALTIVEC && !TARGET_ALTIVEC_ABI) ? 64 : 128)
510 /* Allocation boundary (in *bits*) for the code of a function. */
511 #define FUNCTION_BOUNDARY 32
513 /* No data type wants to be aligned rounder than this. */
514 #define BIGGEST_ALIGNMENT 128
516 /* A C expression to compute the alignment for a variables in the
517 local store. TYPE is the data type, and ALIGN is the alignment
518 that the object would ordinarily have. */
519 #define LOCAL_ALIGNMENT(TYPE, ALIGN) \
520 ((TARGET_ALTIVEC && TREE_CODE (TYPE) == VECTOR_TYPE) ? 128 : \
521 (TARGET_E500_DOUBLE && TYPE_MODE (TYPE) == DFmode) ? 64 : \
522 (TARGET_SPE && TREE_CODE (TYPE) == VECTOR_TYPE \
523 && SPE_VECTOR_MODE (TYPE_MODE (TYPE))) ? 64 : ALIGN)
525 /* Alignment of field after `int : 0' in a structure. */
526 #define EMPTY_FIELD_BOUNDARY 32
528 /* Every structure's size must be a multiple of this. */
529 #define STRUCTURE_SIZE_BOUNDARY 8
531 /* Return 1 if a structure or array containing FIELD should be
532 accessed using `BLKMODE'.
534 For the SPE, simd types are V2SI, and gcc can be tempted to put the
535 entire thing in a DI and use subregs to access the internals.
536 store_bit_field() will force (subreg:DI (reg:V2SI x))'s to the
537 back-end. Because a single GPR can hold a V2SI, but not a DI, the
538 best thing to do is set structs to BLKmode and avoid Severe Tire
539 Damage.
541 On e500 v2, DF and DI modes suffer from the same anomaly. DF can
542 fit into 1, whereas DI still needs two. */
543 #define MEMBER_TYPE_FORCES_BLK(FIELD, MODE) \
544 ((TARGET_SPE && TREE_CODE (TREE_TYPE (FIELD)) == VECTOR_TYPE) \
545 || (TARGET_E500_DOUBLE && (MODE) == DFmode))
547 /* A bit-field declared as `int' forces `int' alignment for the struct. */
548 #define PCC_BITFIELD_TYPE_MATTERS 1
550 /* Make strings word-aligned so strcpy from constants will be faster.
551 Make vector constants quadword aligned. */
552 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
553 (TREE_CODE (EXP) == STRING_CST \
554 && (ALIGN) < BITS_PER_WORD \
555 ? BITS_PER_WORD \
556 : (ALIGN))
558 /* Make arrays of chars word-aligned for the same reasons.
559 Align vectors to 128 bits. Align SPE vectors and E500 v2 doubles to
560 64 bits. */
561 #define DATA_ALIGNMENT(TYPE, ALIGN) \
562 (TREE_CODE (TYPE) == VECTOR_TYPE ? (TARGET_SPE_ABI ? 64 : 128) \
563 : (TARGET_E500_DOUBLE && TYPE_MODE (TYPE) == DFmode) ? 64 \
564 : TREE_CODE (TYPE) == ARRAY_TYPE \
565 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
566 && (ALIGN) < BITS_PER_WORD ? BITS_PER_WORD : (ALIGN))
568 /* Nonzero if move instructions will actually fail to work
569 when given unaligned data. */
570 #define STRICT_ALIGNMENT 0
572 /* Define this macro to be the value 1 if unaligned accesses have a cost
573 many times greater than aligned accesses, for example if they are
574 emulated in a trap handler. */
575 #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) \
576 (STRICT_ALIGNMENT \
577 || (((MODE) == SFmode || (MODE) == DFmode || (MODE) == TFmode \
578 || (MODE) == DImode) \
579 && (ALIGN) < 32))
581 /* Standard register usage. */
583 /* Number of actual hardware registers.
584 The hardware registers are assigned numbers for the compiler
585 from 0 to just below FIRST_PSEUDO_REGISTER.
586 All registers that the compiler knows about must be given numbers,
587 even those that are not normally considered general registers.
589 RS/6000 has 32 fixed-point registers, 32 floating-point registers,
590 an MQ register, a count register, a link register, and 8 condition
591 register fields, which we view here as separate registers. AltiVec
592 adds 32 vector registers and a VRsave register.
594 In addition, the difference between the frame and argument pointers is
595 a function of the number of registers saved, so we need to have a
596 register for AP that will later be eliminated in favor of SP or FP.
597 This is a normal register, but it is fixed.
599 We also create a pseudo register for float/int conversions, that will
600 really represent the memory location used. It is represented here as
601 a register, in order to work around problems in allocating stack storage
602 in inline functions.
604 Another pseudo (not included in DWARF_FRAME_REGISTERS) is soft frame
605 pointer, which is eventually eliminated in favor of SP or FP. */
607 #define FIRST_PSEUDO_REGISTER 114
609 /* This must be included for pre gcc 3.0 glibc compatibility. */
610 #define PRE_GCC3_DWARF_FRAME_REGISTERS 77
612 /* Add 32 dwarf columns for synthetic SPE registers. */
613 #define DWARF_FRAME_REGISTERS ((FIRST_PSEUDO_REGISTER - 1) + 32)
615 /* The SPE has an additional 32 synthetic registers, with DWARF debug
616 info numbering for these registers starting at 1200. While eh_frame
617 register numbering need not be the same as the debug info numbering,
618 we choose to number these regs for eh_frame at 1200 too. This allows
619 future versions of the rs6000 backend to add hard registers and
620 continue to use the gcc hard register numbering for eh_frame. If the
621 extra SPE registers in eh_frame were numbered starting from the
622 current value of FIRST_PSEUDO_REGISTER, then if FIRST_PSEUDO_REGISTER
623 changed we'd need to introduce a mapping in DWARF_FRAME_REGNUM to
624 avoid invalidating older SPE eh_frame info.
626 We must map them here to avoid huge unwinder tables mostly consisting
627 of unused space. */
628 #define DWARF_REG_TO_UNWIND_COLUMN(r) \
629 ((r) > 1200 ? ((r) - 1200 + FIRST_PSEUDO_REGISTER - 1) : (r))
631 /* Use standard DWARF numbering for DWARF debugging information. */
632 #define DBX_REGISTER_NUMBER(REGNO) rs6000_dbx_register_number (REGNO)
634 /* Use gcc hard register numbering for eh_frame. */
635 #define DWARF_FRAME_REGNUM(REGNO) (REGNO)
637 /* Map register numbers held in the call frame info that gcc has
638 collected using DWARF_FRAME_REGNUM to those that should be output in
639 .debug_frame and .eh_frame. We continue to use gcc hard reg numbers
640 for .eh_frame, but use the numbers mandated by the various ABIs for
641 .debug_frame. rs6000_emit_prologue has translated any combination of
642 CR2, CR3, CR4 saves to a save of CR2. The actual code emitted saves
643 the whole of CR, so we map CR2_REGNO to the DWARF reg for CR. */
644 #define DWARF2_FRAME_REG_OUT(REGNO, FOR_EH) \
645 ((FOR_EH) ? (REGNO) \
646 : (REGNO) == CR2_REGNO ? 64 \
647 : DBX_REGISTER_NUMBER (REGNO))
649 /* 1 for registers that have pervasive standard uses
650 and are not available for the register allocator.
652 On RS/6000, r1 is used for the stack. On Darwin, r2 is available
653 as a local register; for all other OS's r2 is the TOC pointer.
655 cr5 is not supposed to be used.
657 On System V implementations, r13 is fixed and not available for use. */
659 #define FIXED_REGISTERS \
660 {0, 1, FIXED_R2, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, FIXED_R13, 0, 0, \
661 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
662 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
663 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
664 0, 0, 0, 1, 0, 0, 0, 0, 0, 1, 0, 0, 1, \
665 /* AltiVec registers. */ \
666 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
667 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
668 1, 1 \
669 , 1, 1, 1 \
672 /* 1 for registers not available across function calls.
673 These must include the FIXED_REGISTERS and also any
674 registers that can be used without being saved.
675 The latter must include the registers where values are returned
676 and the register where structure-value addresses are passed.
677 Aside from that, you can include as many other registers as you like. */
679 #define CALL_USED_REGISTERS \
680 {1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, FIXED_R13, 0, 0, \
681 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
682 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, \
683 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
684 1, 1, 1, 1, 1, 1, 0, 0, 0, 1, 1, 1, 1, \
685 /* AltiVec registers. */ \
686 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
687 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
688 1, 1 \
689 , 1, 1, 1 \
692 /* Like `CALL_USED_REGISTERS' except this macro doesn't require that
693 the entire set of `FIXED_REGISTERS' be included.
694 (`CALL_USED_REGISTERS' must be a superset of `FIXED_REGISTERS').
695 This macro is optional. If not specified, it defaults to the value
696 of `CALL_USED_REGISTERS'. */
698 #define CALL_REALLY_USED_REGISTERS \
699 {1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, FIXED_R13, 0, 0, \
700 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
701 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, \
702 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
703 1, 1, 1, 1, 1, 1, 0, 0, 0, 1, 1, 1, 1, \
704 /* AltiVec registers. */ \
705 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
706 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
707 0, 0 \
708 , 0, 0, 0 \
711 #define MQ_REGNO 64
712 #define CR0_REGNO 68
713 #define CR1_REGNO 69
714 #define CR2_REGNO 70
715 #define CR3_REGNO 71
716 #define CR4_REGNO 72
717 #define MAX_CR_REGNO 75
718 #define XER_REGNO 76
719 #define FIRST_ALTIVEC_REGNO 77
720 #define LAST_ALTIVEC_REGNO 108
721 #define TOTAL_ALTIVEC_REGS (LAST_ALTIVEC_REGNO - FIRST_ALTIVEC_REGNO + 1)
722 #define VRSAVE_REGNO 109
723 #define VSCR_REGNO 110
724 #define SPE_ACC_REGNO 111
725 #define SPEFSCR_REGNO 112
727 #define FIRST_SAVED_ALTIVEC_REGNO (FIRST_ALTIVEC_REGNO+20)
728 #define FIRST_SAVED_FP_REGNO (14+32)
729 #define FIRST_SAVED_GP_REGNO 13
731 /* List the order in which to allocate registers. Each register must be
732 listed once, even those in FIXED_REGISTERS.
734 We allocate in the following order:
735 fp0 (not saved or used for anything)
736 fp13 - fp2 (not saved; incoming fp arg registers)
737 fp1 (not saved; return value)
738 fp31 - fp14 (saved; order given to save least number)
739 cr7, cr6 (not saved or special)
740 cr1 (not saved, but used for FP operations)
741 cr0 (not saved, but used for arithmetic operations)
742 cr4, cr3, cr2 (saved)
743 r0 (not saved; cannot be base reg)
744 r9 (not saved; best for TImode)
745 r11, r10, r8-r4 (not saved; highest used first to make less conflict)
746 r3 (not saved; return value register)
747 r31 - r13 (saved; order given to save least number)
748 r12 (not saved; if used for DImode or DFmode would use r13)
749 mq (not saved; best to use it if we can)
750 ctr (not saved; when we have the choice ctr is better)
751 lr (saved)
752 cr5, r1, r2, ap, xer (fixed)
753 v0 - v1 (not saved or used for anything)
754 v13 - v3 (not saved; incoming vector arg registers)
755 v2 (not saved; incoming vector arg reg; return value)
756 v19 - v14 (not saved or used for anything)
757 v31 - v20 (saved; order given to save least number)
758 vrsave, vscr (fixed)
759 spe_acc, spefscr (fixed)
760 sfp (fixed)
763 #if FIXED_R2 == 1
764 #define MAYBE_R2_AVAILABLE
765 #define MAYBE_R2_FIXED 2,
766 #else
767 #define MAYBE_R2_AVAILABLE 2,
768 #define MAYBE_R2_FIXED
769 #endif
771 #define REG_ALLOC_ORDER \
772 {32, \
773 45, 44, 43, 42, 41, 40, 39, 38, 37, 36, 35, 34, \
774 33, \
775 63, 62, 61, 60, 59, 58, 57, 56, 55, 54, 53, 52, 51, \
776 50, 49, 48, 47, 46, \
777 75, 74, 69, 68, 72, 71, 70, \
778 0, MAYBE_R2_AVAILABLE \
779 9, 11, 10, 8, 7, 6, 5, 4, \
780 3, \
781 31, 30, 29, 28, 27, 26, 25, 24, 23, 22, 21, 20, 19, \
782 18, 17, 16, 15, 14, 13, 12, \
783 64, 66, 65, \
784 73, 1, MAYBE_R2_FIXED 67, 76, \
785 /* AltiVec registers. */ \
786 77, 78, \
787 90, 89, 88, 87, 86, 85, 84, 83, 82, 81, 80, \
788 79, \
789 96, 95, 94, 93, 92, 91, \
790 108, 107, 106, 105, 104, 103, 102, 101, 100, 99, 98, 97, \
791 109, 110, \
792 111, 112, 113 \
795 /* True if register is floating-point. */
796 #define FP_REGNO_P(N) ((N) >= 32 && (N) <= 63)
798 /* True if register is a condition register. */
799 #define CR_REGNO_P(N) ((N) >= 68 && (N) <= 75)
801 /* True if register is a condition register, but not cr0. */
802 #define CR_REGNO_NOT_CR0_P(N) ((N) >= 69 && (N) <= 75)
804 /* True if register is an integer register. */
805 #define INT_REGNO_P(N) \
806 ((N) <= 31 || (N) == ARG_POINTER_REGNUM || (N) == FRAME_POINTER_REGNUM)
808 /* SPE SIMD registers are just the GPRs. */
809 #define SPE_SIMD_REGNO_P(N) ((N) <= 31)
811 /* True if register is the XER register. */
812 #define XER_REGNO_P(N) ((N) == XER_REGNO)
814 /* True if register is an AltiVec register. */
815 #define ALTIVEC_REGNO_P(N) ((N) >= FIRST_ALTIVEC_REGNO && (N) <= LAST_ALTIVEC_REGNO)
817 /* Return number of consecutive hard regs needed starting at reg REGNO
818 to hold something of mode MODE. */
820 #define HARD_REGNO_NREGS(REGNO, MODE) rs6000_hard_regno_nregs ((REGNO), (MODE))
822 #define HARD_REGNO_CALL_PART_CLOBBERED(REGNO, MODE) \
823 ((TARGET_32BIT && TARGET_POWERPC64 \
824 && (GET_MODE_SIZE (MODE) > 4) \
825 && INT_REGNO_P (REGNO)) ? 1 : 0)
827 #define ALTIVEC_VECTOR_MODE(MODE) \
828 ((MODE) == V16QImode \
829 || (MODE) == V8HImode \
830 || (MODE) == V4SFmode \
831 || (MODE) == V4SImode)
833 #define SPE_VECTOR_MODE(MODE) \
834 ((MODE) == V4HImode \
835 || (MODE) == V2SFmode \
836 || (MODE) == V1DImode \
837 || (MODE) == V2SImode)
839 #define UNITS_PER_SIMD_WORD \
840 (TARGET_ALTIVEC ? UNITS_PER_ALTIVEC_WORD \
841 : (TARGET_SPE ? UNITS_PER_SPE_WORD : UNITS_PER_WORD))
843 /* Value is TRUE if hard register REGNO can hold a value of
844 machine-mode MODE. */
845 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
846 rs6000_hard_regno_mode_ok_p[(int)(MODE)][REGNO]
848 /* Value is 1 if it is a good idea to tie two pseudo registers
849 when one has mode MODE1 and one has mode MODE2.
850 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
851 for any hard reg, then this must be 0 for correct output. */
852 #define MODES_TIEABLE_P(MODE1, MODE2) \
853 (SCALAR_FLOAT_MODE_P (MODE1) \
854 ? SCALAR_FLOAT_MODE_P (MODE2) \
855 : SCALAR_FLOAT_MODE_P (MODE2) \
856 ? SCALAR_FLOAT_MODE_P (MODE1) \
857 : GET_MODE_CLASS (MODE1) == MODE_CC \
858 ? GET_MODE_CLASS (MODE2) == MODE_CC \
859 : GET_MODE_CLASS (MODE2) == MODE_CC \
860 ? GET_MODE_CLASS (MODE1) == MODE_CC \
861 : SPE_VECTOR_MODE (MODE1) \
862 ? SPE_VECTOR_MODE (MODE2) \
863 : SPE_VECTOR_MODE (MODE2) \
864 ? SPE_VECTOR_MODE (MODE1) \
865 : ALTIVEC_VECTOR_MODE (MODE1) \
866 ? ALTIVEC_VECTOR_MODE (MODE2) \
867 : ALTIVEC_VECTOR_MODE (MODE2) \
868 ? ALTIVEC_VECTOR_MODE (MODE1) \
869 : 1)
871 /* Post-reload, we can't use any new AltiVec registers, as we already
872 emitted the vrsave mask. */
874 #define HARD_REGNO_RENAME_OK(SRC, DST) \
875 (! ALTIVEC_REGNO_P (DST) || regs_ever_live[DST])
877 /* A C expression returning the cost of moving data from a register of class
878 CLASS1 to one of CLASS2. */
880 #define REGISTER_MOVE_COST rs6000_register_move_cost
882 /* A C expressions returning the cost of moving data of MODE from a register to
883 or from memory. */
885 #define MEMORY_MOVE_COST rs6000_memory_move_cost
887 /* Specify the cost of a branch insn; roughly the number of extra insns that
888 should be added to avoid a branch.
890 Set this to 3 on the RS/6000 since that is roughly the average cost of an
891 unscheduled conditional branch. */
893 #define BRANCH_COST 3
895 /* Override BRANCH_COST heuristic which empirically produces worse
896 performance for removing short circuiting from the logical ops. */
898 #define LOGICAL_OP_NON_SHORT_CIRCUIT 0
900 /* A fixed register used at prologue and epilogue generation to fix
901 addressing modes. The SPE needs heavy addressing fixes at the last
902 minute, and it's best to save a register for it.
904 AltiVec also needs fixes, but we've gotten around using r11, which
905 is actually wrong because when use_backchain_to_restore_sp is true,
906 we end up clobbering r11.
908 The AltiVec case needs to be fixed. Dunno if we should break ABI
909 compatibility and reserve a register for it as well.. */
911 #define FIXED_SCRATCH (TARGET_SPE ? 14 : 11)
913 /* Define this macro to change register usage conditional on target
914 flags. */
916 #define CONDITIONAL_REGISTER_USAGE rs6000_conditional_register_usage ()
918 /* Specify the registers used for certain standard purposes.
919 The values of these macros are register numbers. */
921 /* RS/6000 pc isn't overloaded on a register that the compiler knows about. */
922 /* #define PC_REGNUM */
924 /* Register to use for pushing function arguments. */
925 #define STACK_POINTER_REGNUM 1
927 /* Base register for access to local variables of the function. */
928 #define HARD_FRAME_POINTER_REGNUM 31
930 /* Base register for access to local variables of the function. */
931 #define FRAME_POINTER_REGNUM 113
933 /* Value should be nonzero if functions must have frame pointers.
934 Zero means the frame pointer need not be set up (and parms
935 may be accessed via the stack pointer) in functions that seem suitable.
936 This is computed in `reload', in reload1.c. */
937 #define FRAME_POINTER_REQUIRED 0
939 /* Base register for access to arguments of the function. */
940 #define ARG_POINTER_REGNUM 67
942 /* Place to put static chain when calling a function that requires it. */
943 #define STATIC_CHAIN_REGNUM 11
945 /* Link register number. */
946 #define LINK_REGISTER_REGNUM 65
948 /* Count register number. */
949 #define COUNT_REGISTER_REGNUM 66
951 /* Define the classes of registers for register constraints in the
952 machine description. Also define ranges of constants.
954 One of the classes must always be named ALL_REGS and include all hard regs.
955 If there is more than one class, another class must be named NO_REGS
956 and contain no registers.
958 The name GENERAL_REGS must be the name of a class (or an alias for
959 another name such as ALL_REGS). This is the class of registers
960 that is allowed by "g" or "r" in a register constraint.
961 Also, registers outside this class are allocated only when
962 instructions express preferences for them.
964 The classes must be numbered in nondecreasing order; that is,
965 a larger-numbered class must never be contained completely
966 in a smaller-numbered class.
968 For any two classes, it is very desirable that there be another
969 class that represents their union. */
971 /* The RS/6000 has three types of registers, fixed-point, floating-point,
972 and condition registers, plus three special registers, MQ, CTR, and the
973 link register. AltiVec adds a vector register class.
975 However, r0 is special in that it cannot be used as a base register.
976 So make a class for registers valid as base registers.
978 Also, cr0 is the only condition code register that can be used in
979 arithmetic insns, so make a separate class for it. */
981 enum reg_class
983 NO_REGS,
984 BASE_REGS,
985 GENERAL_REGS,
986 FLOAT_REGS,
987 ALTIVEC_REGS,
988 VRSAVE_REGS,
989 VSCR_REGS,
990 SPE_ACC_REGS,
991 SPEFSCR_REGS,
992 NON_SPECIAL_REGS,
993 MQ_REGS,
994 LINK_REGS,
995 CTR_REGS,
996 LINK_OR_CTR_REGS,
997 SPECIAL_REGS,
998 SPEC_OR_GEN_REGS,
999 CR0_REGS,
1000 CR_REGS,
1001 NON_FLOAT_REGS,
1002 XER_REGS,
1003 ALL_REGS,
1004 LIM_REG_CLASSES
1007 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1009 /* Give names of register classes as strings for dump file. */
1011 #define REG_CLASS_NAMES \
1013 "NO_REGS", \
1014 "BASE_REGS", \
1015 "GENERAL_REGS", \
1016 "FLOAT_REGS", \
1017 "ALTIVEC_REGS", \
1018 "VRSAVE_REGS", \
1019 "VSCR_REGS", \
1020 "SPE_ACC_REGS", \
1021 "SPEFSCR_REGS", \
1022 "NON_SPECIAL_REGS", \
1023 "MQ_REGS", \
1024 "LINK_REGS", \
1025 "CTR_REGS", \
1026 "LINK_OR_CTR_REGS", \
1027 "SPECIAL_REGS", \
1028 "SPEC_OR_GEN_REGS", \
1029 "CR0_REGS", \
1030 "CR_REGS", \
1031 "NON_FLOAT_REGS", \
1032 "XER_REGS", \
1033 "ALL_REGS" \
1036 /* Define which registers fit in which classes.
1037 This is an initializer for a vector of HARD_REG_SET
1038 of length N_REG_CLASSES. */
1040 #define REG_CLASS_CONTENTS \
1042 { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
1043 { 0xfffffffe, 0x00000000, 0x00000008, 0x00020000 }, /* BASE_REGS */ \
1044 { 0xffffffff, 0x00000000, 0x00000008, 0x00020000 }, /* GENERAL_REGS */ \
1045 { 0x00000000, 0xffffffff, 0x00000000, 0x00000000 }, /* FLOAT_REGS */ \
1046 { 0x00000000, 0x00000000, 0xffffe000, 0x00001fff }, /* ALTIVEC_REGS */ \
1047 { 0x00000000, 0x00000000, 0x00000000, 0x00002000 }, /* VRSAVE_REGS */ \
1048 { 0x00000000, 0x00000000, 0x00000000, 0x00004000 }, /* VSCR_REGS */ \
1049 { 0x00000000, 0x00000000, 0x00000000, 0x00008000 }, /* SPE_ACC_REGS */ \
1050 { 0x00000000, 0x00000000, 0x00000000, 0x00010000 }, /* SPEFSCR_REGS */ \
1051 { 0xffffffff, 0xffffffff, 0x00000008, 0x00020000 }, /* NON_SPECIAL_REGS */ \
1052 { 0x00000000, 0x00000000, 0x00000001, 0x00000000 }, /* MQ_REGS */ \
1053 { 0x00000000, 0x00000000, 0x00000002, 0x00000000 }, /* LINK_REGS */ \
1054 { 0x00000000, 0x00000000, 0x00000004, 0x00000000 }, /* CTR_REGS */ \
1055 { 0x00000000, 0x00000000, 0x00000006, 0x00000000 }, /* LINK_OR_CTR_REGS */ \
1056 { 0x00000000, 0x00000000, 0x00000007, 0x00002000 }, /* SPECIAL_REGS */ \
1057 { 0xffffffff, 0x00000000, 0x0000000f, 0x00022000 }, /* SPEC_OR_GEN_REGS */ \
1058 { 0x00000000, 0x00000000, 0x00000010, 0x00000000 }, /* CR0_REGS */ \
1059 { 0x00000000, 0x00000000, 0x00000ff0, 0x00000000 }, /* CR_REGS */ \
1060 { 0xffffffff, 0x00000000, 0x0000efff, 0x00020000 }, /* NON_FLOAT_REGS */ \
1061 { 0x00000000, 0x00000000, 0x00001000, 0x00000000 }, /* XER_REGS */ \
1062 { 0xffffffff, 0xffffffff, 0xffffffff, 0x0003ffff } /* ALL_REGS */ \
1065 /* The same information, inverted:
1066 Return the class number of the smallest class containing
1067 reg number REGNO. This could be a conditional expression
1068 or could index an array. */
1070 #define REGNO_REG_CLASS(REGNO) \
1071 ((REGNO) == 0 ? GENERAL_REGS \
1072 : (REGNO) < 32 ? BASE_REGS \
1073 : FP_REGNO_P (REGNO) ? FLOAT_REGS \
1074 : ALTIVEC_REGNO_P (REGNO) ? ALTIVEC_REGS \
1075 : (REGNO) == CR0_REGNO ? CR0_REGS \
1076 : CR_REGNO_P (REGNO) ? CR_REGS \
1077 : (REGNO) == MQ_REGNO ? MQ_REGS \
1078 : (REGNO) == LINK_REGISTER_REGNUM ? LINK_REGS \
1079 : (REGNO) == COUNT_REGISTER_REGNUM ? CTR_REGS \
1080 : (REGNO) == ARG_POINTER_REGNUM ? BASE_REGS \
1081 : (REGNO) == XER_REGNO ? XER_REGS \
1082 : (REGNO) == VRSAVE_REGNO ? VRSAVE_REGS \
1083 : (REGNO) == VSCR_REGNO ? VRSAVE_REGS \
1084 : (REGNO) == SPE_ACC_REGNO ? SPE_ACC_REGS \
1085 : (REGNO) == SPEFSCR_REGNO ? SPEFSCR_REGS \
1086 : (REGNO) == FRAME_POINTER_REGNUM ? BASE_REGS \
1087 : NO_REGS)
1089 /* The class value for index registers, and the one for base regs. */
1090 #define INDEX_REG_CLASS GENERAL_REGS
1091 #define BASE_REG_CLASS BASE_REGS
1093 /* Given an rtx X being reloaded into a reg required to be
1094 in class CLASS, return the class of reg to actually use.
1095 In general this is just CLASS; but on some machines
1096 in some cases it is preferable to use a more restrictive class.
1098 On the RS/6000, we have to return NO_REGS when we want to reload a
1099 floating-point CONST_DOUBLE to force it to be copied to memory.
1101 We also don't want to reload integer values into floating-point
1102 registers if we can at all help it. In fact, this can
1103 cause reload to die, if it tries to generate a reload of CTR
1104 into a FP register and discovers it doesn't have the memory location
1105 required.
1107 ??? Would it be a good idea to have reload do the converse, that is
1108 try to reload floating modes into FP registers if possible?
1111 #define PREFERRED_RELOAD_CLASS(X,CLASS) \
1112 ((CONSTANT_P (X) \
1113 && reg_classes_intersect_p ((CLASS), FLOAT_REGS)) \
1114 ? NO_REGS \
1115 : (GET_MODE_CLASS (GET_MODE (X)) == MODE_INT \
1116 && (CLASS) == NON_SPECIAL_REGS) \
1117 ? GENERAL_REGS \
1118 : (CLASS))
1120 /* Return the register class of a scratch register needed to copy IN into
1121 or out of a register in CLASS in MODE. If it can be done directly,
1122 NO_REGS is returned. */
1124 #define SECONDARY_RELOAD_CLASS(CLASS,MODE,IN) \
1125 rs6000_secondary_reload_class (CLASS, MODE, IN)
1127 /* If we are copying between FP or AltiVec registers and anything
1128 else, we need a memory location. The exception is when we are
1129 targeting ppc64 and the move to/from fpr to gpr instructions
1130 are available.*/
1132 #define SECONDARY_MEMORY_NEEDED(CLASS1,CLASS2,MODE) \
1133 ((CLASS1) != (CLASS2) && (((CLASS1) == FLOAT_REGS \
1134 && (!TARGET_MFPGPR || !TARGET_POWERPC64 \
1135 || ((MODE != DFmode) && (MODE != DImode)))) \
1136 || ((CLASS2) == FLOAT_REGS \
1137 && (!TARGET_MFPGPR || !TARGET_POWERPC64 \
1138 || ((MODE != DFmode) && (MODE != DImode)))) \
1139 || (CLASS1) == ALTIVEC_REGS \
1140 || (CLASS2) == ALTIVEC_REGS))
1142 /* Return the maximum number of consecutive registers
1143 needed to represent mode MODE in a register of class CLASS.
1145 On RS/6000, this is the size of MODE in words,
1146 except in the FP regs, where a single reg is enough for two words. */
1147 #define CLASS_MAX_NREGS(CLASS, MODE) \
1148 (((CLASS) == FLOAT_REGS) \
1149 ? ((GET_MODE_SIZE (MODE) + UNITS_PER_FP_WORD - 1) / UNITS_PER_FP_WORD) \
1150 : (TARGET_E500_DOUBLE && (CLASS) == GENERAL_REGS && (MODE) == DFmode) \
1151 ? 1 \
1152 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
1154 /* Return nonzero if for CLASS a mode change from FROM to TO is invalid. */
1156 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1157 (GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
1158 ? ((GET_MODE_SIZE (FROM) < 8 || GET_MODE_SIZE (TO) < 8 \
1159 || TARGET_IEEEQUAD) \
1160 && reg_classes_intersect_p (FLOAT_REGS, CLASS)) \
1161 : (((TARGET_E500_DOUBLE \
1162 && ((((TO) == DFmode) + ((FROM) == DFmode)) == 1 \
1163 || (((TO) == DImode) + ((FROM) == DImode)) == 1)) \
1164 || (TARGET_SPE \
1165 && (SPE_VECTOR_MODE (FROM) + SPE_VECTOR_MODE (TO)) == 1)) \
1166 && reg_classes_intersect_p (GENERAL_REGS, CLASS)))
1168 /* Stack layout; function entry, exit and calling. */
1170 /* Enumeration to give which calling sequence to use. */
1171 enum rs6000_abi {
1172 ABI_NONE,
1173 ABI_AIX, /* IBM's AIX */
1174 ABI_V4, /* System V.4/eabi */
1175 ABI_DARWIN /* Apple's Darwin (OS X kernel) */
1178 extern enum rs6000_abi rs6000_current_abi; /* available for use by subtarget */
1180 /* Define this if pushing a word on the stack
1181 makes the stack pointer a smaller address. */
1182 #define STACK_GROWS_DOWNWARD
1184 /* Offsets recorded in opcodes are a multiple of this alignment factor. */
1185 #define DWARF_CIE_DATA_ALIGNMENT (-((int) (TARGET_32BIT ? 4 : 8)))
1187 /* Define this to nonzero if the nominal address of the stack frame
1188 is at the high-address end of the local variables;
1189 that is, each additional local variable allocated
1190 goes at a more negative offset in the frame.
1192 On the RS/6000, we grow upwards, from the area after the outgoing
1193 arguments. */
1194 #define FRAME_GROWS_DOWNWARD (flag_stack_protect != 0)
1196 /* Size of the outgoing register save area */
1197 #define RS6000_REG_SAVE ((DEFAULT_ABI == ABI_AIX \
1198 || DEFAULT_ABI == ABI_DARWIN) \
1199 ? (TARGET_64BIT ? 64 : 32) \
1200 : 0)
1202 /* Size of the fixed area on the stack */
1203 #define RS6000_SAVE_AREA \
1204 (((DEFAULT_ABI == ABI_AIX || DEFAULT_ABI == ABI_DARWIN) ? 24 : 8) \
1205 << (TARGET_64BIT ? 1 : 0))
1207 /* MEM representing address to save the TOC register */
1208 #define RS6000_SAVE_TOC gen_rtx_MEM (Pmode, \
1209 plus_constant (stack_pointer_rtx, \
1210 (TARGET_32BIT ? 20 : 40)))
1212 /* Align an address */
1213 #define RS6000_ALIGN(n,a) (((n) + (a) - 1) & ~((a) - 1))
1215 /* Offset within stack frame to start allocating local variables at.
1216 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1217 first local allocated. Otherwise, it is the offset to the BEGINNING
1218 of the first local allocated.
1220 On the RS/6000, the frame pointer is the same as the stack pointer,
1221 except for dynamic allocations. So we start after the fixed area and
1222 outgoing parameter area. */
1224 #define STARTING_FRAME_OFFSET \
1225 (FRAME_GROWS_DOWNWARD \
1226 ? 0 \
1227 : (RS6000_ALIGN (current_function_outgoing_args_size, \
1228 TARGET_ALTIVEC ? 16 : 8) \
1229 + RS6000_SAVE_AREA))
1231 /* Offset from the stack pointer register to an item dynamically
1232 allocated on the stack, e.g., by `alloca'.
1234 The default value for this macro is `STACK_POINTER_OFFSET' plus the
1235 length of the outgoing arguments. The default is correct for most
1236 machines. See `function.c' for details. */
1237 #define STACK_DYNAMIC_OFFSET(FUNDECL) \
1238 (RS6000_ALIGN (current_function_outgoing_args_size, \
1239 TARGET_ALTIVEC ? 16 : 8) \
1240 + (STACK_POINTER_OFFSET))
1242 /* If we generate an insn to push BYTES bytes,
1243 this says how many the stack pointer really advances by.
1244 On RS/6000, don't define this because there are no push insns. */
1245 /* #define PUSH_ROUNDING(BYTES) */
1247 /* Offset of first parameter from the argument pointer register value.
1248 On the RS/6000, we define the argument pointer to the start of the fixed
1249 area. */
1250 #define FIRST_PARM_OFFSET(FNDECL) RS6000_SAVE_AREA
1252 /* Offset from the argument pointer register value to the top of
1253 stack. This is different from FIRST_PARM_OFFSET because of the
1254 register save area. */
1255 #define ARG_POINTER_CFA_OFFSET(FNDECL) 0
1257 /* Define this if stack space is still allocated for a parameter passed
1258 in a register. The value is the number of bytes allocated to this
1259 area. */
1260 #define REG_PARM_STACK_SPACE(FNDECL) RS6000_REG_SAVE
1262 /* Define this if the above stack space is to be considered part of the
1263 space allocated by the caller. */
1264 #define OUTGOING_REG_PARM_STACK_SPACE
1266 /* This is the difference between the logical top of stack and the actual sp.
1268 For the RS/6000, sp points past the fixed area. */
1269 #define STACK_POINTER_OFFSET RS6000_SAVE_AREA
1271 /* Define this if the maximum size of all the outgoing args is to be
1272 accumulated and pushed during the prologue. The amount can be
1273 found in the variable current_function_outgoing_args_size. */
1274 #define ACCUMULATE_OUTGOING_ARGS 1
1276 /* Value is the number of bytes of arguments automatically
1277 popped when returning from a subroutine call.
1278 FUNDECL is the declaration node of the function (as a tree),
1279 FUNTYPE is the data type of the function (as a tree),
1280 or for a library call it is an identifier node for the subroutine name.
1281 SIZE is the number of bytes of arguments passed on the stack. */
1283 #define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) 0
1285 /* Define how to find the value returned by a function.
1286 VALTYPE is the data type of the value (as a tree).
1287 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1288 otherwise, FUNC is 0. */
1290 #define FUNCTION_VALUE(VALTYPE, FUNC) rs6000_function_value ((VALTYPE), (FUNC))
1292 /* Define how to find the value returned by a library function
1293 assuming the value has mode MODE. */
1295 #define LIBCALL_VALUE(MODE) rs6000_libcall_value ((MODE))
1297 /* DRAFT_V4_STRUCT_RET defaults off. */
1298 #define DRAFT_V4_STRUCT_RET 0
1300 /* Let TARGET_RETURN_IN_MEMORY control what happens. */
1301 #define DEFAULT_PCC_STRUCT_RETURN 0
1303 /* Mode of stack savearea.
1304 FUNCTION is VOIDmode because calling convention maintains SP.
1305 BLOCK needs Pmode for SP.
1306 NONLOCAL needs twice Pmode to maintain both backchain and SP. */
1307 #define STACK_SAVEAREA_MODE(LEVEL) \
1308 (LEVEL == SAVE_FUNCTION ? VOIDmode \
1309 : LEVEL == SAVE_NONLOCAL ? (TARGET_32BIT ? DImode : TImode) : Pmode)
1311 /* Minimum and maximum general purpose registers used to hold arguments. */
1312 #define GP_ARG_MIN_REG 3
1313 #define GP_ARG_MAX_REG 10
1314 #define GP_ARG_NUM_REG (GP_ARG_MAX_REG - GP_ARG_MIN_REG + 1)
1316 /* Minimum and maximum floating point registers used to hold arguments. */
1317 #define FP_ARG_MIN_REG 33
1318 #define FP_ARG_AIX_MAX_REG 45
1319 #define FP_ARG_V4_MAX_REG 40
1320 #define FP_ARG_MAX_REG ((DEFAULT_ABI == ABI_AIX \
1321 || DEFAULT_ABI == ABI_DARWIN) \
1322 ? FP_ARG_AIX_MAX_REG : FP_ARG_V4_MAX_REG)
1323 #define FP_ARG_NUM_REG (FP_ARG_MAX_REG - FP_ARG_MIN_REG + 1)
1325 /* Minimum and maximum AltiVec registers used to hold arguments. */
1326 #define ALTIVEC_ARG_MIN_REG (FIRST_ALTIVEC_REGNO + 2)
1327 #define ALTIVEC_ARG_MAX_REG (ALTIVEC_ARG_MIN_REG + 11)
1328 #define ALTIVEC_ARG_NUM_REG (ALTIVEC_ARG_MAX_REG - ALTIVEC_ARG_MIN_REG + 1)
1330 /* Return registers */
1331 #define GP_ARG_RETURN GP_ARG_MIN_REG
1332 #define FP_ARG_RETURN FP_ARG_MIN_REG
1333 #define ALTIVEC_ARG_RETURN (FIRST_ALTIVEC_REGNO + 2)
1335 /* Flags for the call/call_value rtl operations set up by function_arg */
1336 #define CALL_NORMAL 0x00000000 /* no special processing */
1337 /* Bits in 0x00000001 are unused. */
1338 #define CALL_V4_CLEAR_FP_ARGS 0x00000002 /* V.4, no FP args passed */
1339 #define CALL_V4_SET_FP_ARGS 0x00000004 /* V.4, FP args were passed */
1340 #define CALL_LONG 0x00000008 /* always call indirect */
1341 #define CALL_LIBCALL 0x00000010 /* libcall */
1343 /* We don't have prologue and epilogue functions to save/restore
1344 everything for most ABIs. */
1345 #define WORLD_SAVE_P(INFO) 0
1347 /* 1 if N is a possible register number for a function value
1348 as seen by the caller.
1350 On RS/6000, this is r3, fp1, and v2 (for AltiVec). */
1351 #define FUNCTION_VALUE_REGNO_P(N) \
1352 ((N) == GP_ARG_RETURN \
1353 || ((N) == FP_ARG_RETURN && TARGET_HARD_FLOAT && TARGET_FPRS) \
1354 || ((N) == ALTIVEC_ARG_RETURN && TARGET_ALTIVEC && TARGET_ALTIVEC_ABI))
1356 /* 1 if N is a possible register number for function argument passing.
1357 On RS/6000, these are r3-r10 and fp1-fp13.
1358 On AltiVec, v2 - v13 are used for passing vectors. */
1359 #define FUNCTION_ARG_REGNO_P(N) \
1360 ((unsigned) (N) - GP_ARG_MIN_REG < GP_ARG_NUM_REG \
1361 || ((unsigned) (N) - ALTIVEC_ARG_MIN_REG < ALTIVEC_ARG_NUM_REG \
1362 && TARGET_ALTIVEC && TARGET_ALTIVEC_ABI) \
1363 || ((unsigned) (N) - FP_ARG_MIN_REG < FP_ARG_NUM_REG \
1364 && TARGET_HARD_FLOAT && TARGET_FPRS))
1366 /* Define a data type for recording info about an argument list
1367 during the scan of that argument list. This data type should
1368 hold all necessary information about the function itself
1369 and about the args processed so far, enough to enable macros
1370 such as FUNCTION_ARG to determine where the next arg should go.
1372 On the RS/6000, this is a structure. The first element is the number of
1373 total argument words, the second is used to store the next
1374 floating-point register number, and the third says how many more args we
1375 have prototype types for.
1377 For ABI_V4, we treat these slightly differently -- `sysv_gregno' is
1378 the next available GP register, `fregno' is the next available FP
1379 register, and `words' is the number of words used on the stack.
1381 The varargs/stdarg support requires that this structure's size
1382 be a multiple of sizeof(int). */
1384 typedef struct rs6000_args
1386 int words; /* # words used for passing GP registers */
1387 int fregno; /* next available FP register */
1388 int vregno; /* next available AltiVec register */
1389 int nargs_prototype; /* # args left in the current prototype */
1390 int prototype; /* Whether a prototype was defined */
1391 int stdarg; /* Whether function is a stdarg function. */
1392 int call_cookie; /* Do special things for this call */
1393 int sysv_gregno; /* next available GP register */
1394 int intoffset; /* running offset in struct (darwin64) */
1395 int use_stack; /* any part of struct on stack (darwin64) */
1396 int named; /* false for varargs params */
1397 } CUMULATIVE_ARGS;
1399 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1400 for a call to a function whose data type is FNTYPE.
1401 For a library call, FNTYPE is 0. */
1403 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
1404 init_cumulative_args (&CUM, FNTYPE, LIBNAME, FALSE, FALSE, N_NAMED_ARGS)
1406 /* Similar, but when scanning the definition of a procedure. We always
1407 set NARGS_PROTOTYPE large so we never return an EXPR_LIST. */
1409 #define INIT_CUMULATIVE_INCOMING_ARGS(CUM, FNTYPE, LIBNAME) \
1410 init_cumulative_args (&CUM, FNTYPE, LIBNAME, TRUE, FALSE, 1000)
1412 /* Like INIT_CUMULATIVE_ARGS' but only used for outgoing libcalls. */
1414 #define INIT_CUMULATIVE_LIBCALL_ARGS(CUM, MODE, LIBNAME) \
1415 init_cumulative_args (&CUM, NULL_TREE, LIBNAME, FALSE, TRUE, 0)
1417 /* Update the data in CUM to advance over an argument
1418 of mode MODE and data type TYPE.
1419 (TYPE is null for libcalls where that information may not be available.) */
1421 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1422 function_arg_advance (&CUM, MODE, TYPE, NAMED, 0)
1424 /* Determine where to put an argument to a function.
1425 Value is zero to push the argument on the stack,
1426 or a hard register in which to store the argument.
1428 MODE is the argument's machine mode.
1429 TYPE is the data type of the argument (as a tree).
1430 This is null for libcalls where that information may
1431 not be available.
1432 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1433 the preceding args and about the function being called.
1434 NAMED is nonzero if this argument is a named parameter
1435 (otherwise it is an extra parameter matching an ellipsis).
1437 On RS/6000 the first eight words of non-FP are normally in registers
1438 and the rest are pushed. The first 13 FP args are in registers.
1440 If this is floating-point and no prototype is specified, we use
1441 both an FP and integer register (or possibly FP reg and stack). Library
1442 functions (when TYPE is zero) always have the proper types for args,
1443 so we can pass the FP value just in one register. emit_library_function
1444 doesn't support EXPR_LIST anyway. */
1446 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1447 function_arg (&CUM, MODE, TYPE, NAMED)
1449 /* If defined, a C expression which determines whether, and in which
1450 direction, to pad out an argument with extra space. The value
1451 should be of type `enum direction': either `upward' to pad above
1452 the argument, `downward' to pad below, or `none' to inhibit
1453 padding. */
1455 #define FUNCTION_ARG_PADDING(MODE, TYPE) function_arg_padding (MODE, TYPE)
1457 /* If defined, a C expression that gives the alignment boundary, in bits,
1458 of an argument with the specified mode and type. If it is not defined,
1459 PARM_BOUNDARY is used for all arguments. */
1461 #define FUNCTION_ARG_BOUNDARY(MODE, TYPE) \
1462 function_arg_boundary (MODE, TYPE)
1464 /* Implement `va_start' for varargs and stdarg. */
1465 #define EXPAND_BUILTIN_VA_START(valist, nextarg) \
1466 rs6000_va_start (valist, nextarg)
1468 #define PAD_VARARGS_DOWN \
1469 (FUNCTION_ARG_PADDING (TYPE_MODE (type), type) == downward)
1471 /* Output assembler code to FILE to increment profiler label # LABELNO
1472 for profiling a function entry. */
1474 #define FUNCTION_PROFILER(FILE, LABELNO) \
1475 output_function_profiler ((FILE), (LABELNO));
1477 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1478 the stack pointer does not matter. No definition is equivalent to
1479 always zero.
1481 On the RS/6000, this is nonzero because we can restore the stack from
1482 its backpointer, which we maintain. */
1483 #define EXIT_IGNORE_STACK 1
1485 /* Define this macro as a C expression that is nonzero for registers
1486 that are used by the epilogue or the return' pattern. The stack
1487 and frame pointer registers are already be assumed to be used as
1488 needed. */
1490 #define EPILOGUE_USES(REGNO) \
1491 ((reload_completed && (REGNO) == LINK_REGISTER_REGNUM) \
1492 || (TARGET_ALTIVEC && (REGNO) == VRSAVE_REGNO) \
1493 || (current_function_calls_eh_return \
1494 && TARGET_AIX \
1495 && (REGNO) == 2))
1498 /* TRAMPOLINE_TEMPLATE deleted */
1500 /* Length in units of the trampoline for entering a nested function. */
1502 #define TRAMPOLINE_SIZE rs6000_trampoline_size ()
1504 /* Emit RTL insns to initialize the variable parts of a trampoline.
1505 FNADDR is an RTX for the address of the function's pure code.
1506 CXT is an RTX for the static chain value for the function. */
1508 #define INITIALIZE_TRAMPOLINE(ADDR, FNADDR, CXT) \
1509 rs6000_initialize_trampoline (ADDR, FNADDR, CXT)
1511 /* Definitions for __builtin_return_address and __builtin_frame_address.
1512 __builtin_return_address (0) should give link register (65), enable
1513 this. */
1514 /* This should be uncommented, so that the link register is used, but
1515 currently this would result in unmatched insns and spilling fixed
1516 registers so we'll leave it for another day. When these problems are
1517 taken care of one additional fetch will be necessary in RETURN_ADDR_RTX.
1518 (mrs) */
1519 /* #define RETURN_ADDR_IN_PREVIOUS_FRAME */
1521 /* Number of bytes into the frame return addresses can be found. See
1522 rs6000_stack_info in rs6000.c for more information on how the different
1523 abi's store the return address. */
1524 #define RETURN_ADDRESS_OFFSET \
1525 ((DEFAULT_ABI == ABI_AIX \
1526 || DEFAULT_ABI == ABI_DARWIN) ? (TARGET_32BIT ? 8 : 16) : \
1527 (DEFAULT_ABI == ABI_V4) ? 4 : \
1528 (internal_error ("RETURN_ADDRESS_OFFSET not supported"), 0))
1530 /* The current return address is in link register (65). The return address
1531 of anything farther back is accessed normally at an offset of 8 from the
1532 frame pointer. */
1533 #define RETURN_ADDR_RTX(COUNT, FRAME) \
1534 (rs6000_return_addr (COUNT, FRAME))
1537 /* Definitions for register eliminations.
1539 We have two registers that can be eliminated on the RS/6000. First, the
1540 frame pointer register can often be eliminated in favor of the stack
1541 pointer register. Secondly, the argument pointer register can always be
1542 eliminated; it is replaced with either the stack or frame pointer.
1544 In addition, we use the elimination mechanism to see if r30 is needed
1545 Initially we assume that it isn't. If it is, we spill it. This is done
1546 by making it an eliminable register. We replace it with itself so that
1547 if it isn't needed, then existing uses won't be modified. */
1549 /* This is an array of structures. Each structure initializes one pair
1550 of eliminable registers. The "from" register number is given first,
1551 followed by "to". Eliminations of the same "from" register are listed
1552 in order of preference. */
1553 #define ELIMINABLE_REGS \
1554 {{ HARD_FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1555 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1556 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
1557 { ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1558 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
1559 { RS6000_PIC_OFFSET_TABLE_REGNUM, RS6000_PIC_OFFSET_TABLE_REGNUM } }
1561 /* Given FROM and TO register numbers, say whether this elimination is allowed.
1562 Frame pointer elimination is automatically handled.
1564 For the RS/6000, if frame pointer elimination is being done, we would like
1565 to convert ap into fp, not sp.
1567 We need r30 if -mminimal-toc was specified, and there are constant pool
1568 references. */
1570 #define CAN_ELIMINATE(FROM, TO) \
1571 ((FROM) == ARG_POINTER_REGNUM && (TO) == STACK_POINTER_REGNUM \
1572 ? ! frame_pointer_needed \
1573 : (FROM) == RS6000_PIC_OFFSET_TABLE_REGNUM \
1574 ? ! TARGET_MINIMAL_TOC || TARGET_NO_TOC || get_pool_size () == 0 \
1575 : 1)
1577 /* Define the offset between two registers, one to be eliminated, and the other
1578 its replacement, at the start of a routine. */
1579 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1580 ((OFFSET) = rs6000_initial_elimination_offset(FROM, TO))
1582 /* Addressing modes, and classification of registers for them. */
1584 #define HAVE_PRE_DECREMENT 1
1585 #define HAVE_PRE_INCREMENT 1
1587 /* Macros to check register numbers against specific register classes. */
1589 /* These assume that REGNO is a hard or pseudo reg number.
1590 They give nonzero only if REGNO is a hard reg of the suitable class
1591 or a pseudo reg currently allocated to a suitable hard reg.
1592 Since they use reg_renumber, they are safe only once reg_renumber
1593 has been allocated, which happens in local-alloc.c. */
1595 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1596 ((REGNO) < FIRST_PSEUDO_REGISTER \
1597 ? (REGNO) <= 31 || (REGNO) == 67 \
1598 || (REGNO) == FRAME_POINTER_REGNUM \
1599 : (reg_renumber[REGNO] >= 0 \
1600 && (reg_renumber[REGNO] <= 31 || reg_renumber[REGNO] == 67 \
1601 || reg_renumber[REGNO] == FRAME_POINTER_REGNUM)))
1603 #define REGNO_OK_FOR_BASE_P(REGNO) \
1604 ((REGNO) < FIRST_PSEUDO_REGISTER \
1605 ? ((REGNO) > 0 && (REGNO) <= 31) || (REGNO) == 67 \
1606 || (REGNO) == FRAME_POINTER_REGNUM \
1607 : (reg_renumber[REGNO] > 0 \
1608 && (reg_renumber[REGNO] <= 31 || reg_renumber[REGNO] == 67 \
1609 || reg_renumber[REGNO] == FRAME_POINTER_REGNUM)))
1611 /* Maximum number of registers that can appear in a valid memory address. */
1613 #define MAX_REGS_PER_ADDRESS 2
1615 /* Recognize any constant value that is a valid address. */
1617 #define CONSTANT_ADDRESS_P(X) \
1618 (GET_CODE (X) == LABEL_REF || GET_CODE (X) == SYMBOL_REF \
1619 || GET_CODE (X) == CONST_INT || GET_CODE (X) == CONST \
1620 || GET_CODE (X) == HIGH)
1622 /* Nonzero if the constant value X is a legitimate general operand.
1623 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE.
1625 On the RS/6000, all integer constants are acceptable, most won't be valid
1626 for particular insns, though. Only easy FP constants are
1627 acceptable. */
1629 #define LEGITIMATE_CONSTANT_P(X) \
1630 (((GET_CODE (X) != CONST_DOUBLE \
1631 && GET_CODE (X) != CONST_VECTOR) \
1632 || GET_MODE (X) == VOIDmode \
1633 || (TARGET_POWERPC64 && GET_MODE (X) == DImode) \
1634 || easy_fp_constant (X, GET_MODE (X)) \
1635 || easy_vector_constant (X, GET_MODE (X))) \
1636 && !rs6000_tls_referenced_p (X))
1638 #define EASY_VECTOR_15(n) ((n) >= -16 && (n) <= 15)
1639 #define EASY_VECTOR_15_ADD_SELF(n) (!EASY_VECTOR_15((n)) \
1640 && EASY_VECTOR_15((n) >> 1) \
1641 && ((n) & 1) == 0)
1643 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1644 and check its validity for a certain class.
1645 We have two alternate definitions for each of them.
1646 The usual definition accepts all pseudo regs; the other rejects
1647 them unless they have been allocated suitable hard regs.
1648 The symbol REG_OK_STRICT causes the latter definition to be used.
1650 Most source files want to accept pseudo regs in the hope that
1651 they will get allocated to the class that the insn wants them to be in.
1652 Source files for reload pass need to be strict.
1653 After reload, it makes no difference, since pseudo regs have
1654 been eliminated by then. */
1656 #ifdef REG_OK_STRICT
1657 # define REG_OK_STRICT_FLAG 1
1658 #else
1659 # define REG_OK_STRICT_FLAG 0
1660 #endif
1662 /* Nonzero if X is a hard reg that can be used as an index
1663 or if it is a pseudo reg in the non-strict case. */
1664 #define INT_REG_OK_FOR_INDEX_P(X, STRICT) \
1665 ((!(STRICT) && REGNO (X) >= FIRST_PSEUDO_REGISTER) \
1666 || REGNO_OK_FOR_INDEX_P (REGNO (X)))
1668 /* Nonzero if X is a hard reg that can be used as a base reg
1669 or if it is a pseudo reg in the non-strict case. */
1670 #define INT_REG_OK_FOR_BASE_P(X, STRICT) \
1671 ((!(STRICT) && REGNO (X) >= FIRST_PSEUDO_REGISTER) \
1672 || REGNO_OK_FOR_BASE_P (REGNO (X)))
1674 #define REG_OK_FOR_INDEX_P(X) INT_REG_OK_FOR_INDEX_P (X, REG_OK_STRICT_FLAG)
1675 #define REG_OK_FOR_BASE_P(X) INT_REG_OK_FOR_BASE_P (X, REG_OK_STRICT_FLAG)
1677 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1678 that is a valid memory address for an instruction.
1679 The MODE argument is the machine mode for the MEM expression
1680 that wants to use this address.
1682 On the RS/6000, there are four valid addresses: a SYMBOL_REF that
1683 refers to a constant pool entry of an address (or the sum of it
1684 plus a constant), a short (16-bit signed) constant plus a register,
1685 the sum of two registers, or a register indirect, possibly with an
1686 auto-increment. For DFmode and DImode with a constant plus register,
1687 we must ensure that both words are addressable or PowerPC64 with offset
1688 word aligned.
1690 For modes spanning multiple registers (DFmode in 32-bit GPRs,
1691 32-bit DImode, TImode), indexed addressing cannot be used because
1692 adjacent memory cells are accessed by adding word-sized offsets
1693 during assembly output. */
1695 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1696 { if (rs6000_legitimate_address (MODE, X, REG_OK_STRICT_FLAG)) \
1697 goto ADDR; \
1700 /* Try machine-dependent ways of modifying an illegitimate address
1701 to be legitimate. If we find one, return the new, valid address.
1702 This macro is used in only one place: `memory_address' in explow.c.
1704 OLDX is the address as it was before break_out_memory_refs was called.
1705 In some cases it is useful to look at this to decide what needs to be done.
1707 MODE and WIN are passed so that this macro can use
1708 GO_IF_LEGITIMATE_ADDRESS.
1710 It is always safe for this macro to do nothing. It exists to recognize
1711 opportunities to optimize the output.
1713 On RS/6000, first check for the sum of a register with a constant
1714 integer that is out of range. If so, generate code to add the
1715 constant with the low-order 16 bits masked to the register and force
1716 this result into another register (this can be done with `cau').
1717 Then generate an address of REG+(CONST&0xffff), allowing for the
1718 possibility of bit 16 being a one.
1720 Then check for the sum of a register and something not constant, try to
1721 load the other things into a register and return the sum. */
1723 #define LEGITIMIZE_ADDRESS(X,OLDX,MODE,WIN) \
1724 { rtx result = rs6000_legitimize_address (X, OLDX, MODE); \
1725 if (result != NULL_RTX) \
1727 (X) = result; \
1728 goto WIN; \
1732 /* Try a machine-dependent way of reloading an illegitimate address
1733 operand. If we find one, push the reload and jump to WIN. This
1734 macro is used in only one place: `find_reloads_address' in reload.c.
1736 Implemented on rs6000 by rs6000_legitimize_reload_address.
1737 Note that (X) is evaluated twice; this is safe in current usage. */
1739 #define LEGITIMIZE_RELOAD_ADDRESS(X,MODE,OPNUM,TYPE,IND_LEVELS,WIN) \
1740 do { \
1741 int win; \
1742 (X) = rs6000_legitimize_reload_address ((X), (MODE), (OPNUM), \
1743 (int)(TYPE), (IND_LEVELS), &win); \
1744 if ( win ) \
1745 goto WIN; \
1746 } while (0)
1748 /* Go to LABEL if ADDR (a legitimate address expression)
1749 has an effect that depends on the machine mode it is used for. */
1751 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL) \
1752 do { \
1753 if (rs6000_mode_dependent_address (ADDR)) \
1754 goto LABEL; \
1755 } while (0)
1757 /* The register number of the register used to address a table of
1758 static data addresses in memory. In some cases this register is
1759 defined by a processor's "application binary interface" (ABI).
1760 When this macro is defined, RTL is generated for this register
1761 once, as with the stack pointer and frame pointer registers. If
1762 this macro is not defined, it is up to the machine-dependent files
1763 to allocate such a register (if necessary). */
1765 #define RS6000_PIC_OFFSET_TABLE_REGNUM 30
1766 #define PIC_OFFSET_TABLE_REGNUM (flag_pic ? RS6000_PIC_OFFSET_TABLE_REGNUM : INVALID_REGNUM)
1768 #define TOC_REGISTER (TARGET_MINIMAL_TOC ? RS6000_PIC_OFFSET_TABLE_REGNUM : 2)
1770 /* Define this macro if the register defined by
1771 `PIC_OFFSET_TABLE_REGNUM' is clobbered by calls. Do not define
1772 this macro if `PIC_OFFSET_TABLE_REGNUM' is not defined. */
1774 /* #define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED */
1776 /* A C expression that is nonzero if X is a legitimate immediate
1777 operand on the target machine when generating position independent
1778 code. You can assume that X satisfies `CONSTANT_P', so you need
1779 not check this. You can also assume FLAG_PIC is true, so you need
1780 not check it either. You need not define this macro if all
1781 constants (including `SYMBOL_REF') can be immediate operands when
1782 generating position independent code. */
1784 /* #define LEGITIMATE_PIC_OPERAND_P (X) */
1786 /* Define this if some processing needs to be done immediately before
1787 emitting code for an insn. */
1789 /* #define FINAL_PRESCAN_INSN(INSN,OPERANDS,NOPERANDS) */
1791 /* Specify the machine mode that this machine uses
1792 for the index in the tablejump instruction. */
1793 #define CASE_VECTOR_MODE SImode
1795 /* Define as C expression which evaluates to nonzero if the tablejump
1796 instruction expects the table to contain offsets from the address of the
1797 table.
1798 Do not define this if the table should contain absolute addresses. */
1799 #define CASE_VECTOR_PC_RELATIVE 1
1801 /* Define this as 1 if `char' should by default be signed; else as 0. */
1802 #define DEFAULT_SIGNED_CHAR 0
1804 /* This flag, if defined, says the same insns that convert to a signed fixnum
1805 also convert validly to an unsigned one. */
1807 /* #define FIXUNS_TRUNC_LIKE_FIX_TRUNC */
1809 /* An integer expression for the size in bits of the largest integer machine
1810 mode that should actually be used. */
1812 /* Allow pairs of registers to be used, which is the intent of the default. */
1813 #define MAX_FIXED_MODE_SIZE GET_MODE_BITSIZE (TARGET_POWERPC64 ? TImode : DImode)
1815 /* Max number of bytes we can move from memory to memory
1816 in one reasonably fast instruction. */
1817 #define MOVE_MAX (! TARGET_POWERPC64 ? 4 : 8)
1818 #define MAX_MOVE_MAX 8
1820 /* Nonzero if access to memory by bytes is no faster than for words.
1821 Also nonzero if doing byte operations (specifically shifts) in registers
1822 is undesirable. */
1823 #define SLOW_BYTE_ACCESS 1
1825 /* Define if operations between registers always perform the operation
1826 on the full register even if a narrower mode is specified. */
1827 #define WORD_REGISTER_OPERATIONS
1829 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1830 will either zero-extend or sign-extend. The value of this macro should
1831 be the code that says which one of the two operations is implicitly
1832 done, UNKNOWN if none. */
1833 #define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
1835 /* Define if loading short immediate values into registers sign extends. */
1836 #define SHORT_IMMEDIATES_SIGN_EXTEND
1838 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1839 is done just by pretending it is already truncated. */
1840 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1842 /* The cntlzw and cntlzd instructions return 32 and 64 for input of zero. */
1843 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
1844 ((VALUE) = ((MODE) == SImode ? 32 : 64))
1846 /* The CTZ patterns return -1 for input of zero. */
1847 #define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = -1)
1849 /* Specify the machine mode that pointers have.
1850 After generation of rtl, the compiler makes no further distinction
1851 between pointers and any other objects of this machine mode. */
1852 #define Pmode (TARGET_32BIT ? SImode : DImode)
1854 /* Supply definition of STACK_SIZE_MODE for allocate_dynamic_stack_space. */
1855 #define STACK_SIZE_MODE (TARGET_32BIT ? SImode : DImode)
1857 /* Mode of a function address in a call instruction (for indexing purposes).
1858 Doesn't matter on RS/6000. */
1859 #define FUNCTION_MODE SImode
1861 /* Define this if addresses of constant functions
1862 shouldn't be put through pseudo regs where they can be cse'd.
1863 Desirable on machines where ordinary constants are expensive
1864 but a CALL with constant address is cheap. */
1865 #define NO_FUNCTION_CSE
1867 /* Define this to be nonzero if shift instructions ignore all but the low-order
1868 few bits.
1870 The sle and sre instructions which allow SHIFT_COUNT_TRUNCATED
1871 have been dropped from the PowerPC architecture. */
1873 #define SHIFT_COUNT_TRUNCATED (TARGET_POWER ? 1 : 0)
1875 /* Adjust the length of an INSN. LENGTH is the currently-computed length and
1876 should be adjusted to reflect any required changes. This macro is used when
1877 there is some systematic length adjustment required that would be difficult
1878 to express in the length attribute. */
1880 /* #define ADJUST_INSN_LENGTH(X,LENGTH) */
1882 /* Given a comparison code (EQ, NE, etc.) and the first operand of a
1883 COMPARE, return the mode to be used for the comparison. For
1884 floating-point, CCFPmode should be used. CCUNSmode should be used
1885 for unsigned comparisons. CCEQmode should be used when we are
1886 doing an inequality comparison on the result of a
1887 comparison. CCmode should be used in all other cases. */
1889 #define SELECT_CC_MODE(OP,X,Y) \
1890 (SCALAR_FLOAT_MODE_P (GET_MODE (X)) ? CCFPmode \
1891 : (OP) == GTU || (OP) == LTU || (OP) == GEU || (OP) == LEU ? CCUNSmode \
1892 : (((OP) == EQ || (OP) == NE) && COMPARISON_P (X) \
1893 ? CCEQmode : CCmode))
1895 /* Can the condition code MODE be safely reversed? This is safe in
1896 all cases on this port, because at present it doesn't use the
1897 trapping FP comparisons (fcmpo). */
1898 #define REVERSIBLE_CC_MODE(MODE) 1
1900 /* Given a condition code and a mode, return the inverse condition. */
1901 #define REVERSE_CONDITION(CODE, MODE) rs6000_reverse_condition (MODE, CODE)
1903 /* Define the information needed to generate branch and scc insns. This is
1904 stored from the compare operation. */
1906 extern GTY(()) rtx rs6000_compare_op0;
1907 extern GTY(()) rtx rs6000_compare_op1;
1908 extern int rs6000_compare_fp_p;
1910 /* Control the assembler format that we output. */
1912 /* A C string constant describing how to begin a comment in the target
1913 assembler language. The compiler assumes that the comment will end at
1914 the end of the line. */
1915 #define ASM_COMMENT_START " #"
1917 /* Flag to say the TOC is initialized */
1918 extern int toc_initialized;
1920 /* Macro to output a special constant pool entry. Go to WIN if we output
1921 it. Otherwise, it is written the usual way.
1923 On the RS/6000, toc entries are handled this way. */
1925 #define ASM_OUTPUT_SPECIAL_POOL_ENTRY(FILE, X, MODE, ALIGN, LABELNO, WIN) \
1926 { if (ASM_OUTPUT_SPECIAL_POOL_ENTRY_P (X, MODE)) \
1928 output_toc (FILE, X, LABELNO, MODE); \
1929 goto WIN; \
1933 #ifdef HAVE_GAS_WEAK
1934 #define RS6000_WEAK 1
1935 #else
1936 #define RS6000_WEAK 0
1937 #endif
1939 #if RS6000_WEAK
1940 /* Used in lieu of ASM_WEAKEN_LABEL. */
1941 #define ASM_WEAKEN_DECL(FILE, DECL, NAME, VAL) \
1942 do \
1944 fputs ("\t.weak\t", (FILE)); \
1945 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
1946 if ((DECL) && TREE_CODE (DECL) == FUNCTION_DECL \
1947 && DEFAULT_ABI == ABI_AIX && DOT_SYMBOLS) \
1949 if (TARGET_XCOFF) \
1950 fputs ("[DS]", (FILE)); \
1951 fputs ("\n\t.weak\t.", (FILE)); \
1952 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
1954 fputc ('\n', (FILE)); \
1955 if (VAL) \
1957 ASM_OUTPUT_DEF ((FILE), (NAME), (VAL)); \
1958 if ((DECL) && TREE_CODE (DECL) == FUNCTION_DECL \
1959 && DEFAULT_ABI == ABI_AIX && DOT_SYMBOLS) \
1961 fputs ("\t.set\t.", (FILE)); \
1962 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
1963 fputs (",.", (FILE)); \
1964 RS6000_OUTPUT_BASENAME ((FILE), (VAL)); \
1965 fputc ('\n', (FILE)); \
1969 while (0)
1970 #endif
1972 #if HAVE_GAS_WEAKREF
1973 #define ASM_OUTPUT_WEAKREF(FILE, DECL, NAME, VALUE) \
1974 do \
1976 fputs ("\t.weakref\t", (FILE)); \
1977 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
1978 fputs (", ", (FILE)); \
1979 RS6000_OUTPUT_BASENAME ((FILE), (VALUE)); \
1980 if ((DECL) && TREE_CODE (DECL) == FUNCTION_DECL \
1981 && DEFAULT_ABI == ABI_AIX && DOT_SYMBOLS) \
1983 fputs ("\n\t.weakref\t.", (FILE)); \
1984 RS6000_OUTPUT_BASENAME ((FILE), (NAME)); \
1985 fputs (", .", (FILE)); \
1986 RS6000_OUTPUT_BASENAME ((FILE), (VALUE)); \
1988 fputc ('\n', (FILE)); \
1989 } while (0)
1990 #endif
1992 /* This implements the `alias' attribute. */
1993 #undef ASM_OUTPUT_DEF_FROM_DECLS
1994 #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL, TARGET) \
1995 do \
1997 const char *alias = XSTR (XEXP (DECL_RTL (DECL), 0), 0); \
1998 const char *name = IDENTIFIER_POINTER (TARGET); \
1999 if (TREE_CODE (DECL) == FUNCTION_DECL \
2000 && DEFAULT_ABI == ABI_AIX && DOT_SYMBOLS) \
2002 if (TREE_PUBLIC (DECL)) \
2004 if (!RS6000_WEAK || !DECL_WEAK (DECL)) \
2006 fputs ("\t.globl\t.", FILE); \
2007 RS6000_OUTPUT_BASENAME (FILE, alias); \
2008 putc ('\n', FILE); \
2011 else if (TARGET_XCOFF) \
2013 fputs ("\t.lglobl\t.", FILE); \
2014 RS6000_OUTPUT_BASENAME (FILE, alias); \
2015 putc ('\n', FILE); \
2017 fputs ("\t.set\t.", FILE); \
2018 RS6000_OUTPUT_BASENAME (FILE, alias); \
2019 fputs (",.", FILE); \
2020 RS6000_OUTPUT_BASENAME (FILE, name); \
2021 fputc ('\n', FILE); \
2023 ASM_OUTPUT_DEF (FILE, alias, name); \
2025 while (0)
2027 #define TARGET_ASM_FILE_START rs6000_file_start
2029 /* Output to assembler file text saying following lines
2030 may contain character constants, extra white space, comments, etc. */
2032 #define ASM_APP_ON ""
2034 /* Output to assembler file text saying following lines
2035 no longer contain unusual constructs. */
2037 #define ASM_APP_OFF ""
2039 /* How to refer to registers in assembler output.
2040 This sequence is indexed by compiler's hard-register-number (see above). */
2042 extern char rs6000_reg_names[][8]; /* register names (0 vs. %r0). */
2044 #define REGISTER_NAMES \
2046 &rs6000_reg_names[ 0][0], /* r0 */ \
2047 &rs6000_reg_names[ 1][0], /* r1 */ \
2048 &rs6000_reg_names[ 2][0], /* r2 */ \
2049 &rs6000_reg_names[ 3][0], /* r3 */ \
2050 &rs6000_reg_names[ 4][0], /* r4 */ \
2051 &rs6000_reg_names[ 5][0], /* r5 */ \
2052 &rs6000_reg_names[ 6][0], /* r6 */ \
2053 &rs6000_reg_names[ 7][0], /* r7 */ \
2054 &rs6000_reg_names[ 8][0], /* r8 */ \
2055 &rs6000_reg_names[ 9][0], /* r9 */ \
2056 &rs6000_reg_names[10][0], /* r10 */ \
2057 &rs6000_reg_names[11][0], /* r11 */ \
2058 &rs6000_reg_names[12][0], /* r12 */ \
2059 &rs6000_reg_names[13][0], /* r13 */ \
2060 &rs6000_reg_names[14][0], /* r14 */ \
2061 &rs6000_reg_names[15][0], /* r15 */ \
2062 &rs6000_reg_names[16][0], /* r16 */ \
2063 &rs6000_reg_names[17][0], /* r17 */ \
2064 &rs6000_reg_names[18][0], /* r18 */ \
2065 &rs6000_reg_names[19][0], /* r19 */ \
2066 &rs6000_reg_names[20][0], /* r20 */ \
2067 &rs6000_reg_names[21][0], /* r21 */ \
2068 &rs6000_reg_names[22][0], /* r22 */ \
2069 &rs6000_reg_names[23][0], /* r23 */ \
2070 &rs6000_reg_names[24][0], /* r24 */ \
2071 &rs6000_reg_names[25][0], /* r25 */ \
2072 &rs6000_reg_names[26][0], /* r26 */ \
2073 &rs6000_reg_names[27][0], /* r27 */ \
2074 &rs6000_reg_names[28][0], /* r28 */ \
2075 &rs6000_reg_names[29][0], /* r29 */ \
2076 &rs6000_reg_names[30][0], /* r30 */ \
2077 &rs6000_reg_names[31][0], /* r31 */ \
2079 &rs6000_reg_names[32][0], /* fr0 */ \
2080 &rs6000_reg_names[33][0], /* fr1 */ \
2081 &rs6000_reg_names[34][0], /* fr2 */ \
2082 &rs6000_reg_names[35][0], /* fr3 */ \
2083 &rs6000_reg_names[36][0], /* fr4 */ \
2084 &rs6000_reg_names[37][0], /* fr5 */ \
2085 &rs6000_reg_names[38][0], /* fr6 */ \
2086 &rs6000_reg_names[39][0], /* fr7 */ \
2087 &rs6000_reg_names[40][0], /* fr8 */ \
2088 &rs6000_reg_names[41][0], /* fr9 */ \
2089 &rs6000_reg_names[42][0], /* fr10 */ \
2090 &rs6000_reg_names[43][0], /* fr11 */ \
2091 &rs6000_reg_names[44][0], /* fr12 */ \
2092 &rs6000_reg_names[45][0], /* fr13 */ \
2093 &rs6000_reg_names[46][0], /* fr14 */ \
2094 &rs6000_reg_names[47][0], /* fr15 */ \
2095 &rs6000_reg_names[48][0], /* fr16 */ \
2096 &rs6000_reg_names[49][0], /* fr17 */ \
2097 &rs6000_reg_names[50][0], /* fr18 */ \
2098 &rs6000_reg_names[51][0], /* fr19 */ \
2099 &rs6000_reg_names[52][0], /* fr20 */ \
2100 &rs6000_reg_names[53][0], /* fr21 */ \
2101 &rs6000_reg_names[54][0], /* fr22 */ \
2102 &rs6000_reg_names[55][0], /* fr23 */ \
2103 &rs6000_reg_names[56][0], /* fr24 */ \
2104 &rs6000_reg_names[57][0], /* fr25 */ \
2105 &rs6000_reg_names[58][0], /* fr26 */ \
2106 &rs6000_reg_names[59][0], /* fr27 */ \
2107 &rs6000_reg_names[60][0], /* fr28 */ \
2108 &rs6000_reg_names[61][0], /* fr29 */ \
2109 &rs6000_reg_names[62][0], /* fr30 */ \
2110 &rs6000_reg_names[63][0], /* fr31 */ \
2112 &rs6000_reg_names[64][0], /* mq */ \
2113 &rs6000_reg_names[65][0], /* lr */ \
2114 &rs6000_reg_names[66][0], /* ctr */ \
2115 &rs6000_reg_names[67][0], /* ap */ \
2117 &rs6000_reg_names[68][0], /* cr0 */ \
2118 &rs6000_reg_names[69][0], /* cr1 */ \
2119 &rs6000_reg_names[70][0], /* cr2 */ \
2120 &rs6000_reg_names[71][0], /* cr3 */ \
2121 &rs6000_reg_names[72][0], /* cr4 */ \
2122 &rs6000_reg_names[73][0], /* cr5 */ \
2123 &rs6000_reg_names[74][0], /* cr6 */ \
2124 &rs6000_reg_names[75][0], /* cr7 */ \
2126 &rs6000_reg_names[76][0], /* xer */ \
2128 &rs6000_reg_names[77][0], /* v0 */ \
2129 &rs6000_reg_names[78][0], /* v1 */ \
2130 &rs6000_reg_names[79][0], /* v2 */ \
2131 &rs6000_reg_names[80][0], /* v3 */ \
2132 &rs6000_reg_names[81][0], /* v4 */ \
2133 &rs6000_reg_names[82][0], /* v5 */ \
2134 &rs6000_reg_names[83][0], /* v6 */ \
2135 &rs6000_reg_names[84][0], /* v7 */ \
2136 &rs6000_reg_names[85][0], /* v8 */ \
2137 &rs6000_reg_names[86][0], /* v9 */ \
2138 &rs6000_reg_names[87][0], /* v10 */ \
2139 &rs6000_reg_names[88][0], /* v11 */ \
2140 &rs6000_reg_names[89][0], /* v12 */ \
2141 &rs6000_reg_names[90][0], /* v13 */ \
2142 &rs6000_reg_names[91][0], /* v14 */ \
2143 &rs6000_reg_names[92][0], /* v15 */ \
2144 &rs6000_reg_names[93][0], /* v16 */ \
2145 &rs6000_reg_names[94][0], /* v17 */ \
2146 &rs6000_reg_names[95][0], /* v18 */ \
2147 &rs6000_reg_names[96][0], /* v19 */ \
2148 &rs6000_reg_names[97][0], /* v20 */ \
2149 &rs6000_reg_names[98][0], /* v21 */ \
2150 &rs6000_reg_names[99][0], /* v22 */ \
2151 &rs6000_reg_names[100][0], /* v23 */ \
2152 &rs6000_reg_names[101][0], /* v24 */ \
2153 &rs6000_reg_names[102][0], /* v25 */ \
2154 &rs6000_reg_names[103][0], /* v26 */ \
2155 &rs6000_reg_names[104][0], /* v27 */ \
2156 &rs6000_reg_names[105][0], /* v28 */ \
2157 &rs6000_reg_names[106][0], /* v29 */ \
2158 &rs6000_reg_names[107][0], /* v30 */ \
2159 &rs6000_reg_names[108][0], /* v31 */ \
2160 &rs6000_reg_names[109][0], /* vrsave */ \
2161 &rs6000_reg_names[110][0], /* vscr */ \
2162 &rs6000_reg_names[111][0], /* spe_acc */ \
2163 &rs6000_reg_names[112][0], /* spefscr */ \
2164 &rs6000_reg_names[113][0], /* sfp */ \
2167 /* Table of additional register names to use in user input. */
2169 #define ADDITIONAL_REGISTER_NAMES \
2170 {{"r0", 0}, {"r1", 1}, {"r2", 2}, {"r3", 3}, \
2171 {"r4", 4}, {"r5", 5}, {"r6", 6}, {"r7", 7}, \
2172 {"r8", 8}, {"r9", 9}, {"r10", 10}, {"r11", 11}, \
2173 {"r12", 12}, {"r13", 13}, {"r14", 14}, {"r15", 15}, \
2174 {"r16", 16}, {"r17", 17}, {"r18", 18}, {"r19", 19}, \
2175 {"r20", 20}, {"r21", 21}, {"r22", 22}, {"r23", 23}, \
2176 {"r24", 24}, {"r25", 25}, {"r26", 26}, {"r27", 27}, \
2177 {"r28", 28}, {"r29", 29}, {"r30", 30}, {"r31", 31}, \
2178 {"fr0", 32}, {"fr1", 33}, {"fr2", 34}, {"fr3", 35}, \
2179 {"fr4", 36}, {"fr5", 37}, {"fr6", 38}, {"fr7", 39}, \
2180 {"fr8", 40}, {"fr9", 41}, {"fr10", 42}, {"fr11", 43}, \
2181 {"fr12", 44}, {"fr13", 45}, {"fr14", 46}, {"fr15", 47}, \
2182 {"fr16", 48}, {"fr17", 49}, {"fr18", 50}, {"fr19", 51}, \
2183 {"fr20", 52}, {"fr21", 53}, {"fr22", 54}, {"fr23", 55}, \
2184 {"fr24", 56}, {"fr25", 57}, {"fr26", 58}, {"fr27", 59}, \
2185 {"fr28", 60}, {"fr29", 61}, {"fr30", 62}, {"fr31", 63}, \
2186 {"v0", 77}, {"v1", 78}, {"v2", 79}, {"v3", 80}, \
2187 {"v4", 81}, {"v5", 82}, {"v6", 83}, {"v7", 84}, \
2188 {"v8", 85}, {"v9", 86}, {"v10", 87}, {"v11", 88}, \
2189 {"v12", 89}, {"v13", 90}, {"v14", 91}, {"v15", 92}, \
2190 {"v16", 93}, {"v17", 94}, {"v18", 95}, {"v19", 96}, \
2191 {"v20", 97}, {"v21", 98}, {"v22", 99}, {"v23", 100}, \
2192 {"v24", 101},{"v25", 102},{"v26", 103},{"v27", 104}, \
2193 {"v28", 105},{"v29", 106},{"v30", 107},{"v31", 108}, \
2194 {"vrsave", 109}, {"vscr", 110}, \
2195 {"spe_acc", 111}, {"spefscr", 112}, \
2196 /* no additional names for: mq, lr, ctr, ap */ \
2197 {"cr0", 68}, {"cr1", 69}, {"cr2", 70}, {"cr3", 71}, \
2198 {"cr4", 72}, {"cr5", 73}, {"cr6", 74}, {"cr7", 75}, \
2199 {"cc", 68}, {"sp", 1}, {"toc", 2} }
2201 /* Text to write out after a CALL that may be replaced by glue code by
2202 the loader. This depends on the AIX version. */
2203 #define RS6000_CALL_GLUE "cror 31,31,31"
2205 /* This is how to output an element of a case-vector that is relative. */
2207 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
2208 do { char buf[100]; \
2209 fputs ("\t.long ", FILE); \
2210 ASM_GENERATE_INTERNAL_LABEL (buf, "L", VALUE); \
2211 assemble_name (FILE, buf); \
2212 putc ('-', FILE); \
2213 ASM_GENERATE_INTERNAL_LABEL (buf, "L", REL); \
2214 assemble_name (FILE, buf); \
2215 putc ('\n', FILE); \
2216 } while (0)
2218 /* This is how to output an assembler line
2219 that says to advance the location counter
2220 to a multiple of 2**LOG bytes. */
2222 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
2223 if ((LOG) != 0) \
2224 fprintf (FILE, "\t.align %d\n", (LOG))
2226 /* Pick up the return address upon entry to a procedure. Used for
2227 dwarf2 unwind information. This also enables the table driven
2228 mechanism. */
2230 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LINK_REGISTER_REGNUM)
2231 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LINK_REGISTER_REGNUM)
2233 /* Describe how we implement __builtin_eh_return. */
2234 #define EH_RETURN_DATA_REGNO(N) ((N) < 4 ? (N) + 3 : INVALID_REGNUM)
2235 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 10)
2237 /* Print operand X (an rtx) in assembler syntax to file FILE.
2238 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
2239 For `%' followed by punctuation, CODE is the punctuation and X is null. */
2241 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
2243 /* Define which CODE values are valid. */
2245 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
2246 ((CODE) == '.' || (CODE) == '&')
2248 /* Print a memory address as an operand to reference that memory location. */
2250 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) print_operand_address (FILE, ADDR)
2252 /* uncomment for disabling the corresponding default options */
2253 /* #define MACHINE_no_sched_interblock */
2254 /* #define MACHINE_no_sched_speculative */
2255 /* #define MACHINE_no_sched_speculative_load */
2257 /* General flags. */
2258 extern int flag_pic;
2259 extern int optimize;
2260 extern int flag_expensive_optimizations;
2261 extern int frame_pointer_needed;
2263 enum rs6000_builtins
2265 /* AltiVec builtins. */
2266 ALTIVEC_BUILTIN_ST_INTERNAL_4si,
2267 ALTIVEC_BUILTIN_LD_INTERNAL_4si,
2268 ALTIVEC_BUILTIN_ST_INTERNAL_8hi,
2269 ALTIVEC_BUILTIN_LD_INTERNAL_8hi,
2270 ALTIVEC_BUILTIN_ST_INTERNAL_16qi,
2271 ALTIVEC_BUILTIN_LD_INTERNAL_16qi,
2272 ALTIVEC_BUILTIN_ST_INTERNAL_4sf,
2273 ALTIVEC_BUILTIN_LD_INTERNAL_4sf,
2274 ALTIVEC_BUILTIN_VADDUBM,
2275 ALTIVEC_BUILTIN_VADDUHM,
2276 ALTIVEC_BUILTIN_VADDUWM,
2277 ALTIVEC_BUILTIN_VADDFP,
2278 ALTIVEC_BUILTIN_VADDCUW,
2279 ALTIVEC_BUILTIN_VADDUBS,
2280 ALTIVEC_BUILTIN_VADDSBS,
2281 ALTIVEC_BUILTIN_VADDUHS,
2282 ALTIVEC_BUILTIN_VADDSHS,
2283 ALTIVEC_BUILTIN_VADDUWS,
2284 ALTIVEC_BUILTIN_VADDSWS,
2285 ALTIVEC_BUILTIN_VAND,
2286 ALTIVEC_BUILTIN_VANDC,
2287 ALTIVEC_BUILTIN_VAVGUB,
2288 ALTIVEC_BUILTIN_VAVGSB,
2289 ALTIVEC_BUILTIN_VAVGUH,
2290 ALTIVEC_BUILTIN_VAVGSH,
2291 ALTIVEC_BUILTIN_VAVGUW,
2292 ALTIVEC_BUILTIN_VAVGSW,
2293 ALTIVEC_BUILTIN_VCFUX,
2294 ALTIVEC_BUILTIN_VCFSX,
2295 ALTIVEC_BUILTIN_VCTSXS,
2296 ALTIVEC_BUILTIN_VCTUXS,
2297 ALTIVEC_BUILTIN_VCMPBFP,
2298 ALTIVEC_BUILTIN_VCMPEQUB,
2299 ALTIVEC_BUILTIN_VCMPEQUH,
2300 ALTIVEC_BUILTIN_VCMPEQUW,
2301 ALTIVEC_BUILTIN_VCMPEQFP,
2302 ALTIVEC_BUILTIN_VCMPGEFP,
2303 ALTIVEC_BUILTIN_VCMPGTUB,
2304 ALTIVEC_BUILTIN_VCMPGTSB,
2305 ALTIVEC_BUILTIN_VCMPGTUH,
2306 ALTIVEC_BUILTIN_VCMPGTSH,
2307 ALTIVEC_BUILTIN_VCMPGTUW,
2308 ALTIVEC_BUILTIN_VCMPGTSW,
2309 ALTIVEC_BUILTIN_VCMPGTFP,
2310 ALTIVEC_BUILTIN_VEXPTEFP,
2311 ALTIVEC_BUILTIN_VLOGEFP,
2312 ALTIVEC_BUILTIN_VMADDFP,
2313 ALTIVEC_BUILTIN_VMAXUB,
2314 ALTIVEC_BUILTIN_VMAXSB,
2315 ALTIVEC_BUILTIN_VMAXUH,
2316 ALTIVEC_BUILTIN_VMAXSH,
2317 ALTIVEC_BUILTIN_VMAXUW,
2318 ALTIVEC_BUILTIN_VMAXSW,
2319 ALTIVEC_BUILTIN_VMAXFP,
2320 ALTIVEC_BUILTIN_VMHADDSHS,
2321 ALTIVEC_BUILTIN_VMHRADDSHS,
2322 ALTIVEC_BUILTIN_VMLADDUHM,
2323 ALTIVEC_BUILTIN_VMRGHB,
2324 ALTIVEC_BUILTIN_VMRGHH,
2325 ALTIVEC_BUILTIN_VMRGHW,
2326 ALTIVEC_BUILTIN_VMRGLB,
2327 ALTIVEC_BUILTIN_VMRGLH,
2328 ALTIVEC_BUILTIN_VMRGLW,
2329 ALTIVEC_BUILTIN_VMSUMUBM,
2330 ALTIVEC_BUILTIN_VMSUMMBM,
2331 ALTIVEC_BUILTIN_VMSUMUHM,
2332 ALTIVEC_BUILTIN_VMSUMSHM,
2333 ALTIVEC_BUILTIN_VMSUMUHS,
2334 ALTIVEC_BUILTIN_VMSUMSHS,
2335 ALTIVEC_BUILTIN_VMINUB,
2336 ALTIVEC_BUILTIN_VMINSB,
2337 ALTIVEC_BUILTIN_VMINUH,
2338 ALTIVEC_BUILTIN_VMINSH,
2339 ALTIVEC_BUILTIN_VMINUW,
2340 ALTIVEC_BUILTIN_VMINSW,
2341 ALTIVEC_BUILTIN_VMINFP,
2342 ALTIVEC_BUILTIN_VMULEUB,
2343 ALTIVEC_BUILTIN_VMULESB,
2344 ALTIVEC_BUILTIN_VMULEUH,
2345 ALTIVEC_BUILTIN_VMULESH,
2346 ALTIVEC_BUILTIN_VMULOUB,
2347 ALTIVEC_BUILTIN_VMULOSB,
2348 ALTIVEC_BUILTIN_VMULOUH,
2349 ALTIVEC_BUILTIN_VMULOSH,
2350 ALTIVEC_BUILTIN_VNMSUBFP,
2351 ALTIVEC_BUILTIN_VNOR,
2352 ALTIVEC_BUILTIN_VOR,
2353 ALTIVEC_BUILTIN_VSEL_4SI,
2354 ALTIVEC_BUILTIN_VSEL_4SF,
2355 ALTIVEC_BUILTIN_VSEL_8HI,
2356 ALTIVEC_BUILTIN_VSEL_16QI,
2357 ALTIVEC_BUILTIN_VPERM_4SI,
2358 ALTIVEC_BUILTIN_VPERM_4SF,
2359 ALTIVEC_BUILTIN_VPERM_8HI,
2360 ALTIVEC_BUILTIN_VPERM_16QI,
2361 ALTIVEC_BUILTIN_VPKUHUM,
2362 ALTIVEC_BUILTIN_VPKUWUM,
2363 ALTIVEC_BUILTIN_VPKPX,
2364 ALTIVEC_BUILTIN_VPKUHSS,
2365 ALTIVEC_BUILTIN_VPKSHSS,
2366 ALTIVEC_BUILTIN_VPKUWSS,
2367 ALTIVEC_BUILTIN_VPKSWSS,
2368 ALTIVEC_BUILTIN_VPKUHUS,
2369 ALTIVEC_BUILTIN_VPKSHUS,
2370 ALTIVEC_BUILTIN_VPKUWUS,
2371 ALTIVEC_BUILTIN_VPKSWUS,
2372 ALTIVEC_BUILTIN_VREFP,
2373 ALTIVEC_BUILTIN_VRFIM,
2374 ALTIVEC_BUILTIN_VRFIN,
2375 ALTIVEC_BUILTIN_VRFIP,
2376 ALTIVEC_BUILTIN_VRFIZ,
2377 ALTIVEC_BUILTIN_VRLB,
2378 ALTIVEC_BUILTIN_VRLH,
2379 ALTIVEC_BUILTIN_VRLW,
2380 ALTIVEC_BUILTIN_VRSQRTEFP,
2381 ALTIVEC_BUILTIN_VSLB,
2382 ALTIVEC_BUILTIN_VSLH,
2383 ALTIVEC_BUILTIN_VSLW,
2384 ALTIVEC_BUILTIN_VSL,
2385 ALTIVEC_BUILTIN_VSLO,
2386 ALTIVEC_BUILTIN_VSPLTB,
2387 ALTIVEC_BUILTIN_VSPLTH,
2388 ALTIVEC_BUILTIN_VSPLTW,
2389 ALTIVEC_BUILTIN_VSPLTISB,
2390 ALTIVEC_BUILTIN_VSPLTISH,
2391 ALTIVEC_BUILTIN_VSPLTISW,
2392 ALTIVEC_BUILTIN_VSRB,
2393 ALTIVEC_BUILTIN_VSRH,
2394 ALTIVEC_BUILTIN_VSRW,
2395 ALTIVEC_BUILTIN_VSRAB,
2396 ALTIVEC_BUILTIN_VSRAH,
2397 ALTIVEC_BUILTIN_VSRAW,
2398 ALTIVEC_BUILTIN_VSR,
2399 ALTIVEC_BUILTIN_VSRO,
2400 ALTIVEC_BUILTIN_VSUBUBM,
2401 ALTIVEC_BUILTIN_VSUBUHM,
2402 ALTIVEC_BUILTIN_VSUBUWM,
2403 ALTIVEC_BUILTIN_VSUBFP,
2404 ALTIVEC_BUILTIN_VSUBCUW,
2405 ALTIVEC_BUILTIN_VSUBUBS,
2406 ALTIVEC_BUILTIN_VSUBSBS,
2407 ALTIVEC_BUILTIN_VSUBUHS,
2408 ALTIVEC_BUILTIN_VSUBSHS,
2409 ALTIVEC_BUILTIN_VSUBUWS,
2410 ALTIVEC_BUILTIN_VSUBSWS,
2411 ALTIVEC_BUILTIN_VSUM4UBS,
2412 ALTIVEC_BUILTIN_VSUM4SBS,
2413 ALTIVEC_BUILTIN_VSUM4SHS,
2414 ALTIVEC_BUILTIN_VSUM2SWS,
2415 ALTIVEC_BUILTIN_VSUMSWS,
2416 ALTIVEC_BUILTIN_VXOR,
2417 ALTIVEC_BUILTIN_VSLDOI_16QI,
2418 ALTIVEC_BUILTIN_VSLDOI_8HI,
2419 ALTIVEC_BUILTIN_VSLDOI_4SI,
2420 ALTIVEC_BUILTIN_VSLDOI_4SF,
2421 ALTIVEC_BUILTIN_VUPKHSB,
2422 ALTIVEC_BUILTIN_VUPKHPX,
2423 ALTIVEC_BUILTIN_VUPKHSH,
2424 ALTIVEC_BUILTIN_VUPKLSB,
2425 ALTIVEC_BUILTIN_VUPKLPX,
2426 ALTIVEC_BUILTIN_VUPKLSH,
2427 ALTIVEC_BUILTIN_MTVSCR,
2428 ALTIVEC_BUILTIN_MFVSCR,
2429 ALTIVEC_BUILTIN_DSSALL,
2430 ALTIVEC_BUILTIN_DSS,
2431 ALTIVEC_BUILTIN_LVSL,
2432 ALTIVEC_BUILTIN_LVSR,
2433 ALTIVEC_BUILTIN_DSTT,
2434 ALTIVEC_BUILTIN_DSTST,
2435 ALTIVEC_BUILTIN_DSTSTT,
2436 ALTIVEC_BUILTIN_DST,
2437 ALTIVEC_BUILTIN_LVEBX,
2438 ALTIVEC_BUILTIN_LVEHX,
2439 ALTIVEC_BUILTIN_LVEWX,
2440 ALTIVEC_BUILTIN_LVXL,
2441 ALTIVEC_BUILTIN_LVX,
2442 ALTIVEC_BUILTIN_STVX,
2443 ALTIVEC_BUILTIN_STVEBX,
2444 ALTIVEC_BUILTIN_STVEHX,
2445 ALTIVEC_BUILTIN_STVEWX,
2446 ALTIVEC_BUILTIN_STVXL,
2447 ALTIVEC_BUILTIN_VCMPBFP_P,
2448 ALTIVEC_BUILTIN_VCMPEQFP_P,
2449 ALTIVEC_BUILTIN_VCMPEQUB_P,
2450 ALTIVEC_BUILTIN_VCMPEQUH_P,
2451 ALTIVEC_BUILTIN_VCMPEQUW_P,
2452 ALTIVEC_BUILTIN_VCMPGEFP_P,
2453 ALTIVEC_BUILTIN_VCMPGTFP_P,
2454 ALTIVEC_BUILTIN_VCMPGTSB_P,
2455 ALTIVEC_BUILTIN_VCMPGTSH_P,
2456 ALTIVEC_BUILTIN_VCMPGTSW_P,
2457 ALTIVEC_BUILTIN_VCMPGTUB_P,
2458 ALTIVEC_BUILTIN_VCMPGTUH_P,
2459 ALTIVEC_BUILTIN_VCMPGTUW_P,
2460 ALTIVEC_BUILTIN_ABSS_V4SI,
2461 ALTIVEC_BUILTIN_ABSS_V8HI,
2462 ALTIVEC_BUILTIN_ABSS_V16QI,
2463 ALTIVEC_BUILTIN_ABS_V4SI,
2464 ALTIVEC_BUILTIN_ABS_V4SF,
2465 ALTIVEC_BUILTIN_ABS_V8HI,
2466 ALTIVEC_BUILTIN_ABS_V16QI,
2467 ALTIVEC_BUILTIN_MASK_FOR_LOAD,
2468 ALTIVEC_BUILTIN_MASK_FOR_STORE,
2469 ALTIVEC_BUILTIN_VEC_INIT_V4SI,
2470 ALTIVEC_BUILTIN_VEC_INIT_V8HI,
2471 ALTIVEC_BUILTIN_VEC_INIT_V16QI,
2472 ALTIVEC_BUILTIN_VEC_INIT_V4SF,
2473 ALTIVEC_BUILTIN_VEC_SET_V4SI,
2474 ALTIVEC_BUILTIN_VEC_SET_V8HI,
2475 ALTIVEC_BUILTIN_VEC_SET_V16QI,
2476 ALTIVEC_BUILTIN_VEC_SET_V4SF,
2477 ALTIVEC_BUILTIN_VEC_EXT_V4SI,
2478 ALTIVEC_BUILTIN_VEC_EXT_V8HI,
2479 ALTIVEC_BUILTIN_VEC_EXT_V16QI,
2480 ALTIVEC_BUILTIN_VEC_EXT_V4SF,
2482 /* Altivec overloaded builtins. */
2483 ALTIVEC_BUILTIN_VCMPEQ_P,
2484 ALTIVEC_BUILTIN_OVERLOADED_FIRST = ALTIVEC_BUILTIN_VCMPEQ_P,
2485 ALTIVEC_BUILTIN_VCMPGT_P,
2486 ALTIVEC_BUILTIN_VCMPGE_P,
2487 ALTIVEC_BUILTIN_VEC_ABS,
2488 ALTIVEC_BUILTIN_VEC_ABSS,
2489 ALTIVEC_BUILTIN_VEC_ADD,
2490 ALTIVEC_BUILTIN_VEC_ADDC,
2491 ALTIVEC_BUILTIN_VEC_ADDS,
2492 ALTIVEC_BUILTIN_VEC_AND,
2493 ALTIVEC_BUILTIN_VEC_ANDC,
2494 ALTIVEC_BUILTIN_VEC_AVG,
2495 ALTIVEC_BUILTIN_VEC_CEIL,
2496 ALTIVEC_BUILTIN_VEC_CMPB,
2497 ALTIVEC_BUILTIN_VEC_CMPEQ,
2498 ALTIVEC_BUILTIN_VEC_CMPEQUB,
2499 ALTIVEC_BUILTIN_VEC_CMPEQUH,
2500 ALTIVEC_BUILTIN_VEC_CMPEQUW,
2501 ALTIVEC_BUILTIN_VEC_CMPGE,
2502 ALTIVEC_BUILTIN_VEC_CMPGT,
2503 ALTIVEC_BUILTIN_VEC_CMPLE,
2504 ALTIVEC_BUILTIN_VEC_CMPLT,
2505 ALTIVEC_BUILTIN_VEC_CTF,
2506 ALTIVEC_BUILTIN_VEC_CTS,
2507 ALTIVEC_BUILTIN_VEC_CTU,
2508 ALTIVEC_BUILTIN_VEC_DST,
2509 ALTIVEC_BUILTIN_VEC_DSTST,
2510 ALTIVEC_BUILTIN_VEC_DSTSTT,
2511 ALTIVEC_BUILTIN_VEC_DSTT,
2512 ALTIVEC_BUILTIN_VEC_EXPTE,
2513 ALTIVEC_BUILTIN_VEC_FLOOR,
2514 ALTIVEC_BUILTIN_VEC_LD,
2515 ALTIVEC_BUILTIN_VEC_LDE,
2516 ALTIVEC_BUILTIN_VEC_LDL,
2517 ALTIVEC_BUILTIN_VEC_LOGE,
2518 ALTIVEC_BUILTIN_VEC_LVEBX,
2519 ALTIVEC_BUILTIN_VEC_LVEHX,
2520 ALTIVEC_BUILTIN_VEC_LVEWX,
2521 ALTIVEC_BUILTIN_VEC_LVSL,
2522 ALTIVEC_BUILTIN_VEC_LVSR,
2523 ALTIVEC_BUILTIN_VEC_MADD,
2524 ALTIVEC_BUILTIN_VEC_MADDS,
2525 ALTIVEC_BUILTIN_VEC_MAX,
2526 ALTIVEC_BUILTIN_VEC_MERGEH,
2527 ALTIVEC_BUILTIN_VEC_MERGEL,
2528 ALTIVEC_BUILTIN_VEC_MIN,
2529 ALTIVEC_BUILTIN_VEC_MLADD,
2530 ALTIVEC_BUILTIN_VEC_MPERM,
2531 ALTIVEC_BUILTIN_VEC_MRADDS,
2532 ALTIVEC_BUILTIN_VEC_MRGHB,
2533 ALTIVEC_BUILTIN_VEC_MRGHH,
2534 ALTIVEC_BUILTIN_VEC_MRGHW,
2535 ALTIVEC_BUILTIN_VEC_MRGLB,
2536 ALTIVEC_BUILTIN_VEC_MRGLH,
2537 ALTIVEC_BUILTIN_VEC_MRGLW,
2538 ALTIVEC_BUILTIN_VEC_MSUM,
2539 ALTIVEC_BUILTIN_VEC_MSUMS,
2540 ALTIVEC_BUILTIN_VEC_MTVSCR,
2541 ALTIVEC_BUILTIN_VEC_MULE,
2542 ALTIVEC_BUILTIN_VEC_MULO,
2543 ALTIVEC_BUILTIN_VEC_NMSUB,
2544 ALTIVEC_BUILTIN_VEC_NOR,
2545 ALTIVEC_BUILTIN_VEC_OR,
2546 ALTIVEC_BUILTIN_VEC_PACK,
2547 ALTIVEC_BUILTIN_VEC_PACKPX,
2548 ALTIVEC_BUILTIN_VEC_PACKS,
2549 ALTIVEC_BUILTIN_VEC_PACKSU,
2550 ALTIVEC_BUILTIN_VEC_PERM,
2551 ALTIVEC_BUILTIN_VEC_RE,
2552 ALTIVEC_BUILTIN_VEC_RL,
2553 ALTIVEC_BUILTIN_VEC_ROUND,
2554 ALTIVEC_BUILTIN_VEC_RSQRTE,
2555 ALTIVEC_BUILTIN_VEC_SEL,
2556 ALTIVEC_BUILTIN_VEC_SL,
2557 ALTIVEC_BUILTIN_VEC_SLD,
2558 ALTIVEC_BUILTIN_VEC_SLL,
2559 ALTIVEC_BUILTIN_VEC_SLO,
2560 ALTIVEC_BUILTIN_VEC_SPLAT,
2561 ALTIVEC_BUILTIN_VEC_SPLAT_S16,
2562 ALTIVEC_BUILTIN_VEC_SPLAT_S32,
2563 ALTIVEC_BUILTIN_VEC_SPLAT_S8,
2564 ALTIVEC_BUILTIN_VEC_SPLAT_U16,
2565 ALTIVEC_BUILTIN_VEC_SPLAT_U32,
2566 ALTIVEC_BUILTIN_VEC_SPLAT_U8,
2567 ALTIVEC_BUILTIN_VEC_SPLTB,
2568 ALTIVEC_BUILTIN_VEC_SPLTH,
2569 ALTIVEC_BUILTIN_VEC_SPLTW,
2570 ALTIVEC_BUILTIN_VEC_SR,
2571 ALTIVEC_BUILTIN_VEC_SRA,
2572 ALTIVEC_BUILTIN_VEC_SRL,
2573 ALTIVEC_BUILTIN_VEC_SRO,
2574 ALTIVEC_BUILTIN_VEC_ST,
2575 ALTIVEC_BUILTIN_VEC_STE,
2576 ALTIVEC_BUILTIN_VEC_STL,
2577 ALTIVEC_BUILTIN_VEC_STVEBX,
2578 ALTIVEC_BUILTIN_VEC_STVEHX,
2579 ALTIVEC_BUILTIN_VEC_STVEWX,
2580 ALTIVEC_BUILTIN_VEC_SUB,
2581 ALTIVEC_BUILTIN_VEC_SUBC,
2582 ALTIVEC_BUILTIN_VEC_SUBS,
2583 ALTIVEC_BUILTIN_VEC_SUM2S,
2584 ALTIVEC_BUILTIN_VEC_SUM4S,
2585 ALTIVEC_BUILTIN_VEC_SUMS,
2586 ALTIVEC_BUILTIN_VEC_TRUNC,
2587 ALTIVEC_BUILTIN_VEC_UNPACKH,
2588 ALTIVEC_BUILTIN_VEC_UNPACKL,
2589 ALTIVEC_BUILTIN_VEC_VADDFP,
2590 ALTIVEC_BUILTIN_VEC_VADDSBS,
2591 ALTIVEC_BUILTIN_VEC_VADDSHS,
2592 ALTIVEC_BUILTIN_VEC_VADDSWS,
2593 ALTIVEC_BUILTIN_VEC_VADDUBM,
2594 ALTIVEC_BUILTIN_VEC_VADDUBS,
2595 ALTIVEC_BUILTIN_VEC_VADDUHM,
2596 ALTIVEC_BUILTIN_VEC_VADDUHS,
2597 ALTIVEC_BUILTIN_VEC_VADDUWM,
2598 ALTIVEC_BUILTIN_VEC_VADDUWS,
2599 ALTIVEC_BUILTIN_VEC_VAVGSB,
2600 ALTIVEC_BUILTIN_VEC_VAVGSH,
2601 ALTIVEC_BUILTIN_VEC_VAVGSW,
2602 ALTIVEC_BUILTIN_VEC_VAVGUB,
2603 ALTIVEC_BUILTIN_VEC_VAVGUH,
2604 ALTIVEC_BUILTIN_VEC_VAVGUW,
2605 ALTIVEC_BUILTIN_VEC_VCFSX,
2606 ALTIVEC_BUILTIN_VEC_VCFUX,
2607 ALTIVEC_BUILTIN_VEC_VCMPEQFP,
2608 ALTIVEC_BUILTIN_VEC_VCMPEQUB,
2609 ALTIVEC_BUILTIN_VEC_VCMPEQUH,
2610 ALTIVEC_BUILTIN_VEC_VCMPEQUW,
2611 ALTIVEC_BUILTIN_VEC_VCMPGTFP,
2612 ALTIVEC_BUILTIN_VEC_VCMPGTSB,
2613 ALTIVEC_BUILTIN_VEC_VCMPGTSH,
2614 ALTIVEC_BUILTIN_VEC_VCMPGTSW,
2615 ALTIVEC_BUILTIN_VEC_VCMPGTUB,
2616 ALTIVEC_BUILTIN_VEC_VCMPGTUH,
2617 ALTIVEC_BUILTIN_VEC_VCMPGTUW,
2618 ALTIVEC_BUILTIN_VEC_VMAXFP,
2619 ALTIVEC_BUILTIN_VEC_VMAXSB,
2620 ALTIVEC_BUILTIN_VEC_VMAXSH,
2621 ALTIVEC_BUILTIN_VEC_VMAXSW,
2622 ALTIVEC_BUILTIN_VEC_VMAXUB,
2623 ALTIVEC_BUILTIN_VEC_VMAXUH,
2624 ALTIVEC_BUILTIN_VEC_VMAXUW,
2625 ALTIVEC_BUILTIN_VEC_VMINFP,
2626 ALTIVEC_BUILTIN_VEC_VMINSB,
2627 ALTIVEC_BUILTIN_VEC_VMINSH,
2628 ALTIVEC_BUILTIN_VEC_VMINSW,
2629 ALTIVEC_BUILTIN_VEC_VMINUB,
2630 ALTIVEC_BUILTIN_VEC_VMINUH,
2631 ALTIVEC_BUILTIN_VEC_VMINUW,
2632 ALTIVEC_BUILTIN_VEC_VMRGHB,
2633 ALTIVEC_BUILTIN_VEC_VMRGHH,
2634 ALTIVEC_BUILTIN_VEC_VMRGHW,
2635 ALTIVEC_BUILTIN_VEC_VMRGLB,
2636 ALTIVEC_BUILTIN_VEC_VMRGLH,
2637 ALTIVEC_BUILTIN_VEC_VMRGLW,
2638 ALTIVEC_BUILTIN_VEC_VMSUMMBM,
2639 ALTIVEC_BUILTIN_VEC_VMSUMSHM,
2640 ALTIVEC_BUILTIN_VEC_VMSUMSHS,
2641 ALTIVEC_BUILTIN_VEC_VMSUMUBM,
2642 ALTIVEC_BUILTIN_VEC_VMSUMUHM,
2643 ALTIVEC_BUILTIN_VEC_VMSUMUHS,
2644 ALTIVEC_BUILTIN_VEC_VMULESB,
2645 ALTIVEC_BUILTIN_VEC_VMULESH,
2646 ALTIVEC_BUILTIN_VEC_VMULEUB,
2647 ALTIVEC_BUILTIN_VEC_VMULEUH,
2648 ALTIVEC_BUILTIN_VEC_VMULOSB,
2649 ALTIVEC_BUILTIN_VEC_VMULOSH,
2650 ALTIVEC_BUILTIN_VEC_VMULOUB,
2651 ALTIVEC_BUILTIN_VEC_VMULOUH,
2652 ALTIVEC_BUILTIN_VEC_VPKSHSS,
2653 ALTIVEC_BUILTIN_VEC_VPKSHUS,
2654 ALTIVEC_BUILTIN_VEC_VPKSWSS,
2655 ALTIVEC_BUILTIN_VEC_VPKSWUS,
2656 ALTIVEC_BUILTIN_VEC_VPKUHUM,
2657 ALTIVEC_BUILTIN_VEC_VPKUHUS,
2658 ALTIVEC_BUILTIN_VEC_VPKUWUM,
2659 ALTIVEC_BUILTIN_VEC_VPKUWUS,
2660 ALTIVEC_BUILTIN_VEC_VRLB,
2661 ALTIVEC_BUILTIN_VEC_VRLH,
2662 ALTIVEC_BUILTIN_VEC_VRLW,
2663 ALTIVEC_BUILTIN_VEC_VSLB,
2664 ALTIVEC_BUILTIN_VEC_VSLH,
2665 ALTIVEC_BUILTIN_VEC_VSLW,
2666 ALTIVEC_BUILTIN_VEC_VSPLTB,
2667 ALTIVEC_BUILTIN_VEC_VSPLTH,
2668 ALTIVEC_BUILTIN_VEC_VSPLTW,
2669 ALTIVEC_BUILTIN_VEC_VSRAB,
2670 ALTIVEC_BUILTIN_VEC_VSRAH,
2671 ALTIVEC_BUILTIN_VEC_VSRAW,
2672 ALTIVEC_BUILTIN_VEC_VSRB,
2673 ALTIVEC_BUILTIN_VEC_VSRH,
2674 ALTIVEC_BUILTIN_VEC_VSRW,
2675 ALTIVEC_BUILTIN_VEC_VSUBFP,
2676 ALTIVEC_BUILTIN_VEC_VSUBSBS,
2677 ALTIVEC_BUILTIN_VEC_VSUBSHS,
2678 ALTIVEC_BUILTIN_VEC_VSUBSWS,
2679 ALTIVEC_BUILTIN_VEC_VSUBUBM,
2680 ALTIVEC_BUILTIN_VEC_VSUBUBS,
2681 ALTIVEC_BUILTIN_VEC_VSUBUHM,
2682 ALTIVEC_BUILTIN_VEC_VSUBUHS,
2683 ALTIVEC_BUILTIN_VEC_VSUBUWM,
2684 ALTIVEC_BUILTIN_VEC_VSUBUWS,
2685 ALTIVEC_BUILTIN_VEC_VSUM4SBS,
2686 ALTIVEC_BUILTIN_VEC_VSUM4SHS,
2687 ALTIVEC_BUILTIN_VEC_VSUM4UBS,
2688 ALTIVEC_BUILTIN_VEC_VUPKHPX,
2689 ALTIVEC_BUILTIN_VEC_VUPKHSB,
2690 ALTIVEC_BUILTIN_VEC_VUPKHSH,
2691 ALTIVEC_BUILTIN_VEC_VUPKLPX,
2692 ALTIVEC_BUILTIN_VEC_VUPKLSB,
2693 ALTIVEC_BUILTIN_VEC_VUPKLSH,
2694 ALTIVEC_BUILTIN_VEC_XOR,
2695 ALTIVEC_BUILTIN_VEC_STEP,
2696 ALTIVEC_BUILTIN_OVERLOADED_LAST = ALTIVEC_BUILTIN_VEC_STEP,
2698 /* SPE builtins. */
2699 SPE_BUILTIN_EVADDW,
2700 SPE_BUILTIN_EVAND,
2701 SPE_BUILTIN_EVANDC,
2702 SPE_BUILTIN_EVDIVWS,
2703 SPE_BUILTIN_EVDIVWU,
2704 SPE_BUILTIN_EVEQV,
2705 SPE_BUILTIN_EVFSADD,
2706 SPE_BUILTIN_EVFSDIV,
2707 SPE_BUILTIN_EVFSMUL,
2708 SPE_BUILTIN_EVFSSUB,
2709 SPE_BUILTIN_EVLDDX,
2710 SPE_BUILTIN_EVLDHX,
2711 SPE_BUILTIN_EVLDWX,
2712 SPE_BUILTIN_EVLHHESPLATX,
2713 SPE_BUILTIN_EVLHHOSSPLATX,
2714 SPE_BUILTIN_EVLHHOUSPLATX,
2715 SPE_BUILTIN_EVLWHEX,
2716 SPE_BUILTIN_EVLWHOSX,
2717 SPE_BUILTIN_EVLWHOUX,
2718 SPE_BUILTIN_EVLWHSPLATX,
2719 SPE_BUILTIN_EVLWWSPLATX,
2720 SPE_BUILTIN_EVMERGEHI,
2721 SPE_BUILTIN_EVMERGEHILO,
2722 SPE_BUILTIN_EVMERGELO,
2723 SPE_BUILTIN_EVMERGELOHI,
2724 SPE_BUILTIN_EVMHEGSMFAA,
2725 SPE_BUILTIN_EVMHEGSMFAN,
2726 SPE_BUILTIN_EVMHEGSMIAA,
2727 SPE_BUILTIN_EVMHEGSMIAN,
2728 SPE_BUILTIN_EVMHEGUMIAA,
2729 SPE_BUILTIN_EVMHEGUMIAN,
2730 SPE_BUILTIN_EVMHESMF,
2731 SPE_BUILTIN_EVMHESMFA,
2732 SPE_BUILTIN_EVMHESMFAAW,
2733 SPE_BUILTIN_EVMHESMFANW,
2734 SPE_BUILTIN_EVMHESMI,
2735 SPE_BUILTIN_EVMHESMIA,
2736 SPE_BUILTIN_EVMHESMIAAW,
2737 SPE_BUILTIN_EVMHESMIANW,
2738 SPE_BUILTIN_EVMHESSF,
2739 SPE_BUILTIN_EVMHESSFA,
2740 SPE_BUILTIN_EVMHESSFAAW,
2741 SPE_BUILTIN_EVMHESSFANW,
2742 SPE_BUILTIN_EVMHESSIAAW,
2743 SPE_BUILTIN_EVMHESSIANW,
2744 SPE_BUILTIN_EVMHEUMI,
2745 SPE_BUILTIN_EVMHEUMIA,
2746 SPE_BUILTIN_EVMHEUMIAAW,
2747 SPE_BUILTIN_EVMHEUMIANW,
2748 SPE_BUILTIN_EVMHEUSIAAW,
2749 SPE_BUILTIN_EVMHEUSIANW,
2750 SPE_BUILTIN_EVMHOGSMFAA,
2751 SPE_BUILTIN_EVMHOGSMFAN,
2752 SPE_BUILTIN_EVMHOGSMIAA,
2753 SPE_BUILTIN_EVMHOGSMIAN,
2754 SPE_BUILTIN_EVMHOGUMIAA,
2755 SPE_BUILTIN_EVMHOGUMIAN,
2756 SPE_BUILTIN_EVMHOSMF,
2757 SPE_BUILTIN_EVMHOSMFA,
2758 SPE_BUILTIN_EVMHOSMFAAW,
2759 SPE_BUILTIN_EVMHOSMFANW,
2760 SPE_BUILTIN_EVMHOSMI,
2761 SPE_BUILTIN_EVMHOSMIA,
2762 SPE_BUILTIN_EVMHOSMIAAW,
2763 SPE_BUILTIN_EVMHOSMIANW,
2764 SPE_BUILTIN_EVMHOSSF,
2765 SPE_BUILTIN_EVMHOSSFA,
2766 SPE_BUILTIN_EVMHOSSFAAW,
2767 SPE_BUILTIN_EVMHOSSFANW,
2768 SPE_BUILTIN_EVMHOSSIAAW,
2769 SPE_BUILTIN_EVMHOSSIANW,
2770 SPE_BUILTIN_EVMHOUMI,
2771 SPE_BUILTIN_EVMHOUMIA,
2772 SPE_BUILTIN_EVMHOUMIAAW,
2773 SPE_BUILTIN_EVMHOUMIANW,
2774 SPE_BUILTIN_EVMHOUSIAAW,
2775 SPE_BUILTIN_EVMHOUSIANW,
2776 SPE_BUILTIN_EVMWHSMF,
2777 SPE_BUILTIN_EVMWHSMFA,
2778 SPE_BUILTIN_EVMWHSMI,
2779 SPE_BUILTIN_EVMWHSMIA,
2780 SPE_BUILTIN_EVMWHSSF,
2781 SPE_BUILTIN_EVMWHSSFA,
2782 SPE_BUILTIN_EVMWHUMI,
2783 SPE_BUILTIN_EVMWHUMIA,
2784 SPE_BUILTIN_EVMWLSMIAAW,
2785 SPE_BUILTIN_EVMWLSMIANW,
2786 SPE_BUILTIN_EVMWLSSIAAW,
2787 SPE_BUILTIN_EVMWLSSIANW,
2788 SPE_BUILTIN_EVMWLUMI,
2789 SPE_BUILTIN_EVMWLUMIA,
2790 SPE_BUILTIN_EVMWLUMIAAW,
2791 SPE_BUILTIN_EVMWLUMIANW,
2792 SPE_BUILTIN_EVMWLUSIAAW,
2793 SPE_BUILTIN_EVMWLUSIANW,
2794 SPE_BUILTIN_EVMWSMF,
2795 SPE_BUILTIN_EVMWSMFA,
2796 SPE_BUILTIN_EVMWSMFAA,
2797 SPE_BUILTIN_EVMWSMFAN,
2798 SPE_BUILTIN_EVMWSMI,
2799 SPE_BUILTIN_EVMWSMIA,
2800 SPE_BUILTIN_EVMWSMIAA,
2801 SPE_BUILTIN_EVMWSMIAN,
2802 SPE_BUILTIN_EVMWHSSFAA,
2803 SPE_BUILTIN_EVMWSSF,
2804 SPE_BUILTIN_EVMWSSFA,
2805 SPE_BUILTIN_EVMWSSFAA,
2806 SPE_BUILTIN_EVMWSSFAN,
2807 SPE_BUILTIN_EVMWUMI,
2808 SPE_BUILTIN_EVMWUMIA,
2809 SPE_BUILTIN_EVMWUMIAA,
2810 SPE_BUILTIN_EVMWUMIAN,
2811 SPE_BUILTIN_EVNAND,
2812 SPE_BUILTIN_EVNOR,
2813 SPE_BUILTIN_EVOR,
2814 SPE_BUILTIN_EVORC,
2815 SPE_BUILTIN_EVRLW,
2816 SPE_BUILTIN_EVSLW,
2817 SPE_BUILTIN_EVSRWS,
2818 SPE_BUILTIN_EVSRWU,
2819 SPE_BUILTIN_EVSTDDX,
2820 SPE_BUILTIN_EVSTDHX,
2821 SPE_BUILTIN_EVSTDWX,
2822 SPE_BUILTIN_EVSTWHEX,
2823 SPE_BUILTIN_EVSTWHOX,
2824 SPE_BUILTIN_EVSTWWEX,
2825 SPE_BUILTIN_EVSTWWOX,
2826 SPE_BUILTIN_EVSUBFW,
2827 SPE_BUILTIN_EVXOR,
2828 SPE_BUILTIN_EVABS,
2829 SPE_BUILTIN_EVADDSMIAAW,
2830 SPE_BUILTIN_EVADDSSIAAW,
2831 SPE_BUILTIN_EVADDUMIAAW,
2832 SPE_BUILTIN_EVADDUSIAAW,
2833 SPE_BUILTIN_EVCNTLSW,
2834 SPE_BUILTIN_EVCNTLZW,
2835 SPE_BUILTIN_EVEXTSB,
2836 SPE_BUILTIN_EVEXTSH,
2837 SPE_BUILTIN_EVFSABS,
2838 SPE_BUILTIN_EVFSCFSF,
2839 SPE_BUILTIN_EVFSCFSI,
2840 SPE_BUILTIN_EVFSCFUF,
2841 SPE_BUILTIN_EVFSCFUI,
2842 SPE_BUILTIN_EVFSCTSF,
2843 SPE_BUILTIN_EVFSCTSI,
2844 SPE_BUILTIN_EVFSCTSIZ,
2845 SPE_BUILTIN_EVFSCTUF,
2846 SPE_BUILTIN_EVFSCTUI,
2847 SPE_BUILTIN_EVFSCTUIZ,
2848 SPE_BUILTIN_EVFSNABS,
2849 SPE_BUILTIN_EVFSNEG,
2850 SPE_BUILTIN_EVMRA,
2851 SPE_BUILTIN_EVNEG,
2852 SPE_BUILTIN_EVRNDW,
2853 SPE_BUILTIN_EVSUBFSMIAAW,
2854 SPE_BUILTIN_EVSUBFSSIAAW,
2855 SPE_BUILTIN_EVSUBFUMIAAW,
2856 SPE_BUILTIN_EVSUBFUSIAAW,
2857 SPE_BUILTIN_EVADDIW,
2858 SPE_BUILTIN_EVLDD,
2859 SPE_BUILTIN_EVLDH,
2860 SPE_BUILTIN_EVLDW,
2861 SPE_BUILTIN_EVLHHESPLAT,
2862 SPE_BUILTIN_EVLHHOSSPLAT,
2863 SPE_BUILTIN_EVLHHOUSPLAT,
2864 SPE_BUILTIN_EVLWHE,
2865 SPE_BUILTIN_EVLWHOS,
2866 SPE_BUILTIN_EVLWHOU,
2867 SPE_BUILTIN_EVLWHSPLAT,
2868 SPE_BUILTIN_EVLWWSPLAT,
2869 SPE_BUILTIN_EVRLWI,
2870 SPE_BUILTIN_EVSLWI,
2871 SPE_BUILTIN_EVSRWIS,
2872 SPE_BUILTIN_EVSRWIU,
2873 SPE_BUILTIN_EVSTDD,
2874 SPE_BUILTIN_EVSTDH,
2875 SPE_BUILTIN_EVSTDW,
2876 SPE_BUILTIN_EVSTWHE,
2877 SPE_BUILTIN_EVSTWHO,
2878 SPE_BUILTIN_EVSTWWE,
2879 SPE_BUILTIN_EVSTWWO,
2880 SPE_BUILTIN_EVSUBIFW,
2882 /* Compares. */
2883 SPE_BUILTIN_EVCMPEQ,
2884 SPE_BUILTIN_EVCMPGTS,
2885 SPE_BUILTIN_EVCMPGTU,
2886 SPE_BUILTIN_EVCMPLTS,
2887 SPE_BUILTIN_EVCMPLTU,
2888 SPE_BUILTIN_EVFSCMPEQ,
2889 SPE_BUILTIN_EVFSCMPGT,
2890 SPE_BUILTIN_EVFSCMPLT,
2891 SPE_BUILTIN_EVFSTSTEQ,
2892 SPE_BUILTIN_EVFSTSTGT,
2893 SPE_BUILTIN_EVFSTSTLT,
2895 /* EVSEL compares. */
2896 SPE_BUILTIN_EVSEL_CMPEQ,
2897 SPE_BUILTIN_EVSEL_CMPGTS,
2898 SPE_BUILTIN_EVSEL_CMPGTU,
2899 SPE_BUILTIN_EVSEL_CMPLTS,
2900 SPE_BUILTIN_EVSEL_CMPLTU,
2901 SPE_BUILTIN_EVSEL_FSCMPEQ,
2902 SPE_BUILTIN_EVSEL_FSCMPGT,
2903 SPE_BUILTIN_EVSEL_FSCMPLT,
2904 SPE_BUILTIN_EVSEL_FSTSTEQ,
2905 SPE_BUILTIN_EVSEL_FSTSTGT,
2906 SPE_BUILTIN_EVSEL_FSTSTLT,
2908 SPE_BUILTIN_EVSPLATFI,
2909 SPE_BUILTIN_EVSPLATI,
2910 SPE_BUILTIN_EVMWHSSMAA,
2911 SPE_BUILTIN_EVMWHSMFAA,
2912 SPE_BUILTIN_EVMWHSMIAA,
2913 SPE_BUILTIN_EVMWHUSIAA,
2914 SPE_BUILTIN_EVMWHUMIAA,
2915 SPE_BUILTIN_EVMWHSSFAN,
2916 SPE_BUILTIN_EVMWHSSIAN,
2917 SPE_BUILTIN_EVMWHSMFAN,
2918 SPE_BUILTIN_EVMWHSMIAN,
2919 SPE_BUILTIN_EVMWHUSIAN,
2920 SPE_BUILTIN_EVMWHUMIAN,
2921 SPE_BUILTIN_EVMWHGSSFAA,
2922 SPE_BUILTIN_EVMWHGSMFAA,
2923 SPE_BUILTIN_EVMWHGSMIAA,
2924 SPE_BUILTIN_EVMWHGUMIAA,
2925 SPE_BUILTIN_EVMWHGSSFAN,
2926 SPE_BUILTIN_EVMWHGSMFAN,
2927 SPE_BUILTIN_EVMWHGSMIAN,
2928 SPE_BUILTIN_EVMWHGUMIAN,
2929 SPE_BUILTIN_MTSPEFSCR,
2930 SPE_BUILTIN_MFSPEFSCR,
2931 SPE_BUILTIN_BRINC,
2933 RS6000_BUILTIN_COUNT
2936 enum rs6000_builtin_type_index
2938 RS6000_BTI_NOT_OPAQUE,
2939 RS6000_BTI_opaque_V2SI,
2940 RS6000_BTI_opaque_V2SF,
2941 RS6000_BTI_opaque_p_V2SI,
2942 RS6000_BTI_opaque_V4SI,
2943 RS6000_BTI_V16QI,
2944 RS6000_BTI_V2SI,
2945 RS6000_BTI_V2SF,
2946 RS6000_BTI_V4HI,
2947 RS6000_BTI_V4SI,
2948 RS6000_BTI_V4SF,
2949 RS6000_BTI_V8HI,
2950 RS6000_BTI_unsigned_V16QI,
2951 RS6000_BTI_unsigned_V8HI,
2952 RS6000_BTI_unsigned_V4SI,
2953 RS6000_BTI_bool_char, /* __bool char */
2954 RS6000_BTI_bool_short, /* __bool short */
2955 RS6000_BTI_bool_int, /* __bool int */
2956 RS6000_BTI_pixel, /* __pixel */
2957 RS6000_BTI_bool_V16QI, /* __vector __bool char */
2958 RS6000_BTI_bool_V8HI, /* __vector __bool short */
2959 RS6000_BTI_bool_V4SI, /* __vector __bool int */
2960 RS6000_BTI_pixel_V8HI, /* __vector __pixel */
2961 RS6000_BTI_long, /* long_integer_type_node */
2962 RS6000_BTI_unsigned_long, /* long_unsigned_type_node */
2963 RS6000_BTI_INTQI, /* intQI_type_node */
2964 RS6000_BTI_UINTQI, /* unsigned_intQI_type_node */
2965 RS6000_BTI_INTHI, /* intHI_type_node */
2966 RS6000_BTI_UINTHI, /* unsigned_intHI_type_node */
2967 RS6000_BTI_INTSI, /* intSI_type_node */
2968 RS6000_BTI_UINTSI, /* unsigned_intSI_type_node */
2969 RS6000_BTI_float, /* float_type_node */
2970 RS6000_BTI_void, /* void_type_node */
2971 RS6000_BTI_MAX
2975 #define opaque_V2SI_type_node (rs6000_builtin_types[RS6000_BTI_opaque_V2SI])
2976 #define opaque_V2SF_type_node (rs6000_builtin_types[RS6000_BTI_opaque_V2SF])
2977 #define opaque_p_V2SI_type_node (rs6000_builtin_types[RS6000_BTI_opaque_p_V2SI])
2978 #define opaque_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_opaque_V4SI])
2979 #define V16QI_type_node (rs6000_builtin_types[RS6000_BTI_V16QI])
2980 #define V2SI_type_node (rs6000_builtin_types[RS6000_BTI_V2SI])
2981 #define V2SF_type_node (rs6000_builtin_types[RS6000_BTI_V2SF])
2982 #define V4HI_type_node (rs6000_builtin_types[RS6000_BTI_V4HI])
2983 #define V4SI_type_node (rs6000_builtin_types[RS6000_BTI_V4SI])
2984 #define V4SF_type_node (rs6000_builtin_types[RS6000_BTI_V4SF])
2985 #define V8HI_type_node (rs6000_builtin_types[RS6000_BTI_V8HI])
2986 #define unsigned_V16QI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V16QI])
2987 #define unsigned_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V8HI])
2988 #define unsigned_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_unsigned_V4SI])
2989 #define bool_char_type_node (rs6000_builtin_types[RS6000_BTI_bool_char])
2990 #define bool_short_type_node (rs6000_builtin_types[RS6000_BTI_bool_short])
2991 #define bool_int_type_node (rs6000_builtin_types[RS6000_BTI_bool_int])
2992 #define pixel_type_node (rs6000_builtin_types[RS6000_BTI_pixel])
2993 #define bool_V16QI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V16QI])
2994 #define bool_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V8HI])
2995 #define bool_V4SI_type_node (rs6000_builtin_types[RS6000_BTI_bool_V4SI])
2996 #define pixel_V8HI_type_node (rs6000_builtin_types[RS6000_BTI_pixel_V8HI])
2998 #define long_integer_type_internal_node (rs6000_builtin_types[RS6000_BTI_long])
2999 #define long_unsigned_type_internal_node (rs6000_builtin_types[RS6000_BTI_unsigned_long])
3000 #define intQI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTQI])
3001 #define uintQI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTQI])
3002 #define intHI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTHI])
3003 #define uintHI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTHI])
3004 #define intSI_type_internal_node (rs6000_builtin_types[RS6000_BTI_INTSI])
3005 #define uintSI_type_internal_node (rs6000_builtin_types[RS6000_BTI_UINTSI])
3006 #define float_type_internal_node (rs6000_builtin_types[RS6000_BTI_float])
3007 #define void_type_internal_node (rs6000_builtin_types[RS6000_BTI_void])
3009 extern GTY(()) tree rs6000_builtin_types[RS6000_BTI_MAX];
3010 extern GTY(()) tree rs6000_builtin_decls[RS6000_BUILTIN_COUNT];