Merge from mainline (gomp-merge-2005-02-26).
[official-gcc.git] / gcc / config / ns32k / ns32k.h
blob414656b6053f6271ab2453edfdd2adba5badd619
1 /* Definitions of target machine for GNU compiler. NS32000 version.
2 Copyright (C) 1988, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
3 2001, 2002, 2004 Free Software Foundation, Inc.
4 Contributed by Michael Tiemann (tiemann@cygnus.com)
6 This file is part of GCC.
8 GCC is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2, or (at your option)
11 any later version.
13 GCC is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with GCC; see the file COPYING. If not, write to
20 the Free Software Foundation, 59 Temple Place - Suite 330,
21 Boston, MA 02111-1307, USA. */
24 #define TARGET_CPU_CPP_BUILTINS() \
25 do \
26 { \
27 builtin_define ("__ns32000__"); \
29 /* CPU type */ \
30 if (TARGET_32532) \
31 builtin_define ("__ns32532__"); \
32 else if (TARGET_32332) \
33 builtin_define ("__ns32332__"); \
34 else \
35 builtin_define ("__ns32032__"); \
37 /* FPU type */ \
38 if (TARGET_32381) \
39 builtin_define ("__ns32381__"); \
40 else if (TARGET_32081) \
41 builtin_define ("__ns32081__"); \
43 /* Misc. */ \
44 if (TARGET_RTD) \
45 builtin_define ("__RTD__"); \
47 builtin_assert ("cpu=ns32k"); \
48 builtin_assert ("machine=ns32k"); \
49 } \
50 while (0)
52 /* Print subsidiary information on the compiler version in use. */
53 #define TARGET_VERSION fprintf (stderr, " (32000, GAS syntax)");
56 /* ABSOLUTE PREFIX, IMMEDIATE_PREFIX and EXTERNAL_PREFIX can be defined
57 to cover most NS32k addressing syntax variations. This way we don't
58 need to redefine long macros in all the tm.h files for just slight
59 variations in assembler syntax. */
61 #ifndef ABSOLUTE_PREFIX
62 #define ABSOLUTE_PREFIX '@'
63 #endif
65 #if defined(IMMEDIATE_PREFIX) && IMMEDIATE_PREFIX
66 #define PUT_IMMEDIATE_PREFIX(FILE) putc(IMMEDIATE_PREFIX, FILE)
67 #else
68 #define PUT_IMMEDIATE_PREFIX(FILE)
69 #endif
70 #if defined(ABSOLUTE_PREFIX) && ABSOLUTE_PREFIX
71 #define PUT_ABSOLUTE_PREFIX(FILE) putc(ABSOLUTE_PREFIX, FILE)
72 #else
73 #define PUT_ABSOLUTE_PREFIX(FILE)
74 #endif
75 #if defined(EXTERNAL_PREFIX) && EXTERNAL_PREFIX
76 #define PUT_EXTERNAL_PREFIX(FILE) putc(EXTERNAL_PREFIX, FILE)
77 #else
78 #define PUT_EXTERNAL_PREFIX(FILE)
79 #endif
81 /* Run-time compilation parameters selecting different hardware subsets. */
83 extern int target_flags;
85 /* Masks for target_flags */
86 #define MASK_32081 1
87 #define MASK_RTD 2
88 #define MASK_REGPARM 4
89 #define MASK_32532 8
90 #define MASK_32332 16
91 #define MASK_NO_SB 32
92 #define MASK_NO_BITFIELD 64
93 #define MASK_HIMEM 128
94 #define MASK_32381 256
95 #define MASK_MULT_ADD 512
96 #define MASK_SRC 1024
97 #define MASK_IEEE_COMPARE 2048
99 /* Macros used in the machine description to test the flags. */
101 /* Compile 32081 insns for floating point (not library calls). */
102 #define TARGET_32081 (target_flags & MASK_32081)
103 #define TARGET_32381 (target_flags & MASK_32381)
105 /* The use of multiply-add instructions is optional because there may
106 * be cases where it produces worse code.
109 #define TARGET_MULT_ADD (target_flags & MASK_MULT_ADD)
111 /* Compile using rtd insn calling sequence.
112 This will not work unless you use prototypes at least
113 for all functions that can take varying numbers of args. */
114 #define TARGET_RTD (target_flags & MASK_RTD)
116 /* Compile passing first two args in regs 0 and 1. */
117 #define TARGET_REGPARM (target_flags & MASK_REGPARM)
119 /* Options to select type of CPU, for better optimization.
120 The output is correct for any kind of 32000 regardless of these options. */
121 #define TARGET_32532 (target_flags & MASK_32532)
122 #define TARGET_32332 (target_flags & MASK_32332)
124 /* Ok to use the static base register (and presume it's 0) */
125 #define TARGET_SB ((target_flags & MASK_NO_SB) == 0)
127 #define TARGET_HIMEM (target_flags & MASK_HIMEM)
129 /* Compile using bit-field insns. */
130 #define TARGET_BITFIELD ((target_flags & MASK_NO_BITFIELD) == 0)
132 #define TARGET_IEEE_COMPARE (target_flags & MASK_IEEE_COMPARE)
134 /* Macro to define tables used to set the flags.
135 This is a list in braces of pairs in braces,
136 each pair being { "NAME", VALUE }
137 where VALUE is the bits to set or minus the bits to clear.
138 An empty string NAME is used to identify the default VALUE. */
139 #define TARGET_SWITCHES \
140 { { "32081", MASK_32081, N_("Use hardware fp")}, \
141 { "soft-float", -(MASK_32081|MASK_32381), \
142 N_("Don't use hardware fp")}, \
143 { "rtd", MASK_RTD, N_("Alternative calling convention")}, \
144 { "nortd", -MASK_RTD, N_("Use normal calling convention")}, \
145 { "regparm", MASK_REGPARM, N_("Pass some arguments in registers")}, \
146 { "noregparm", -MASK_REGPARM, N_("Pass all arguments on stack")}, \
147 { "32532", MASK_32532|MASK_32332, N_("Optimize for 32532 cpu")}, \
148 { "32332", MASK_32332, N_("Optimize for 32332 cpu")}, \
149 { "32332", -MASK_32532, 0}, \
150 { "32032", -(MASK_32532|MASK_32332), N_("Optimize for 32032")}, \
151 { "sb", -MASK_NO_SB, \
152 N_("Register sb is zero. Use for absolute addressing")}, \
153 { "nosb", MASK_NO_SB, N_("Do not use register sb")}, \
154 { "bitfield", -MASK_NO_BITFIELD, \
155 N_("Use bit-field instructions")}, \
156 { "nobitfield", MASK_NO_BITFIELD, \
157 N_("Do not use bit-field instructions")}, \
158 { "himem", MASK_HIMEM, N_("Generate code for high memory")}, \
159 { "nohimem", -MASK_HIMEM, N_("Generate code for low memory")}, \
160 { "32381", MASK_32381, N_("32381 fpu")}, \
161 { "mult-add", MASK_MULT_ADD, \
162 N_("Use multiply-accumulate fp instructions")}, \
163 { "nomult-add", -MASK_MULT_ADD, \
164 N_("Do not use multiply-accumulate fp instructions") }, \
165 { "src", MASK_SRC, N_("\"Small register classes\" kludge")}, \
166 { "nosrc", -MASK_SRC, N_("No \"Small register classes\" kludge")}, \
167 { "ieee-compare", MASK_IEEE_COMPARE, N_("Use IEEE math for fp comparisons")}, \
168 { "noieee-compare", -MASK_IEEE_COMPARE, \
169 N_("Do not use IEEE math for fp comparisons")}, \
170 { "", TARGET_DEFAULT, 0}}
172 /* TARGET_DEFAULT is defined in encore.h, pc532.h, etc. */
174 /* When we are generating PIC, the sb is used as a pointer
175 to the GOT. 32381 is a superset of 32081 */
177 #define OVERRIDE_OPTIONS \
179 if (target_flags & MASK_32532) \
180 target_flags |= MASK_32332; \
181 if (flag_pic || TARGET_HIMEM) \
182 target_flags |= MASK_NO_SB; \
183 if (TARGET_32381) \
184 target_flags |= MASK_32081; \
185 else \
186 target_flags &= ~MASK_MULT_ADD; \
187 if (flag_unsafe_math_optimizations) \
188 target_flags &= ~MASK_IEEE_COMPARE; \
191 /* Zero or more C statements that may conditionally modify two
192 variables `fixed_regs' and `call_used_regs' (both of type `char
193 []') after they have been initialized from the two preceding
194 macros.
196 This is necessary in case the fixed or call-clobbered registers
197 depend on target flags.
199 You need not define this macro if it has no work to do.
201 If the usage of an entire class of registers depends on the target
202 flags, you may indicate this to GCC by using this macro to modify
203 `fixed_regs' and `call_used_regs' to 1 for each of the registers in
204 the classes which should not be used by GCC. Also define the macro
205 `REG_CLASS_FROM_LETTER' to return `NO_REGS' if it is called with a
206 letter for a class that shouldn't be used.
208 (However, if this class is not included in `GENERAL_REGS' and all
209 of the insn patterns whose constraints permit this class are
210 controlled by target switches, then GCC will automatically avoid
211 using these registers when the target switches are opposed to
212 them.) */
214 #define CONDITIONAL_REGISTER_USAGE \
215 do \
217 if (!TARGET_32081) \
219 int regno; \
221 for (regno = F0_REGNUM; regno <= F0_REGNUM + 8; regno++) \
222 fixed_regs[regno] = call_used_regs[regno] = 1; \
224 if (!TARGET_32381) \
226 int regno; \
228 for (regno = L1_REGNUM; regno <= L1_REGNUM + 8; regno++) \
229 fixed_regs[regno] = call_used_regs[regno] = 1; \
232 while (0)
235 /* target machine storage layout */
237 /* Define this if most significant bit is lowest numbered
238 in instructions that operate on numbered bit-fields.
239 This is not true on the ns32k. */
240 #define BITS_BIG_ENDIAN 0
242 /* Define this if most significant byte of a word is the lowest numbered. */
243 /* That is not true on the ns32k. */
244 #define BYTES_BIG_ENDIAN 0
246 /* Define this if most significant word of a multiword number is lowest
247 numbered. This is not true on the ns32k. */
248 #define WORDS_BIG_ENDIAN 0
250 /* Width of a word, in units (bytes). */
251 #define UNITS_PER_WORD 4
253 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
254 #define PARM_BOUNDARY 32
256 /* Boundary (in *bits*) on which stack pointer should be aligned. */
257 #define STACK_BOUNDARY 32
259 /* Allocation boundary (in *bits*) for the code of a function. */
260 #define FUNCTION_BOUNDARY 16
262 /* Alignment of field after `int : 0' in a structure. */
263 #define EMPTY_FIELD_BOUNDARY 32
265 /* Every structure's size must be a multiple of this. */
266 #define STRUCTURE_SIZE_BOUNDARY 8
268 /* No data type wants to be aligned rounder than this. */
269 #define BIGGEST_ALIGNMENT 32
271 /* Set this nonzero if move instructions will actually fail to work
272 when given unaligned data. National claims that the NS32032
273 works without strict alignment, but rumor has it that operands
274 crossing a page boundary cause unpredictable results. */
275 #define STRICT_ALIGNMENT 1
277 /* If bit field type is int, don't let it cross an int,
278 and give entire struct the alignment of an int. */
279 /* Required on the 386 since it doesn't have a full set of bit-field insns.
280 (There is no signed extv insn.) */
281 #define PCC_BITFIELD_TYPE_MATTERS 1
283 /* Standard register usage. */
285 /* Number of actual hardware registers.
286 The hardware registers are assigned numbers for the compiler
287 from 0 to just below FIRST_PSEUDO_REGISTER.
288 All registers that the compiler knows about must be given numbers,
289 even those that are not normally considered general registers. */
290 #define FIRST_PSEUDO_REGISTER 26
292 /* 1 for registers that have pervasive standard uses
293 and are not available for the register allocator.
294 On the ns32k, these are the FP, SP, (SB and PC are not included here). */
295 #define FIXED_REGISTERS {0, 0, 0, 0, 0, 0, 0, 0, \
296 0, 0, 0, 0, 0, 0, 0, 0, \
297 0, 0, 0, 0, 0, 0, 0, 0, \
298 1, 1}
300 /* 1 for registers not available across function calls.
301 These must include the FIXED_REGISTERS and also any
302 registers that can be used without being saved.
303 The latter must include the registers where values are returned
304 and the register where structure-value addresses are passed.
305 Aside from that, you can include as many other registers as you like. */
306 #define CALL_USED_REGISTERS {1, 1, 1, 0, 0, 0, 0, 0, \
307 1, 1, 1, 1, 0, 0, 0, 0, \
308 1, 1, 0, 0, 0, 0, 0, 0, \
309 1, 1}
311 /* How to refer to registers in assembler output.
312 This sequence is indexed by compiler's hard-register-number (see above). */
314 #define REGISTER_NAMES \
315 {"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", \
316 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7", \
317 "l1", "l1h","l3", "l3h","l5", "l5h","l7", "l7h", \
318 "fp", "sp"}
321 #define ADDITIONAL_REGISTER_NAMES \
322 {{"l0", 8}, {"l2", 10}, {"l4", 12}, {"l6", 14}}
324 /* l0-7 are not recognized by the assembler. These are the names to use,
325 * but we don't want ambiguous names in REGISTER_NAMES
327 #define OUTPUT_REGISTER_NAMES \
328 {"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", \
329 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7", \
330 "f1", "l1h","f3", "l3h","f5", "l5h","f7", "f7h", \
331 "fp", "sp"}
333 #define REG_ALLOC_ORDER \
334 {0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 16, 10, 11, 18, 12, 13, 20, 14, 15, 22, 24, 25, 17, 19, 23}
336 /* How to renumber registers for dbx and gdb.
337 NS32000 may need more change in the numeration. XXX */
339 #define DBX_REGISTER_NUMBER(REGNO) \
340 ((REGNO) < L1_REGNUM? (REGNO) \
341 : (REGNO) < FRAME_POINTER_REGNUM? (REGNO) - L1_REGNUM + 22 \
342 : (REGNO) == FRAME_POINTER_REGNUM? 17 \
343 : 16)
345 /* dwarf2out.c can't understand the funny DBX register numbering.
346 * We use dwarf2out.c for exception handling even though we use DBX
347 * for debugging
349 #define DWARF_FRAME_REGNUM(REGNO) (REGNO)
353 #define R0_REGNUM 0
354 #define F0_REGNUM 8
355 #define L1_REGNUM 16
357 /* Specify the registers used for certain standard purposes.
358 The values of these macros are register numbers. */
360 /* NS32000 pc is not overloaded on a register. */
361 /* #define PC_REGNUM */
363 /* Register to use for pushing function arguments. */
364 #define STACK_POINTER_REGNUM 25
366 /* Base register for access to local variables of the function. */
367 #define FRAME_POINTER_REGNUM 24
370 /* Return number of consecutive hard regs needed starting at reg REGNO
371 to hold something of mode MODE.
372 This is ordinarily the length in words of a value of mode MODE
373 but can be less for certain modes in special long registers.
374 On the ns32k, all registers are 32 bits long except for the 32381 "long"
375 registers but we treat those as pairs */
376 #define LONG_FP_REGS_P(REGNO) ((REGNO) >= L1_REGNUM && (REGNO) < L1_REGNUM + 8)
377 #define HARD_REGNO_NREGS(REGNO, MODE) \
378 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
380 /* Value is 1 if hard register REGNO can hold a value of machine-mode MODE. */
381 #define HARD_REGNO_MODE_OK(REGNO, MODE) hard_regno_mode_ok (REGNO, MODE)
383 /* Value is 1 if it is a good idea to tie two pseudo registers
384 when one has mode MODE1 and one has mode MODE2.
385 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
386 for any hard reg, then this must be 0 for correct output. */
388 #define MODES_TIEABLE_P(MODE1, MODE2) \
389 ((FLOAT_MODE_P(MODE1) && FLOAT_MODE_P(MODE2) \
390 && (GET_MODE_UNIT_SIZE(MODE1) == GET_MODE_UNIT_SIZE(MODE2))) \
391 || (!FLOAT_MODE_P(MODE1) && !FLOAT_MODE_P(MODE2)))
393 /* Value should be nonzero if functions must have frame pointers.
394 Zero means the frame pointer need not be set up (and parms
395 may be accessed via the stack pointer) in functions that seem suitable.
396 This is computed in `reload', in reload1.c. */
397 #define FRAME_POINTER_REQUIRED 0
399 /* Base register for access to arguments of the function. */
400 #define ARG_POINTER_REGNUM 24
402 /* Register in which static-chain is passed to a function. */
403 #define STATIC_CHAIN_REGNUM 1
405 /* Register in which address to store a structure value
406 is passed to a function. */
407 #define NS32K_STRUCT_VALUE_REGNUM 2
409 /* Define the classes of registers for register constraints in the
410 machine description. Also define ranges of constants.
412 One of the classes must always be named ALL_REGS and include all hard regs.
413 If there is more than one class, another class must be named NO_REGS
414 and contain no registers.
416 The name GENERAL_REGS must be the name of a class (or an alias for
417 another name such as ALL_REGS). This is the class of registers
418 that is allowed by "g" or "r" in a register constraint.
419 Also, registers outside this class are allocated only when
420 instructions express preferences for them.
422 The classes must be numbered in nondecreasing order; that is,
423 a larger-numbered class must never be contained completely
424 in a smaller-numbered class.
426 For any two classes, it is very desirable that there be another
427 class that represents their union. */
429 enum reg_class
430 { NO_REGS, GENERAL_REGS, FLOAT_REG0, LONG_FLOAT_REG0, FLOAT_REGS,
431 LONG_REGS, FP_REGS, GEN_AND_FP_REGS, FRAME_POINTER_REG,
432 STACK_POINTER_REG, GEN_AND_MEM_REGS, ALL_REGS, LIM_REG_CLASSES };
434 #define N_REG_CLASSES (int) LIM_REG_CLASSES
436 /* Give names of register classes as strings for dump file. */
438 #define REG_CLASS_NAMES \
439 {"NO_REGS", "GENERAL_REGS", "FLOAT_REG0", "LONG_FLOAT_REG0", "FLOAT_REGS", \
440 "LONG_REGS", "FP_REGS", "GEN_AND_FP_REGS", "FRAME_POINTER_REG", \
441 "STACK_POINTER_REG", "GEN_AND_MEM_REGS", "ALL_REGS" }
443 /* Define which registers fit in which classes.
444 This is an initializer for a vector of HARD_REG_SET
445 of length N_REG_CLASSES. */
447 #define REG_CLASS_CONTENTS \
448 {{0}, /* NO_REGS */ \
449 {0x00ff}, /* GENERAL_REGS */ \
450 {0x100}, /* FLOAT_REG0 */ \
451 {0x300}, /* LONG_FLOAT_REG0 */ \
452 {0xff00}, /* FLOAT_REGS */ \
453 {0xff0000}, /* LONG_REGS */ \
454 {0xffff00}, /* FP_REGS */ \
455 {0xffffff}, /* GEN_AND_FP_REGS */ \
456 {0x1000000}, /* FRAME_POINTER_REG */ \
457 {0x2000000}, /* STACK_POINTER_REG */ \
458 {0x30000ff}, /* GEN_AND_MEM_REGS */ \
459 {0x3ffffff} /* ALL_REGS */ \
462 #define SUBSET_P(CLASS1, CLASS2) \
463 ((ns32k_reg_class_contents[CLASS1][0] \
464 & ~ns32k_reg_class_contents[CLASS2][0]) == 0)
467 /* LONG_REGS are registers which can only hold double precision floats
468 * and can only be accessible by long float instructions.
470 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
471 (GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
472 ? reg_classes_intersect_p (LONG_REGS, CLASS) : 0)
474 /* The same information, inverted:
475 Return the class number of the smallest class containing
476 reg number REGNO. This could be a conditional expression
477 or could index an array. */
479 #define REGNO_REG_CLASS(REGNO) (regclass_map[REGNO])
481 /* The class value for index registers, and the one for base regs. */
483 #define INDEX_REG_CLASS GENERAL_REGS
484 #define BASE_REG_CLASS GEN_AND_MEM_REGS
486 /* Get reg_class from a letter such as appears in the machine description. */
488 #define REG_CLASS_FROM_LETTER(C) \
489 ((C) == 'u' ? FLOAT_REG0 \
490 : (C) == 'v' ? LONG_FLOAT_REG0 \
491 : (C) == 'f' ? FLOAT_REGS \
492 : (C) == 'l' ? FP_REGS \
493 : (C) == 'x' ? FRAME_POINTER_REG \
494 : (C) == 'y' ? STACK_POINTER_REG \
495 : NO_REGS)
497 /* The letters I, J, K, L and M in a register constraint string
498 can be used to stand for particular ranges of immediate operands.
499 This macro defines what the ranges are.
500 C is the letter, and VALUE is a constant value.
501 Return 1 if VALUE is in the range specified by C.
503 On the ns32k, these letters are used as follows:
505 I : Matches integers which are valid shift amounts for scaled indexing.
506 These are 0, 1, 2, 3 for byte, word, double, and quadword.
507 Used for matching arithmetic shifts only on 32032 & 32332.
508 J : Matches integers which fit a "quick" operand.
509 K : Matches integers 0 to 7 (for inss and exts instructions).
512 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
513 ((VALUE) < 8 && (VALUE) + 8 >= 0 ? \
514 ((C) == 'I' ? (!TARGET_32532 && 0 <= (VALUE) && (VALUE) <= 3) : \
515 (C) == 'J' ? (VALUE) <= 7 : \
516 (C) == 'K' ? 0 <= (VALUE) : 0) : 0)
518 /* Similar, but for floating constants, and defining letters G and H.
519 Here VALUE is the CONST_DOUBLE rtx itself. */
521 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) 1
523 /* Given an rtx X being reloaded into a reg required to be
524 in class CLASS, return the class of reg to actually use.
525 In general this is just CLASS; but on some machines
526 in some cases it is preferable to use a more restrictive class. */
528 /* We return GENERAL_REGS instead of GEN_AND_MEM_REGS.
529 The latter offers no real additional possibilities
530 and can cause spurious secondary reloading. */
532 #define PREFERRED_RELOAD_CLASS(X,CLASS) \
533 ((CLASS) == GEN_AND_MEM_REGS ? GENERAL_REGS : (CLASS))
535 /* Return the maximum number of consecutive registers
536 needed to represent mode MODE in a register of class CLASS. */
537 /* On the 32000, this is the size of MODE in words */
539 #define CLASS_MAX_NREGS(CLASS, MODE) \
540 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
542 /* Stack layout; function entry, exit and calling. */
544 /* Define this if pushing a word on the stack
545 makes the stack pointer a smaller address. */
546 #define STACK_GROWS_DOWNWARD
548 /* Define this if the nominal address of the stack frame
549 is at the high-address end of the local variables;
550 that is, each additional local variable allocated
551 goes at a more negative offset in the frame. */
552 #define FRAME_GROWS_DOWNWARD
554 /* Offset within stack frame to start allocating local variables at.
555 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
556 first local allocated. Otherwise, it is the offset to the BEGINNING
557 of the first local allocated. */
558 #define STARTING_FRAME_OFFSET 0
560 /* A C expression whose value is RTL representing the location of the
561 incoming return address at the beginning of any function, before
562 the prologue. This RTL is either a `REG', indicating that the
563 return value is saved in `REG', or a `MEM' representing a location
564 in the stack.
566 You only need to define this macro if you want to support call
567 frame debugging information like that provided by DWARF 2.
569 Before the prologue, RA is at 0(sp). */
571 #define INCOMING_RETURN_ADDR_RTX \
572 gen_rtx_MEM (VOIDmode, gen_rtx_REG (VOIDmode, STACK_POINTER_REGNUM))
574 /* A C expression whose value is RTL representing the value of the
575 return address for the frame COUNT steps up from the current frame,
576 after the prologue. FRAMEADDR is the frame pointer of the COUNT
577 frame, or the frame pointer of the COUNT - 1 frame if
578 `RETURN_ADDR_IN_PREVIOUS_FRAME' is defined.
580 After the prologue, RA is at 4(fp) in the current frame. */
582 #define RETURN_ADDR_RTX(COUNT, FRAME) \
583 ((COUNT> 0 && flag_omit_frame_pointer)? NULL_RTX \
584 : gen_rtx_MEM (Pmode, gen_rtx_PLUS (Pmode, (FRAME), GEN_INT(4))))
586 /* A C expression whose value is an integer giving the offset, in
587 bytes, from the value of the stack pointer register to the top of
588 the stack frame at the beginning of any function, before the
589 prologue. The top of the frame is defined to be the value of the
590 stack pointer in the previous frame, just before the call
591 instruction.
593 You only need to define this macro if you want to support call
594 frame debugging information like that provided by DWARF 2. */
596 #define INCOMING_FRAME_SP_OFFSET 4
598 /* If we generate an insn to push BYTES bytes,
599 this says how many the stack pointer really advances by.
600 On the 32000, sp@- in a byte insn really pushes a BYTE. */
601 #define PUSH_ROUNDING(BYTES) (BYTES)
603 /* Offset of first parameter from the argument pointer register value. */
604 #define FIRST_PARM_OFFSET(FNDECL) 8
606 /* Value is the number of byte of arguments automatically
607 popped when returning from a subroutine call.
608 FUNDECL is the declaration node of the function (as a tree),
609 FUNTYPE is the data type of the function (as a tree),
610 or for a library call it is an identifier node for the subroutine name.
611 SIZE is the number of bytes of arguments passed on the stack.
613 On the 32000, the RET insn may be used to pop them if the number
614 of args is fixed, but if the number is variable then the caller
615 must pop them all. RET can't be used for library calls now
616 because the library is compiled with the Unix compiler.
617 Use of RET is a selectable option, since it is incompatible with
618 standard Unix calling sequences. If the option is not selected,
619 the caller must always pop the args.
621 The attribute stdcall is equivalent to RTD on a per module basis. */
623 #define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) \
624 (ns32k_return_pops_args (FUNDECL, FUNTYPE, SIZE))
626 /* Define how to find the value returned by a function.
627 VALTYPE is the data type of the value (as a tree).
628 If the precise function being called is known, FUNC is its FUNCTION_DECL;
629 otherwise, FUNC is 0. */
631 /* On the 32000 the return value is in R0,
632 or perhaps in F0 if there is fp support. */
634 #define FUNCTION_VALUE(VALTYPE, FUNC) LIBCALL_VALUE(TYPE_MODE (VALTYPE))
636 /* Define how to find the value returned by a library function
637 assuming the value has mode MODE. */
639 /* On the 32000 the return value is in R0,
640 or perhaps F0 is there is fp support. */
642 #define LIBCALL_VALUE(MODE) \
643 gen_rtx_REG (MODE, \
644 FLOAT_MODE_P(MODE) && TARGET_32081 ? F0_REGNUM: R0_REGNUM)
646 /* Define this if PCC uses the nonreentrant convention for returning
647 structure and union values. */
649 #define PCC_STATIC_STRUCT_RETURN
651 /* 1 if N is a possible register number for a function value.
652 On the 32000, R0 and F0 are the only registers thus used. */
654 #define FUNCTION_VALUE_REGNO_P(N) (((N) & ~8) == 0)
656 /* 1 if N is a possible register number for function argument passing.
657 On the 32000, no registers are used in this way. */
659 #define FUNCTION_ARG_REGNO_P(N) 0
661 /* Define a data type for recording info about an argument list
662 during the scan of that argument list. This data type should
663 hold all necessary information about the function itself
664 and about the args processed so far, enough to enable macros
665 such as FUNCTION_ARG to determine where the next arg should go.
667 On the ns32k, this is a single integer, which is a number of bytes
668 of arguments scanned so far. */
670 #define CUMULATIVE_ARGS int
672 /* Initialize a variable CUM of type CUMULATIVE_ARGS
673 for a call to a function whose data type is FNTYPE.
674 For a library call, FNTYPE is 0.
676 On the ns32k, the offset starts at 0. */
678 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
679 ((CUM) = 0)
681 /* Update the data in CUM to advance over an argument
682 of mode MODE and data type TYPE.
683 (TYPE is null for libcalls where that information may not be available.) */
685 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
686 ((CUM) += ((MODE) != BLKmode \
687 ? (GET_MODE_SIZE (MODE) + 3) & ~3 \
688 : (int_size_in_bytes (TYPE) + 3) & ~3))
690 /* Define where to put the arguments to a function.
691 Value is zero to push the argument on the stack,
692 or a hard register in which to store the argument.
694 MODE is the argument's machine mode.
695 TYPE is the data type of the argument (as a tree).
696 This is null for libcalls where that information may
697 not be available.
698 CUM is a variable of type CUMULATIVE_ARGS which gives info about
699 the preceding args and about the function being called.
700 NAMED is nonzero if this argument is a named parameter
701 (otherwise it is an extra parameter matching an ellipsis). */
703 /* On the 32000 all args are pushed, except if -mregparm is specified
704 then the first two words of arguments are passed in r0, r1.
705 *NOTE* -mregparm does not work.
706 It exists only to test register calling conventions. */
708 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
709 ((TARGET_REGPARM && (CUM) < 8) ? gen_rtx_REG ((MODE), (CUM) / 4) : 0)
711 /* Output assembler code to FILE to increment profiler label # LABELNO
712 for profiling a function entry.
714 THIS DEFINITION FOR THE 32000 IS A GUESS. IT HAS NOT BEEN TESTED. */
716 #define FUNCTION_PROFILER(FILE, LABELNO) \
717 fprintf (FILE, "\taddr LP%d,r0\n\tbsr mcount\n", (LABELNO))
719 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
720 the stack pointer does not matter. The value is tested only in
721 functions that have frame pointers.
722 No definition is equivalent to always zero.
724 We use 0, because using 1 requires hair in output_function_epilogue()
725 that is worse than the stack adjust we could save. */
727 /* #define EXIT_IGNORE_STACK 1 */
729 /* Store in the variable DEPTH the initial difference between the
730 frame pointer reg contents and the stack pointer reg contents,
731 as of the start of the function body. This depends on the layout
732 of the fixed parts of the stack frame and on how registers are saved. */
734 #define INITIAL_FRAME_POINTER_OFFSET(DEPTH) \
736 int regno; \
737 int offset = -4; \
738 for (regno = 0; regno < FRAME_POINTER_REGNUM; regno++) \
739 if (regs_ever_live[regno] && ! call_used_regs[regno]) \
740 offset += 4; \
741 if (flag_pic && current_function_uses_pic_offset_table) \
742 offset += 4; \
743 (DEPTH) = (offset + get_frame_size () \
744 + (get_frame_size () == 0 ? 0 : 4)); \
748 /* Output assembler code for a block containing the constant parts
749 of a trampoline, leaving space for the variable parts. */
751 /* On the 32k, the trampoline looks like this:
753 addr 0(pc),r2
754 movd 16(r2),tos
755 movd 12(r2),r1
756 ret 0
757 .align 4
758 .int STATIC
759 .int FUNCTION
761 Putting the data in following data is easier than figuring out how to
762 do stores to memory in reverse byte order (the way immediate operands
763 on the 32k are stored). */
765 #define TRAMPOLINE_TEMPLATE(FILE) \
767 fprintf (FILE, "\taddr 0(pc),r2\n"); \
768 fprintf (FILE, "\tmovd 16(r2),tos\n"); \
769 fprintf (FILE, "\tmovd 12(r2),r1\n"); \
770 fprintf (FILE, "\tret 0\n"); \
771 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
772 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
775 /* Length in units of the trampoline for entering a nested function. */
777 #define TRAMPOLINE_SIZE 20
779 /* Emit RTL insns to initialize the variable parts of a trampoline.
780 FNADDR is an RTX for the address of the function's pure code.
781 CXT is an RTX for the static chain value for the function. */
783 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
785 emit_move_insn (gen_rtx_MEM (SImode, plus_constant (TRAMP, 12)), CXT); \
786 emit_move_insn (gen_rtx_MEM (SImode, plus_constant (TRAMP, 16)), FNADDR); \
789 /* Addressing modes, and classification of registers for them. */
791 /* Macros to check register numbers against specific register classes. */
793 /* These assume that REGNO is a hard or pseudo reg number.
794 They give nonzero only if REGNO is a hard reg of the suitable class
795 or a pseudo reg currently allocated to a suitable hard reg.
796 Since they use reg_renumber, they are safe only once reg_renumber
797 has been allocated, which happens in local-alloc.c. */
799 /* note that FP and SP cannot be used as an index. What about PC? */
800 #define REGNO_OK_FOR_INDEX_P(REGNO) \
801 ((REGNO) < F0_REGNUM || (unsigned)reg_renumber[REGNO] < F0_REGNUM)
802 #define REGNO_OK_FOR_BASE_P(REGNO) \
803 ((REGNO) < F0_REGNUM || (unsigned)reg_renumber[REGNO] < F0_REGNUM \
804 || (REGNO) == FRAME_POINTER_REGNUM || (REGNO) == STACK_POINTER_REGNUM)
806 #define FP_REG_P(X) \
807 (GET_CODE (X) == REG && REGNO (X) >= F0_REGNUM && REGNO (X) < FRAME_POINTER_REGNUM)
809 /* Maximum number of registers that can appear in a valid memory address. */
811 #define MAX_REGS_PER_ADDRESS 2
813 /* Recognize any constant value that is a valid address.
814 This might not work on future ns32k processors as negative
815 displacements are not officially allowed but a mode reserved
816 to National. This works on processors up to 32532, though,
817 and we don't expect any new ones in the series ;-( */
819 #define CONSTANT_ADDRESS_P(X) \
820 (GET_CODE (X) == LABEL_REF || GET_CODE (X) == SYMBOL_REF \
821 || GET_CODE (X) == CONST \
822 || (GET_CODE (X) == CONST_INT \
823 && NS32K_DISPLACEMENT_P (INTVAL (X))))
825 #define CONSTANT_ADDRESS_NO_LABEL_P(X) \
826 (GET_CODE (X) == CONST_INT \
827 && NS32K_DISPLACEMENT_P (INTVAL (X)))
829 /* Return the register class of a scratch register needed to copy IN into
830 or out of a register in CLASS in MODE. If it can be done directly,
831 NO_REGS is returned. */
833 #define SECONDARY_RELOAD_CLASS(CLASS,MODE,IN) \
834 secondary_reload_class (CLASS, MODE, IN)
836 /* Certain machines have the property that some registers cannot be
837 copied to some other registers without using memory. Define this
838 macro on those machines to be a C expression that is nonzero if
839 objects of mode M in registers of CLASS1 can only be copied to
840 registers of class CLASS2 by storing a register of CLASS1 into
841 memory and loading that memory location into a register of CLASS2.
843 On the ns32k, floating point regs can only be loaded through memory
845 The movdf and movsf insns in ns32k.md copy between general and
846 floating registers using the stack. In principle, we could get
847 better code not allowing that case in the constraints and defining
848 SECONDARY_MEMORY_NEEDED in practice, though the stack slots used
849 are not available for optimization. */
851 #if 0
852 #define SECONDARY_MEMORY_NEEDED(CLASS1, CLASS2, M) \
853 secondary_memory_needed(CLASS1, CLASS2, M)
854 #endif
856 /* SMALL_REGISTER_CLASSES is a run time option. This should no longer
857 be necessary and should go when we have confidence that we won't run
858 out of spill registers */
859 #define SMALL_REGISTER_CLASSES (target_flags & MASK_SRC)
861 /* A C expression whose value is nonzero if pseudos that have been
862 assigned to registers of class CLASS would likely be spilled
863 because registers of CLASS are needed for spill registers.
865 The default definition won't do because class LONG_FLOAT_REG0 has two
866 registers which are always accessed as a pair */
868 #define CLASS_LIKELY_SPILLED_P(CLASS) \
869 (reg_class_size[(int) (CLASS)] == 1 || (CLASS) == LONG_FLOAT_REG0)
872 /* Nonzero if the constant value X is a legitimate general operand.
873 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
875 #define LEGITIMATE_CONSTANT_P(X) 1
877 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
878 and check its validity for a certain class.
879 We have two alternate definitions for each of them.
880 The usual definition accepts all pseudo regs; the other rejects
881 them unless they have been allocated suitable hard regs.
882 The symbol REG_OK_STRICT causes the latter definition to be used.
884 Most source files want to accept pseudo regs in the hope that
885 they will get allocated to the class that the insn wants them to be in.
886 Source files for reload pass need to be strict.
887 After reload, it makes no difference, since pseudo regs have
888 been eliminated by then. */
890 #ifndef REG_OK_STRICT
892 /* Nonzero if X is a hard reg that can be used as an index
893 or if it is a pseudo reg. */
894 #define REG_OK_FOR_INDEX_P(X) \
895 (REGNO (X) < F0_REGNUM || REGNO (X) >= FIRST_PSEUDO_REGISTER)
896 /* Nonzero if X is a hard reg that can be used as a base reg
897 of if it is a pseudo reg. */
898 #define REG_OK_FOR_BASE_P(X) (REGNO (X) < F0_REGNUM || REGNO (X) >= FRAME_POINTER_REGNUM)
899 /* Nonzero if X is a floating point reg or a pseudo reg. */
901 #else
903 /* Nonzero if X is a hard reg that can be used as an index. */
904 #define REG_OK_FOR_INDEX_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
905 /* Nonzero if X is a hard reg that can be used as a base reg. */
906 #define REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
908 #endif
910 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
911 that is a valid memory address for an instruction.
912 The MODE argument is the machine mode for the MEM expression
913 that wants to use this address.
915 The other macros defined here are used only in GO_IF_LEGITIMATE_ADDRESS. */
917 /* 1 if X is an address that we could indirect through. */
918 /***** NOTE ***** There is a bug in the Sequent assembler which fails
919 to fixup addressing information for symbols used as offsets
920 from registers which are not FP or SP (or SB or PC). This
921 makes _x(fp) valid, while _x(r0) is invalid. */
923 #define INDIRECTABLE_1_ADDRESS_P(X) \
924 (CONSTANT_ADDRESS_P (X) \
925 || (GET_CODE (X) == REG && REG_OK_FOR_BASE_P (X)) \
926 || (GET_CODE (X) == PLUS \
927 && GET_CODE (XEXP (X, 0)) == REG \
928 && REG_OK_FOR_BASE_P (XEXP (X, 0)) \
929 && ((flag_pic || TARGET_HIMEM) ? \
930 CONSTANT_ADDRESS_NO_LABEL_P (XEXP (X, 1)) \
932 CONSTANT_ADDRESS_P (XEXP (X, 1))) \
933 && (GET_CODE (X) != CONST_INT || NS32K_DISPLACEMENT_P (INTVAL (X)))))
935 /* 1 if integer I will fit in a 4 byte displacement field.
936 Strictly speaking, we can't be sure that a symbol will fit this range.
937 But, in practice, it always will. */
939 /* idall@eleceng.adelaide.edu.au says that the 32016 and 32032
940 can handle the full range of displacements--it is only the addresses
941 that have a limited range. So the following was deleted:
942 (((i) <= 16777215 && (i) >= -16777216)
943 || ((TARGET_32532 || TARGET_32332) && ...)) */
944 #define NS32K_DISPLACEMENT_P(i) \
945 ((i) < (1 << 29) && (i) >= - (1 << 29))
947 /* Check for frame pointer or stack pointer. */
948 #define MEM_REG(X) \
949 (GET_CODE (X) == REG && (REGNO (X) == FRAME_POINTER_REGNUM \
950 || REGNO(X) == STACK_POINTER_REGNUM))
952 /* A memory ref whose address is the FP or SP, with optional integer offset,
953 or (on certain machines) a constant address. */
954 #define INDIRECTABLE_2_ADDRESS_P(X) \
955 (GET_CODE (X) == MEM \
956 && (((xfoo0 = XEXP (X, 0), MEM_REG (xfoo0)) \
957 || (GET_CODE (xfoo0) == PLUS \
958 && MEM_REG (XEXP (xfoo0, 0)) \
959 && CONSTANT_ADDRESS_NO_LABEL_P (XEXP (xfoo0, 1)))) \
960 || (TARGET_SB && CONSTANT_ADDRESS_P (xfoo0))))
962 /* Go to ADDR if X is a valid address not using indexing.
963 (This much is the easy part.) */
964 #define GO_IF_NONINDEXED_ADDRESS(X, ADDR) \
966 if (INDIRECTABLE_1_ADDRESS_P (X)) goto ADDR; \
967 if (INDIRECTABLE_2_ADDRESS_P (X)) goto ADDR; \
968 if (GET_CODE (X) == PLUS) \
969 if (CONSTANT_ADDRESS_NO_LABEL_P (XEXP (X, 1))) \
970 if (INDIRECTABLE_2_ADDRESS_P (XEXP (X, 0))) \
971 goto ADDR; \
974 /* Go to ADDR if X is a valid address not using indexing.
975 (This much is the easy part.) */
976 #define GO_IF_INDEXING(X, MODE, ADDR) \
977 { register rtx xfoob = (X); \
978 if (GET_CODE (xfoob) == PLUS && INDEX_TERM_P (XEXP (xfoob, 0), MODE)) \
979 GO_IF_INDEXABLE_ADDRESS (XEXP (xfoob, 1), ADDR); \
980 if (GET_CODE (xfoob) == PLUS && INDEX_TERM_P (XEXP (xfoob, 1), MODE)) \
981 GO_IF_INDEXABLE_ADDRESS (XEXP (xfoob, 0), ADDR); } \
983 #define GO_IF_INDEXABLE_ADDRESS(X, ADDR) \
984 { if (GET_CODE (X) == REG && REG_OK_FOR_BASE_P (X)) goto ADDR; \
985 if (INDIRECTABLE_2_ADDRESS_P (X)) goto ADDR; \
986 if (INDIRECTABLE_1_ADDRESS_P (X)) goto ADDR; \
989 /* 1 if PROD is either a reg times size of mode MODE
990 or just a reg, if MODE is just one byte. Actually, on the ns32k,
991 since the index mode is independent of the operand size,
992 we can match more stuff...
994 This macro's expansion uses the temporary variables xfoo0, xfoo1
995 and xfoo2 that must be declared in the surrounding context. */
996 #define INDEX_TERM_P(PROD, MODE) \
997 ((GET_CODE (PROD) == REG && REG_OK_FOR_INDEX_P (PROD)) \
998 || (GET_CODE (PROD) == MULT \
999 && (xfoo0 = XEXP (PROD, 0), xfoo1 = XEXP (PROD, 1), \
1000 (GET_CODE (xfoo1) == CONST_INT \
1001 && GET_CODE (xfoo0) == REG \
1002 && FITS_INDEX_RANGE (INTVAL (xfoo1)) \
1003 && REG_OK_FOR_INDEX_P (xfoo0)))))
1005 #define FITS_INDEX_RANGE(X) \
1006 ((xfoo2 = (unsigned)(X)-1), \
1007 ((xfoo2 < 4 && xfoo2 != 2) || xfoo2 == 7))
1009 /* Note that xfoo0, xfoo1, xfoo2 are used in some of the submacros above. */
1010 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1011 { register rtx xfooy, xfoo0, xfoo1; \
1012 unsigned xfoo2; \
1013 xfooy = X; \
1014 if (flag_pic && cfun && ! current_function_uses_pic_offset_table \
1015 && global_symbolic_reference_mentioned_p (X, 1)) \
1016 current_function_uses_pic_offset_table = 1; \
1017 GO_IF_NONINDEXED_ADDRESS (xfooy, ADDR); \
1018 if (GET_CODE (xfooy) == PLUS) \
1020 if (CONSTANT_ADDRESS_NO_LABEL_P (XEXP (xfooy, 1)) \
1021 && GET_CODE (XEXP (xfooy, 0)) == PLUS) \
1022 xfooy = XEXP (xfooy, 0); \
1023 else if (CONSTANT_ADDRESS_NO_LABEL_P (XEXP (xfooy, 0)) \
1024 && GET_CODE (XEXP (xfooy, 1)) == PLUS) \
1025 xfooy = XEXP (xfooy, 1); \
1026 GO_IF_INDEXING (xfooy, MODE, ADDR); \
1028 else if (INDEX_TERM_P (xfooy, MODE)) \
1029 goto ADDR; \
1030 else if (GET_CODE (xfooy) == PRE_DEC) \
1032 if (REGNO (XEXP (xfooy, 0)) == STACK_POINTER_REGNUM) goto ADDR; \
1036 /* Nonzero if the constant value X is a legitimate general operand
1037 when generating PIC code. It is given that flag_pic is on and
1038 that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
1040 #define LEGITIMATE_PIC_OPERAND_P(X) \
1041 (((! current_function_uses_pic_offset_table \
1042 && symbolic_reference_mentioned_p (X))? \
1043 (current_function_uses_pic_offset_table = 1):0 \
1044 ), (! SYMBOLIC_CONST (X) \
1045 || GET_CODE (X) == SYMBOL_REF || GET_CODE (X) == LABEL_REF))
1047 #define SYMBOLIC_CONST(X) \
1048 (GET_CODE (X) == SYMBOL_REF \
1049 || GET_CODE (X) == LABEL_REF \
1050 || (GET_CODE (X) == CONST && symbolic_reference_mentioned_p (X)))
1052 /* Go to LABEL if ADDR (a legitimate address expression)
1053 has an effect that depends on the machine mode it is used for.
1054 On the ns32k, only predecrement and postincrement address depend thus
1055 (the amount of decrement or increment being the length of the operand). */
1057 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL) \
1058 { if (GET_CODE (ADDR) == POST_INC || GET_CODE (ADDR) == PRE_DEC) \
1059 goto LABEL;}
1061 /* Specify the machine mode that this machine uses
1062 for the index in the tablejump instruction.
1063 HI mode is more efficient but the range is not wide enough for
1064 all programs. */
1065 #define CASE_VECTOR_MODE SImode
1067 /* Define as C expression which evaluates to nonzero if the tablejump
1068 instruction expects the table to contain offsets from the address of the
1069 table.
1070 Do not define this if the table should contain absolute addresses. */
1071 #define CASE_VECTOR_PC_RELATIVE 1
1073 /* Define this as 1 if `char' should by default be signed; else as 0. */
1074 #define DEFAULT_SIGNED_CHAR 1
1076 /* Max number of bytes we can move from memory to memory
1077 in one reasonably fast instruction. */
1078 #define MOVE_MAX 4
1080 /* The number of scalar move insns which should be generated instead
1081 of a string move insn or a library call.
1083 We have a smart movmemsi insn */
1084 #define MOVE_RATIO 0
1086 #define STORE_RATIO (optimize_size ? 3 : 15)
1087 #define STORE_BY_PIECES_P(SIZE, ALIGN) \
1088 (move_by_pieces_ninsns (SIZE, ALIGN, STORE_MAX_PIECES + 1) \
1089 < (unsigned int) STORE_RATIO)
1091 /* Nonzero if access to memory by bytes is slow and undesirable. */
1092 #define SLOW_BYTE_ACCESS 0
1094 /* Define if shifts truncate the shift count
1095 which implies one can omit a sign-extension or zero-extension
1096 of a shift count. */
1097 /* #define SHIFT_COUNT_TRUNCATED */
1099 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1100 is done just by pretending it is already truncated. */
1101 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1103 /* Specify the machine mode that pointers have.
1104 After generation of rtl, the compiler makes no further distinction
1105 between pointers and any other objects of this machine mode. */
1106 #define Pmode SImode
1108 /* A function address in a call instruction
1109 is a byte address (for indexing purposes)
1110 so give the MEM rtx a byte's mode. */
1111 #define FUNCTION_MODE QImode
1113 /* Tell final.c how to eliminate redundant test instructions. */
1115 /* Here we define machine-dependent flags and fields in cc_status
1116 (see `conditions.h'). */
1118 /* This bit means that what ought to be in the Z bit
1119 should be tested in the F bit. */
1120 #define CC_Z_IN_F 04000
1122 /* This bit means that what ought to be in the Z bit
1123 is complemented in the F bit. */
1124 #define CC_Z_IN_NOT_F 010000
1126 /* This bit means that the L bit indicates unordered (IEEE) comparison.
1128 #define CC_UNORD 020000
1130 /* Store in cc_status the expressions
1131 that the condition codes will describe
1132 after execution of an instruction whose pattern is EXP.
1133 Do not alter them if the instruction would not alter the cc's. */
1135 #define NOTICE_UPDATE_CC(EXP, INSN) \
1136 ns32k_notice_update_cc ((EXP), (INSN))
1138 /* Describe the costs of the following register moves which are discouraged:
1139 1.) Moves between the Floating point registers and the frame pointer and stack pointer
1140 2.) Moves between the stack pointer and the frame pointer
1141 3.) Moves between the floating point and general registers
1143 These all involve two memory references. This is worse than a memory
1144 to memory move (default cost 4)
1147 #define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
1148 register_move_cost (CLASS1, CLASS2)
1150 #define OUTPUT_JUMP(NORMAL, NO_OV) \
1151 { if (cc_status.flags & CC_NO_OVERFLOW) \
1152 return NO_OV; \
1153 return NORMAL; }
1155 /* Dividing the output into sections */
1157 /* Output before read-only data. */
1159 #define TEXT_SECTION_ASM_OP "\t.text"
1161 /* Output before writable data. */
1163 #define DATA_SECTION_ASM_OP "\t.data"
1165 /* Define the output Assembly Language */
1167 /* Output to assembler file text saying following lines
1168 may contain character constants, extra white space, comments, etc. */
1170 #define ASM_APP_ON "#APP\n"
1172 /* Output to assembler file text saying following lines
1173 no longer contain unusual constructs. */
1175 #define ASM_APP_OFF "#NO_APP\n"
1177 /* Output of Data */
1179 /* This is how to output an assembler line defining an external/static
1180 address which is not in tree format (for collect.c). */
1182 /* The prefix to add to user-visible assembler symbols. */
1183 #define USER_LABEL_PREFIX "_"
1185 /* This is how to output an insn to push a register on the stack.
1186 It need not be very fast code. */
1188 #define ASM_OUTPUT_REG_PUSH(FILE,REGNO) \
1189 fprintf (FILE, "\tmovd %s,tos\n", reg_names[REGNO])
1191 /* This is how to output an insn to pop a register from the stack.
1192 It need not be very fast code. */
1194 #define ASM_OUTPUT_REG_POP(FILE,REGNO) \
1195 fprintf (FILE, "\tmovd tos,%s\n", reg_names[REGNO])
1197 /* This is how to output a command to make the user-level label named NAME
1198 defined for reference from other files. */
1200 /* Globalizing directive for a label. */
1201 #define GLOBAL_ASM_OP ".globl "
1203 /* This is how to store into the string LABEL
1204 the symbol_ref name of an internal numbered label where
1205 PREFIX is the class of label and NUM is the number within the class.
1206 This is suitable for output with `assemble_name'. */
1208 #define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
1209 sprintf (LABEL, "*%s%ld", PREFIX, (long) NUM)
1211 /* This is how to align the code that follows an unconditional branch. */
1213 #define LABEL_ALIGN_AFTER_BARRIER(LABEL) (2)
1215 /* This is how to output an element of a case-vector that is absolute.
1216 (The ns32k does not use such vectors,
1217 but we must define this macro anyway.) */
1219 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
1220 fprintf (FILE, "\t.long L%d\n", VALUE)
1222 /* This is how to output an element of a case-vector that is relative. */
1223 /* ** Notice that the second element is LI format! */
1224 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
1225 fprintf (FILE, "\t.long L%d-LI%d\n", VALUE, REL)
1227 /* This is how to output an assembler line
1228 that says to advance the location counter
1229 to a multiple of 2**LOG bytes. */
1231 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
1232 fprintf (FILE, "\t.align %d\n", (LOG))
1234 #define ASM_OUTPUT_SKIP(FILE,SIZE) \
1235 fprintf (FILE, "\t.space %u\n", (int)(SIZE))
1237 /* This says how to output an assembler line
1238 to define a global common symbol. */
1240 #define ASM_OUTPUT_COMMON(FILE, NAME, SIZE, ROUNDED) \
1241 ( fputs (".comm ", (FILE)), \
1242 assemble_name ((FILE), (NAME)), \
1243 fprintf ((FILE), ",%u\n", (int)(ROUNDED)))
1245 /* This says how to output an assembler line
1246 to define a local common symbol. */
1248 #define ASM_OUTPUT_LOCAL(FILE, NAME, SIZE, ROUNDED) \
1249 ( fputs (".lcomm ", (FILE)), \
1250 assemble_name ((FILE), (NAME)), \
1251 fprintf ((FILE), ",%u\n", (int)(ROUNDED)))
1253 /* Print an instruction operand X on file FILE.
1254 CODE is the code from the %-spec that requested printing this operand;
1255 if `%z3' was used to print operand 3, then CODE is 'z'. */
1257 /* %$ means print the prefix for an immediate operand. */
1259 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
1260 ((CODE) == '$' || (CODE) == '?')
1262 #define PRINT_OPERAND(FILE, X, CODE) print_operand(FILE, X, CODE)
1264 /* Print a memory operand whose address is X, on file FILE. */
1266 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) print_operand_address(FILE, ADDR)
1268 extern const unsigned int ns32k_reg_class_contents[N_REG_CLASSES][1];
1269 extern const enum reg_class regclass_map[FIRST_PSEUDO_REGISTER]; /* smallest class containing REGNO */
1272 Local variables:
1273 version-control: t
1274 End: