Merge from mainline (gomp-merge-2005-02-26).
[official-gcc.git] / gcc / config / m68hc11 / m68hc11.h
blob2bd886326b0d984b9e125c88d0666322ef961a1f
1 /* Definitions of target machine for GNU compiler.
2 Motorola 68HC11 and 68HC12.
3 Copyright (C) 1999, 2000, 2001, 2002, 2003, 2004 Free Software Foundation, Inc.
4 Contributed by Stephane Carrez (stcarrez@nerim.fr)
6 This file is part of GCC.
8 GCC is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2, or (at your option)
11 any later version.
13 GCC is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with GCC; see the file COPYING. If not, write to
20 the Free Software Foundation, 59 Temple Place - Suite 330,
21 Boston, MA 02111-1307, USA.
23 Note:
24 A first 68HC11 port was made by Otto Lind (otto@coactive.com)
25 on gcc 2.6.3. I have used it as a starting point for this port.
26 However, this new port is a complete re-write. Its internal
27 design is completely different. The generated code is not
28 compatible with the gcc 2.6.3 port.
30 The gcc 2.6.3 port is available at:
32 ftp.unina.it/pub/electronics/motorola/68hc11/gcc/gcc-6811-fsf.tar.gz
36 /*****************************************************************************
38 ** Controlling the Compilation Driver, `gcc'
40 *****************************************************************************/
42 #undef ENDFILE_SPEC
44 /* Compile and assemble for a 68hc11 unless there is a -m68hc12 option. */
45 #ifndef ASM_SPEC
46 #define ASM_SPEC \
47 "%{m68hc12:-m68hc12}" \
48 "%{m68hcs12:-m68hcs12}" \
49 "%{!m68hc12:%{!m68hcs12:-m68hc11}} " \
50 "%{mshort:-mshort}%{!mshort:-mlong} " \
51 "%{fshort-double:-mshort-double}%{!fshort-double:-mlong-double}"
52 #endif
54 /* We need to tell the linker the target elf format. Just pass an
55 emulation option. This can be overridden by -Wl option of gcc. */
56 #ifndef LINK_SPEC
57 #define LINK_SPEC \
58 "%{m68hc12:-m m68hc12elf}" \
59 "%{m68hcs12:-m m68hc12elf}" \
60 "%{!m68hc12:%{!m68hcs12:-m m68hc11elf}} " \
61 "%{!mnorelax:%{!m68hc12:%{!m68hcs12:-relax}}}"
62 #endif
64 #ifndef LIB_SPEC
65 #define LIB_SPEC ""
66 #endif
68 #ifndef CC1_SPEC
69 #define CC1_SPEC ""
70 #endif
72 #ifndef CPP_SPEC
73 #define CPP_SPEC \
74 "%{mshort:-D__HAVE_SHORT_INT__ -D__INT__=16}\
75 %{!mshort:-D__INT__=32}\
76 %{m68hc12:-Dmc6812 -DMC6812 -Dmc68hc12}\
77 %{m68hcs12:-Dmc6812 -DMC6812 -Dmc68hcs12}\
78 %{!m68hc12:%{!m68hcs12:-Dmc6811 -DMC6811 -Dmc68hc11}}\
79 %{fshort-double:-D__HAVE_SHORT_DOUBLE__}\
80 %{mlong-calls:-D__USE_RTC__}"
81 #endif
83 #undef STARTFILE_SPEC
84 #define STARTFILE_SPEC "crt1%O%s"
86 /* Names to predefine in the preprocessor for this target machine. */
87 #define TARGET_CPU_CPP_BUILTINS() \
88 do \
89 { \
90 builtin_define_std ("mc68hc1x"); \
91 } \
92 while (0)
94 /* As an embedded target, we have no libc. */
95 #ifndef inhibit_libc
96 # define inhibit_libc
97 #endif
99 /* Forward type declaration for prototypes definitions.
100 rtx_ptr is equivalent to rtx. Can't use the same name. */
101 struct rtx_def;
102 typedef struct rtx_def *rtx_ptr;
104 union tree_node;
105 typedef union tree_node *tree_ptr;
107 /* We can't declare enum machine_mode forward nor include 'machmode.h' here.
108 Prototypes defined here will use an int instead. It's better than no
109 prototype at all. */
110 typedef int enum_machine_mode;
112 /*****************************************************************************
114 ** Run-time Target Specification
116 *****************************************************************************/
118 /* Run-time compilation parameters selecting different hardware subsets. */
120 extern int target_flags;
122 extern short *reg_renumber; /* def in local_alloc.c */
124 /* Macros used in the machine description to test the flags. */
126 /* 6811 specific options
128 * For 68HC12, the auto inc/dec mode is disabled by default. The reason
129 * is that for most programs, the reload pass will fail because it needs
130 * more registers to save the value of the indexed register after the
131 * memory access. For simple programs, you can enable this
132 * with -mauto-incdec.
135 #define MASK_SHORT 0002 /* Compile with 16-bit `int' */
136 #define MASK_AUTO_INC_DEC 0004
137 #define MASK_M6811 0010
138 #define MASK_M6812 0020
139 #define MASK_M68S12 0040
140 #define MASK_NO_DIRECT_MODE 0100
141 #define MASK_MIN_MAX 0200
142 #define MASK_LONG_CALLS 0400
144 #define TARGET_OP_TIME (optimize && optimize_size == 0)
145 #define TARGET_SHORT (target_flags & MASK_SHORT)
146 #define TARGET_M6811 (target_flags & MASK_M6811)
147 #define TARGET_M6812 (target_flags & MASK_M6812)
148 #define TARGET_M68S12 (target_flags & MASK_M68S12)
149 #define TARGET_AUTO_INC_DEC (target_flags & MASK_AUTO_INC_DEC)
150 #define TARGET_MIN_MAX (target_flags & MASK_MIN_MAX)
151 #define TARGET_NO_DIRECT_MODE (target_flags & MASK_NO_DIRECT_MODE)
152 #define TARGET_RELAX (TARGET_NO_DIRECT_MODE)
153 #define TARGET_LONG_CALLS (target_flags & MASK_LONG_CALLS)
155 /* Default target_flags if no switches specified. */
156 #ifndef TARGET_DEFAULT
157 # define TARGET_DEFAULT (MASK_M6811)
158 #endif
160 /* Define this macro as a C expression for the initializer of an
161 array of string to tell the driver program which options are
162 defaults for this target and thus do not need to be handled
163 specially when using `MULTILIB_OPTIONS'. */
164 #ifndef MULTILIB_DEFAULTS
165 # if TARGET_DEFAULT & MASK_M6811
166 # define MULTILIB_DEFAULTS { "m68hc11" }
167 # else
168 # define MULTILIB_DEFAULTS { "m68hc12" }
169 # endif
170 #endif
172 /* Macro to define tables used to set the flags. This is a list in braces of
173 pairs in braces, each pair being { "NAME", VALUE } where VALUE is the bits
174 to set or minus the bits to clear. An empty string NAME is used to
175 identify the default VALUE. */
177 #define TARGET_SWITCHES \
178 { { "short", MASK_SHORT, \
179 N_("Compile with 16-bit integer mode")}, \
180 { "noshort", - MASK_SHORT, \
181 N_("Compile with 32-bit integer mode")}, \
182 { "auto-incdec", MASK_AUTO_INC_DEC, \
183 N_("Auto pre/post decrement increment allowed")}, \
184 { "noauto-incdec", - MASK_AUTO_INC_DEC, \
185 N_("Auto pre/post decrement increment not allowed")}, \
186 { "inmax", MASK_MIN_MAX, \
187 N_("Min/max instructions allowed")}, \
188 { "nominmax", - MASK_MIN_MAX, \
189 N_("Min/max instructions not allowed")}, \
190 { "long-calls", MASK_LONG_CALLS, \
191 N_("Use call and rtc for function calls and returns")}, \
192 { "nolong-calls", - MASK_LONG_CALLS, \
193 N_("Use jsr and rts for function calls and returns")}, \
194 { "relax", MASK_NO_DIRECT_MODE, \
195 N_("Do not use direct addressing mode for soft registers")},\
196 { "norelax", -MASK_NO_DIRECT_MODE, \
197 N_("Use direct addressing mode for soft registers")}, \
198 { "68hc11", MASK_M6811, \
199 N_("Compile for a 68HC11")}, \
200 { "68hc12", MASK_M6812, \
201 N_("Compile for a 68HC12")}, \
202 { "68hcs12", MASK_M6812 | MASK_M68S12, \
203 N_("Compile for a 68HCS12")}, \
204 { "6811", MASK_M6811, \
205 N_("Compile for a 68HC11")}, \
206 { "6812", MASK_M6812, \
207 N_("Compile for a 68HC12")}, \
208 { "68S12", MASK_M6812 | MASK_M68S12, \
209 N_("Compile for a 68HCS12")}, \
210 { "", TARGET_DEFAULT, 0 }}
212 /* This macro is similar to `TARGET_SWITCHES' but defines names of
213 command options that have values. Its definition is an
214 initializer with a subgrouping for each command option.
216 Each subgrouping contains a string constant, that defines the
217 fixed part of the option name, and the address of a variable. The
218 variable, type `char *', is set to the variable part of the given
219 option if the fixed part matches. The actual option name is made
220 by appending `-m' to the specified name. */
221 #define TARGET_OPTIONS \
222 { { "reg-alloc=", &m68hc11_reg_alloc_order, \
223 N_("Specify the register allocation order"), 0}, \
224 { "soft-reg-count=", &m68hc11_soft_reg_count, \
225 N_("Indicate the number of soft registers available"), 0}, \
226 SUBTARGET_OPTIONS \
229 /* These are meant to be redefined in the host dependent files */
230 #define SUBTARGET_SWITCHES
231 #define SUBTARGET_OPTIONS
233 extern const char *m68hc11_regparm_string;
234 extern const char *m68hc11_reg_alloc_order;
235 extern const char *m68hc11_soft_reg_count;
237 #ifndef TARGET_M68HC12
238 # define TARGET_M68HC11 1
239 #endif
241 /* Print subsidiary information on the compiler version in use. */
242 #define TARGET_VERSION fprintf (stderr, " (MC68HC11/MC68HC12/MC68HCS12)")
244 /* Sometimes certain combinations of command options do not make
245 sense on a particular target machine. You can define a macro
246 `OVERRIDE_OPTIONS' to take account of this. This macro, if
247 defined, is executed once just after all the command options have
248 been parsed.
250 Don't use this macro to turn on various extra optimizations for
251 `-O'. That is what `OPTIMIZATION_OPTIONS' is for. */
253 #define OVERRIDE_OPTIONS m68hc11_override_options ();
256 /* Define cost parameters for a given processor variant. */
257 struct processor_costs {
258 const int add; /* cost of an add instruction */
259 const int logical; /* cost of a logical instruction */
260 const int shift_var;
261 const int shiftQI_const[8];
262 const int shiftHI_const[16];
263 const int multQI;
264 const int multHI;
265 const int multSI;
266 const int divQI;
267 const int divHI;
268 const int divSI;
271 /* Costs for the current processor. */
272 extern const struct processor_costs *m68hc11_cost;
275 /* target machine storage layout */
277 /* Define this if most significant byte of a word is the lowest numbered. */
278 #define BYTES_BIG_ENDIAN 1
280 /* Define this if most significant bit is lowest numbered
281 in instructions that operate on numbered bit-fields. */
282 #define BITS_BIG_ENDIAN 0
284 /* Define this if most significant word of a multiword number is numbered. */
285 #define WORDS_BIG_ENDIAN 1
287 /* Width of a word, in units (bytes). */
288 #define UNITS_PER_WORD 2
290 /* Definition of size_t. This is really an unsigned short as the
291 68hc11 only handles a 64K address space. */
292 #define SIZE_TYPE "short unsigned int"
294 /* A C expression for a string describing the name of the data type
295 to use for the result of subtracting two pointers. The typedef
296 name `ptrdiff_t' is defined using the contents of the string.
297 The 68hc11 only has a 64K address space. */
298 #define PTRDIFF_TYPE "short int"
300 /* Allocation boundary (bits) for storing pointers in memory. */
301 #define POINTER_BOUNDARY 8
303 /* Normal alignment required for function parameters on the stack, in bits.
304 This can't be less than BITS_PER_WORD */
305 #define PARM_BOUNDARY (BITS_PER_WORD)
307 /* Boundary (bits) on which stack pointer should be aligned. */
308 #define STACK_BOUNDARY 8
310 /* Allocation boundary (bits) for the code of a function. */
311 #define FUNCTION_BOUNDARY 8
313 #define BIGGEST_ALIGNMENT 8
315 /* Alignment of field after `int : 0' in a structure. */
316 #define EMPTY_FIELD_BOUNDARY 8
318 /* Every structure's size must be a multiple of this. */
319 #define STRUCTURE_SIZE_BOUNDARY 8
321 /* Define this if instructions will fail to work if given data not
322 on the nominal alignment. If instructions will merely go slower
323 in that case, do not define this macro. */
324 #define STRICT_ALIGNMENT 0
326 /* An integer expression for the size in bits of the largest integer
327 machine mode that should actually be used. All integer machine modes of
328 this size or smaller can be used for structures and unions with the
329 appropriate sizes. */
330 #define MAX_FIXED_MODE_SIZE 64
332 /* target machine storage layout */
334 /* Size (bits) of the type "int" on target machine
335 (If undefined, default is BITS_PER_WORD). */
336 #define INT_TYPE_SIZE (TARGET_SHORT ? 16 : 32)
338 /* Size (bits) of the type "short" on target machine */
339 #define SHORT_TYPE_SIZE 16
341 /* Size (bits) of the type "long" on target machine */
342 #define LONG_TYPE_SIZE 32
344 /* Size (bits) of the type "long long" on target machine */
345 #define LONG_LONG_TYPE_SIZE 64
347 /* A C expression for the size in bits of the type `float' on the
348 target machine. If you don't define this, the default is one word.
349 Don't use default: a word is only 16. */
350 #define FLOAT_TYPE_SIZE 32
352 /* A C expression for the size in bits of the type double on the target
353 machine. If you don't define this, the default is two words.
354 Be IEEE compliant. */
355 #define DOUBLE_TYPE_SIZE 64
357 #define LONG_DOUBLE_TYPE_SIZE 64
359 /* Define this as 1 if `char' should by default be signed; else as 0. */
360 #define DEFAULT_SIGNED_CHAR 0
362 /* Define these to avoid dependence on meaning of `int'.
363 Note that WCHAR_TYPE_SIZE is used in cexp.y,
364 where TARGET_SHORT is not available. */
365 #define WCHAR_TYPE "short int"
366 #define WCHAR_TYPE_SIZE 16
369 /* Standard register usage. */
371 #define HARD_REG_SIZE (UNITS_PER_WORD)
373 /* Assign names to real MC68HC11 registers.
374 A and B registers are not really used (A+B = D)
375 X register is first so that GCC allocates X+D for 32-bit integers and
376 the lowpart of that integer will be D. Having the lower part in D is
377 better for 32<->16bit conversions and for many arithmetic operations. */
378 #define HARD_X_REGNUM 0
379 #define HARD_D_REGNUM 1
380 #define HARD_Y_REGNUM 2
381 #define HARD_SP_REGNUM 3
382 #define HARD_PC_REGNUM 4
383 #define HARD_A_REGNUM 5
384 #define HARD_B_REGNUM 6
385 #define HARD_CCR_REGNUM 7
387 /* The Z register does not really exist in the 68HC11. This a fake register
388 for GCC. It is treated exactly as an index register (X or Y). It is only
389 in the A_REGS class, which is the BASE_REG_CLASS for GCC. Defining this
390 register helps the reload pass of GCC. Otherwise, the reload often aborts
391 with register spill failures.
393 The Z register is replaced by either X or Y during the machine specific
394 reorg (m68hc11_reorg). It is saved in the SOFT_Z_REGNUM soft-register
395 when this is necessary.
397 It's possible to tell GCC not to use this register with -ffixed-z. */
398 #define HARD_Z_REGNUM 8
400 /* The frame pointer is a soft-register. It's treated as such by GCC:
401 it is not and must not be part of the BASE_REG_CLASS. */
402 #define DEFAULT_HARD_FP_REGNUM (9)
403 #define HARD_FP_REGNUM (9)
404 #define HARD_AP_REGNUM (HARD_FP_REGNUM)
406 /* Temporary soft-register used in some cases when an operand came
407 up into a bad register class (D, X, Y, SP) and gcc failed to
408 recognize this. This register is never allocated by GCC. */
409 #define SOFT_TMP_REGNUM 10
411 /* The soft-register which is used to save the Z register
412 (see Z register replacement notes in m68hc11.c). */
413 #define SOFT_Z_REGNUM 11
415 /* The soft-register which is used to save either X or Y. */
416 #define SOFT_SAVED_XY_REGNUM 12
418 /* A fake clobber register for 68HC12 patterns. */
419 #define FAKE_CLOBBER_REGNUM (13)
421 /* Define 32 soft-registers of 16-bit each. By default,
422 only 12 of them are enabled and can be used by GCC. The
423 -msoft-reg-count=<n> option allows to control the number of valid
424 soft-registers. GCC can put 32-bit values in them
425 by allocating consecutive registers. The first 3 soft-registers
426 are never allocated by GCC. They are used in case the insn template needs
427 a temporary register, or for the Z register replacement. */
429 #define MAX_SOFT_REG_COUNT (32)
430 #define SOFT_REG_FIXED 0, 0, 0, 0, 0, 0, 0, 0, \
431 0, 0, 0, 0, 1, 1, 1, 1, \
432 1, 1, 1, 1, 1, 1, 1, 1, \
433 1, 1, 1, 1, 1, 1, 1, 1
434 #define SOFT_REG_USED 0, 0, 0, 0, 0, 0, 0, 0, \
435 0, 0, 0, 0, 1, 1, 1, 1, \
436 1, 1, 1, 1, 1, 1, 1, 1, \
437 1, 1, 1, 1, 1, 1, 1, 1
438 #define SOFT_REG_ORDER \
439 SOFT_REG_FIRST, SOFT_REG_FIRST+1,SOFT_REG_FIRST+2,SOFT_REG_FIRST+3,\
440 SOFT_REG_FIRST+4, SOFT_REG_FIRST+5,SOFT_REG_FIRST+6,SOFT_REG_FIRST+7,\
441 SOFT_REG_FIRST+8, SOFT_REG_FIRST+9,SOFT_REG_FIRST+10,SOFT_REG_FIRST+11,\
442 SOFT_REG_FIRST+12, SOFT_REG_FIRST+13,SOFT_REG_FIRST+14,SOFT_REG_FIRST+15,\
443 SOFT_REG_FIRST+16, SOFT_REG_FIRST+17,SOFT_REG_FIRST+18,SOFT_REG_FIRST+19,\
444 SOFT_REG_FIRST+20, SOFT_REG_FIRST+21,SOFT_REG_FIRST+22,SOFT_REG_FIRST+23,\
445 SOFT_REG_FIRST+24, SOFT_REG_FIRST+25,SOFT_REG_FIRST+26,SOFT_REG_FIRST+27,\
446 SOFT_REG_FIRST+28, SOFT_REG_FIRST+29,SOFT_REG_FIRST+30,SOFT_REG_FIRST+31
448 #define SOFT_REG_NAMES \
449 "*_.d1", "*_.d2", "*_.d3", "*_.d4", \
450 "*_.d5", "*_.d6", "*_.d7", "*_.d8", \
451 "*_.d9", "*_.d10", "*_.d11", "*_.d12", \
452 "*_.d13", "*_.d14", "*_.d15", "*_.d16", \
453 "*_.d17", "*_.d18", "*_.d19", "*_.d20", \
454 "*_.d21", "*_.d22", "*_.d23", "*_.d24", \
455 "*_.d25", "*_.d26", "*_.d27", "*_.d28", \
456 "*_.d29", "*_.d30", "*_.d31", "*_.d32"
458 /* First available soft-register for GCC. */
459 #define SOFT_REG_FIRST (SOFT_SAVED_XY_REGNUM+2)
461 /* Last available soft-register for GCC. */
462 #define SOFT_REG_LAST (SOFT_REG_FIRST+MAX_SOFT_REG_COUNT)
463 #define SOFT_FP_REGNUM (SOFT_REG_LAST)
464 #define SOFT_AP_REGNUM (SOFT_FP_REGNUM+1)
466 /* Number of actual hardware registers. The hardware registers are assigned
467 numbers for the compiler from 0 to just below FIRST_PSEUDO_REGISTER.
468 All registers that the compiler knows about must be given numbers, even
469 those that are not normally considered general registers. */
470 #define FIRST_PSEUDO_REGISTER (SOFT_REG_LAST+2)
472 /* 1 for registers that have pervasive standard uses and are not available
473 for the register allocator. */
474 #define FIXED_REGISTERS \
475 {0, 0, 0, 1, 1, 1, 1, 1, 0, 1, 1, 1,1, 1, SOFT_REG_FIXED, 1, 1}
476 /* X, D, Y, SP,PC,A, B, CCR, Z, FP,ZTMP,ZR,XYR, FK, D1 - D32, SOFT-FP, AP */
478 /* 1 for registers not available across function calls. For our pseudo
479 registers, all are available. */
480 #define CALL_USED_REGISTERS \
481 {1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,1, 1, SOFT_REG_USED, 1, 1}
482 /* X, D, Y, SP,PC,A, B, CCR, Z, FP, ZTMP,ZR,XYR, D1 - 32, SOFT-FP, AP */
485 /* Define this macro to change register usage conditional on target flags.
487 The soft-registers are disabled or enabled according to the
488 -msoft-reg-count=<n> option. */
491 #define CONDITIONAL_REGISTER_USAGE (m68hc11_conditional_register_usage ())
493 /* List the order in which to allocate registers. Each register must be
494 listed once, even those in FIXED_REGISTERS. */
495 #define REG_ALLOC_ORDER \
496 { HARD_D_REGNUM, HARD_X_REGNUM, HARD_Y_REGNUM, \
497 SOFT_REG_ORDER, HARD_Z_REGNUM, HARD_PC_REGNUM, HARD_A_REGNUM, \
498 HARD_B_REGNUM, HARD_CCR_REGNUM, HARD_FP_REGNUM, SOFT_FP_REGNUM, \
499 HARD_SP_REGNUM, SOFT_TMP_REGNUM, SOFT_Z_REGNUM, SOFT_SAVED_XY_REGNUM, \
500 SOFT_AP_REGNUM, FAKE_CLOBBER_REGNUM }
502 /* A C expression for the number of consecutive hard registers,
503 starting at register number REGNO, required to hold a value of
504 mode MODE. */
505 #define HARD_REGNO_NREGS(REGNO, MODE) \
506 ((Q_REGNO_P (REGNO)) ? (GET_MODE_SIZE (MODE)) : \
507 ((GET_MODE_SIZE (MODE) + HARD_REG_SIZE - 1) / HARD_REG_SIZE))
509 /* Value is 1 if hard register REGNO can hold a value of machine-mode MODE.
510 - 8 bit values are stored anywhere (except the SP register).
511 - 16 bit values can be stored in any register whose mode is 16
512 - 32 bit values can be stored in D, X registers or in a soft register
513 (except the last one because we need 2 soft registers)
514 - Values whose size is > 32 bit are not stored in real hard
515 registers. They may be stored in soft registers if there are
516 enough of them. */
517 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
518 hard_regno_mode_ok (REGNO,MODE)
520 /* Value is 1 if it is a good idea to tie two pseudo registers when one has
521 mode MODE1 and one has mode MODE2. If HARD_REGNO_MODE_OK could produce
522 different values for MODE1 and MODE2, for any hard reg, then this must be
523 0 for correct output.
525 All modes are tieable except QImode. */
526 #define MODES_TIEABLE_P(MODE1, MODE2) \
527 (((MODE1) == (MODE2)) \
528 || ((MODE1) != QImode && (MODE2) != QImode))
531 /* Define the classes of registers for register constraints in the
532 machine description. Also define ranges of constants.
534 One of the classes must always be named ALL_REGS and include all hard regs.
535 If there is more than one class, another class must be named NO_REGS
536 and contain no registers.
538 The name GENERAL_REGS must be the name of a class (or an alias for
539 another name such as ALL_REGS). This is the class of registers
540 that is allowed by "g" or "r" in a register constraint.
541 Also, registers outside this class are allocated only when
542 instructions express preferences for them.
544 The classes must be numbered in nondecreasing order; that is,
545 a larger-numbered class must never be contained completely
546 in a smaller-numbered class.
548 For any two classes, it is very desirable that there be another
549 class that represents their union. */
551 /* The M68hc11 has so fiew registers that it's not possible for GCC to
552 do any register allocation without breaking. We extend the processor
553 registers by having soft registers. These registers are treated as
554 hard registers by GCC but they are located in memory and accessed by page0
555 accesses (IND mode). */
556 enum reg_class
558 NO_REGS,
559 D_REGS, /* 16-bit data register */
560 X_REGS, /* 16-bit X register */
561 Y_REGS, /* 16-bit Y register */
562 SP_REGS, /* 16 bit stack pointer */
563 DA_REGS, /* 8-bit A reg. */
564 DB_REGS, /* 8-bit B reg. */
565 Z_REGS, /* 16-bit fake Z register */
566 D8_REGS, /* 8-bit A or B reg. */
567 Q_REGS, /* 8-bit (byte (QI)) data (A, B or D) */
568 D_OR_X_REGS, /* D or X register */
569 D_OR_Y_REGS, /* D or Y register */
570 D_OR_SP_REGS, /* D or SP register */
571 X_OR_Y_REGS, /* IX or Y register */
572 A_REGS, /* 16-bit address register (X, Y, Z) */
573 X_OR_SP_REGS, /* X or SP register */
574 Y_OR_SP_REGS, /* Y or SP register */
575 X_OR_Y_OR_D_REGS, /* X, Y or D */
576 A_OR_D_REGS, /* X, Y, Z or D */
577 A_OR_SP_REGS, /* X, Y, Z or SP */
578 H_REGS, /* 16-bit hard register (D, X, Y, Z, SP) */
579 S_REGS, /* 16-bit soft register */
580 D_OR_S_REGS, /* 16-bit soft register or D register */
581 X_OR_S_REGS, /* 16-bit soft register or X register */
582 Y_OR_S_REGS, /* 16-bit soft register or Y register */
583 Z_OR_S_REGS, /* 16-bit soft register or Z register */
584 SP_OR_S_REGS, /* 16-bit soft register or SP register */
585 D_OR_X_OR_S_REGS, /* 16-bit soft register or D or X register */
586 D_OR_Y_OR_S_REGS, /* 16-bit soft register or D or Y register */
587 D_OR_SP_OR_S_REGS, /* 16-bit soft register or D or SP register */
588 A_OR_S_REGS, /* 16-bit soft register or X, Y registers */
589 D_OR_A_OR_S_REGS, /* 16-bit soft register or D, X, Y registers */
590 TMP_REGS, /* 16 bit fake scratch register */
591 D_OR_A_OR_TMP_REGS, /* General scratch register */
592 G_REGS, /* 16-bit general register
593 (H_REGS + soft registers) */
594 ALL_REGS,
595 LIM_REG_CLASSES
598 /* alias GENERAL_REGS to G_REGS. */
599 #define GENERAL_REGS G_REGS
601 #define N_REG_CLASSES (int) LIM_REG_CLASSES
603 /* Give names of register classes as strings for dump file. */
604 #define REG_CLASS_NAMES \
605 { "NO_REGS", \
606 "D_REGS", \
607 "X_REGS", \
608 "Y_REGS", \
609 "SP_REGS", \
610 "DA_REGS", \
611 "DB_REGS", \
612 "D8_REGS", \
613 "Z_REGS", \
614 "Q_REGS", \
615 "D_OR_X_REGS", \
616 "D_OR_Y_REGS", \
617 "D_OR_SP_REGS", \
618 "X_OR_Y_REGS", \
619 "A_REGS", \
620 "X_OR_SP_REGS", \
621 "Y_OR_SP_REGS", \
622 "X_OR_Y_OR_D_REGS", \
623 "A_OR_D_REGS", \
624 "A_OR_SP_REGS", \
625 "H_REGS", \
626 "S_REGS", \
627 "D_OR_S_REGS", \
628 "X_OR_S_REGS", \
629 "Y_OR_S_REGS", \
630 "Z_OR_S_REGS", \
631 "SP_OR_S_REGS", \
632 "D_OR_X_OR_S_REGS", \
633 "D_OR_Y_OR_S_REGS", \
634 "D_OR_SP_OR_S_REGS", \
635 "A_OR_S_REGS", \
636 "D_OR_A_OR_S_REGS", \
637 "TMP_REGS", \
638 "D_OR_A_OR_TMP_REGS", \
639 "G_REGS", \
640 "ALL_REGS" }
642 /* An initializer containing the contents of the register classes,
643 as integers which are bit masks. The Nth integer specifies the
644 contents of class N. The way the integer MASK is interpreted is
645 that register R is in the class if `MASK & (1 << R)' is 1. */
647 /*--------------------------------------------------------------
648 X 0x00000001
649 D 0x00000002
650 Y 0x00000004
651 SP 0x00000008
652 PC 0x00000010
653 A 0x00000020
654 B 0x00000040
655 CCR 0x00000080
656 Z 0x00000100
657 FRAME 0x00000200
658 ZTMP 0x00000400
659 ZREG 0x00000800
660 XYREG 0x00001000
661 FAKE 0x00002000
662 Di 0xFFFFc000, 0x03FFF
663 SFRAME 0x00000000, 0x04000
664 AP 0x00000000, 0x08000
666 D_OR_X_REGS represents D+X. It is used for 32-bits numbers.
667 A_REGS represents a valid base register for indexing. It represents
668 X,Y and the Z register.
669 S_REGS represents the soft-registers. This includes the hard frame
670 and soft frame registers.
671 --------------------------------------------------------------*/
673 #define REG_CLASS_CONTENTS \
674 /* NO_REGS */ {{ 0x00000000, 0x00000000 }, \
675 /* D_REGS */ { 0x00000002, 0x00000000 }, /* D */ \
676 /* X_REGS */ { 0x00000001, 0x00000000 }, /* X */ \
677 /* Y_REGS */ { 0x00000004, 0x00000000 }, /* Y */ \
678 /* SP_REGS */ { 0x00000008, 0x00000000 }, /* SP */ \
679 /* DA_REGS */ { 0x00000020, 0x00000000 }, /* A */ \
680 /* DB_REGS */ { 0x00000040, 0x00000000 }, /* B */ \
681 /* Z_REGS */ { 0x00000100, 0x00000000 }, /* Z */ \
682 /* D8_REGS */ { 0x00000060, 0x00000000 }, /* A B */ \
683 /* Q_REGS */ { 0x00000062, 0x00000000 }, /* A B D */ \
684 /* D_OR_X_REGS */ { 0x00000003, 0x00000000 }, /* D X */ \
685 /* D_OR_Y_REGS */ { 0x00000006, 0x00000000 }, /* D Y */ \
686 /* D_OR_SP_REGS */ { 0x0000000A, 0x00000000 }, /* D SP */ \
687 /* X_OR_Y_REGS */ { 0x00000005, 0x00000000 }, /* X Y */ \
688 /* A_REGS */ { 0x00000105, 0x00000000 }, /* X Y Z */ \
689 /* X_OR_SP_REGS */ { 0x00000009, 0x00000000 }, /* X SP */ \
690 /* Y_OR_SP_REGS */ { 0x0000000C, 0x00000000 }, /* Y SP */ \
691 /* X_OR_Y_OR_D_REGS */ { 0x00000007, 0x00000000 }, /* D X Y */ \
692 /* A_OR_D_REGS */ { 0x00000107, 0x00000000 }, /* D X Y Z */ \
693 /* A_OR_SP_REGS */ { 0x0000010D, 0x00000000 }, /* X Y SP */ \
694 /* H_REGS */ { 0x0000010F, 0x00000000 }, /* D X Y SP */ \
695 /* S_REGS */ { 0xFFFFDE00, 0x00007FFF }, /* _.D,..,FP,Z* */ \
696 /* D_OR_S_REGS */ { 0xFFFFDE02, 0x00007FFF }, /* D _.D */ \
697 /* X_OR_S_REGS */ { 0xFFFFDE01, 0x00007FFF }, /* X _.D */ \
698 /* Y_OR_S_REGS */ { 0xFFFFDE04, 0x00007FFF }, /* Y _.D */ \
699 /* Z_OR_S_REGS */ { 0xFFFFDF00, 0x00007FFF }, /* Z _.D */ \
700 /* SP_OR_S_REGS */ { 0xFFFFDE08, 0x00007FFF }, /* SP _.D */ \
701 /* D_OR_X_OR_S_REGS */ { 0xFFFFDE03, 0x00007FFF }, /* D X _.D */ \
702 /* D_OR_Y_OR_S_REGS */ { 0xFFFFDE06, 0x00007FFF }, /* D Y _.D */ \
703 /* D_OR_SP_OR_S_REGS */ { 0xFFFFDE0A, 0x00007FFF }, /* D SP _.D */ \
704 /* A_OR_S_REGS */ { 0xFFFFDF05, 0x00007FFF }, /* X Y _.D */ \
705 /* D_OR_A_OR_S_REGS */ { 0xFFFFDF07, 0x00007FFF }, /* D X Y _.D */ \
706 /* TMP_REGS */ { 0x00002000, 0x00000000 }, /* FAKE */ \
707 /* D_OR_A_OR_TMP_REGS*/ { 0x00002107, 0x00000000 }, /* D X Y Z Fake */ \
708 /* G_REGS */ { 0xFFFFFF1F, 0x00007FFF }, /* ? _.D D X Y */ \
709 /* ALL_REGS*/ { 0xFFFFFFFF, 0x00007FFF }}
712 /* set up a C expression whose value is a register class containing hard
713 register REGNO */
714 #define Q_REGNO_P(REGNO) ((REGNO) == HARD_A_REGNUM \
715 || (REGNO) == HARD_B_REGNUM)
716 #define Q_REG_P(X) (REG_P (X) && Q_REGNO_P (REGNO (X)))
718 #define D_REGNO_P(REGNO) ((REGNO) == HARD_D_REGNUM)
719 #define D_REG_P(X) (REG_P (X) && D_REGNO_P (REGNO (X)))
721 #define DB_REGNO_P(REGNO) ((REGNO) == HARD_B_REGNUM)
722 #define DB_REG_P(X) (REG_P (X) && DB_REGNO_P (REGNO (X)))
723 #define DA_REGNO_P(REGNO) ((REGNO) == HARD_A_REGNUM)
724 #define DA_REG_P(X) (REG_P (X) && DA_REGNO_P (REGNO (X)))
726 #define X_REGNO_P(REGNO) ((REGNO) == HARD_X_REGNUM)
727 #define X_REG_P(X) (REG_P (X) && X_REGNO_P (REGNO (X)))
729 #define Y_REGNO_P(REGNO) ((REGNO) == HARD_Y_REGNUM)
730 #define Y_REG_P(X) (REG_P (X) && Y_REGNO_P (REGNO (X)))
732 #define Z_REGNO_P(REGNO) ((REGNO) == HARD_Z_REGNUM)
733 #define Z_REG_P(X) (REG_P (X) && Z_REGNO_P (REGNO (X)))
735 #define SP_REGNO_P(REGNO) ((REGNO) == HARD_SP_REGNUM)
736 #define SP_REG_P(X) (REG_P (X) && SP_REGNO_P (REGNO (X)))
738 /* Address register. */
739 #define A_REGNO_P(REGNO) ((REGNO) == HARD_X_REGNUM \
740 || (REGNO) == HARD_Y_REGNUM \
741 || (REGNO) == HARD_Z_REGNUM)
742 #define A_REG_P(X) (REG_P (X) && A_REGNO_P (REGNO (X)))
744 /* M68hc11 hard registers. */
745 #define H_REGNO_P(REGNO) (D_REGNO_P (REGNO) || A_REGNO_P (REGNO) \
746 || SP_REGNO_P (REGNO) || Q_REGNO_P (REGNO))
747 #define H_REG_P(X) (REG_P (X) && H_REGNO_P (REGNO (X)))
749 #define FAKE_REGNO_P(REGNO) ((REGNO) == FAKE_CLOBBER_REGNUM)
750 #define FAKE_REG_P(X) (REG_P (X) && FAKE_REGNO_P (REGNO (X)))
752 /* Soft registers (or register emulation for gcc). The temporary register
753 used by insn template must be part of the S_REGS class so that it
754 matches the 'u' constraint. */
755 #define S_REGNO_P(REGNO) ((REGNO) >= SOFT_TMP_REGNUM \
756 && (REGNO) <= SOFT_REG_LAST \
757 && (REGNO) != FAKE_CLOBBER_REGNUM)
758 #define S_REG_P(X) (REG_P (X) && S_REGNO_P (REGNO (X)))
760 #define Z_REGNO_P(REGNO) ((REGNO) == HARD_Z_REGNUM)
761 #define Z_REG_P(X) (REG_P (X) && Z_REGNO_P (REGNO (X)))
763 /* General register. */
764 #define G_REGNO_P(REGNO) (H_REGNO_P (REGNO) || S_REGNO_P (REGNO) \
765 || ((REGNO) == HARD_PC_REGNUM) \
766 || ((REGNO) == HARD_FP_REGNUM) \
767 || ((REGNO) == SOFT_FP_REGNUM) \
768 || ((REGNO) == FAKE_CLOBBER_REGNUM) \
769 || ((REGNO) == SOFT_AP_REGNUM))
771 #define G_REG_P(X) (REG_P (X) && G_REGNO_P (REGNO (X)))
773 #define REGNO_REG_CLASS(REGNO) \
774 (D_REGNO_P (REGNO) ? D_REGS : \
775 (X_REGNO_P (REGNO) ? X_REGS : \
776 (Y_REGNO_P (REGNO) ? Y_REGS : \
777 (SP_REGNO_P (REGNO) ? SP_REGS : \
778 (Z_REGNO_P (REGNO) ? Z_REGS : \
779 (H_REGNO_P (REGNO) ? H_REGS : \
780 (FAKE_REGNO_P (REGNO) ? TMP_REGS : \
781 (S_REGNO_P (REGNO) ? S_REGS : \
782 (DA_REGNO_P (REGNO) ? DA_REGS: \
783 (DB_REGNO_P (REGNO) ? DB_REGS: \
784 (G_REGNO_P (REGNO) ? G_REGS : ALL_REGS)))))))))))
787 /* Get reg_class from a letter in the machine description. */
789 extern enum reg_class m68hc11_tmp_regs_class;
790 #define REG_CLASS_FROM_LETTER(C) \
791 ((C) == 'a' ? DA_REGS : \
792 (C) == 'A' ? A_REGS : \
793 (C) == 'b' ? DB_REGS : \
794 (C) == 'B' ? X_OR_Y_REGS : \
795 (C) == 'd' ? D_REGS : \
796 (C) == 'D' ? D_OR_X_REGS : \
797 (C) == 'q' ? Q_REGS : \
798 (C) == 'h' ? H_REGS : \
799 (C) == 't' ? TMP_REGS : \
800 (C) == 'u' ? S_REGS : \
801 (C) == 'v' ? m68hc11_tmp_regs_class : \
802 (C) == 'w' ? SP_REGS : \
803 (C) == 'x' ? X_REGS : \
804 (C) == 'y' ? Y_REGS : \
805 (C) == 'z' ? Z_REGS : NO_REGS)
807 #define PREFERRED_RELOAD_CLASS(X,CLASS) preferred_reload_class(X,CLASS)
809 #define SMALL_REGISTER_CLASSES 1
811 /* A C expression that is nonzero if hard register number REGNO2 can be
812 considered for use as a rename register for REGNO1 */
814 #define HARD_REGNO_RENAME_OK(REGNO1,REGNO2) \
815 m68hc11_hard_regno_rename_ok ((REGNO1), (REGNO2))
817 /* A C expression whose value is nonzero if pseudos that have been
818 assigned to registers of class CLASS would likely be spilled
819 because registers of CLASS are needed for spill registers.
821 The default value of this macro returns 1 if CLASS has exactly one
822 register and zero otherwise. On most machines, this default
823 should be used. Only define this macro to some other expression
824 if pseudo allocated by `local-alloc.c' end up in memory because
825 their hard registers were needed for spill registers. If this
826 macro returns nonzero for those classes, those pseudos will only
827 be allocated by `global.c', which knows how to reallocate the
828 pseudo to another register. If there would not be another
829 register available for reallocation, you should not change the
830 definition of this macro since the only effect of such a
831 definition would be to slow down register allocation. */
833 #define CLASS_LIKELY_SPILLED_P(CLASS) \
834 (((CLASS) == D_REGS) \
835 || ((CLASS) == X_REGS) \
836 || ((CLASS) == Y_REGS) \
837 || ((CLASS) == A_REGS) \
838 || ((CLASS) == SP_REGS) \
839 || ((CLASS) == D_OR_X_REGS) \
840 || ((CLASS) == D_OR_Y_REGS) \
841 || ((CLASS) == X_OR_SP_REGS) \
842 || ((CLASS) == Y_OR_SP_REGS) \
843 || ((CLASS) == D_OR_SP_REGS))
845 /* Return the maximum number of consecutive registers needed to represent
846 mode MODE in a register of class CLASS. */
847 #define CLASS_MAX_NREGS(CLASS, MODE) \
848 (((CLASS) == DA_REGS || (CLASS) == DB_REGS \
849 || (CLASS) == D8_REGS || (CLASS) == Q_REGS) ? GET_MODE_SIZE (MODE) \
850 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
852 /* The letters I, J, K, L and M in a register constraint string
853 can be used to stand for particular ranges of immediate operands.
854 This macro defines what the ranges are.
855 C is the letter, and VALUE is a constant value.
856 Return 1 if VALUE is in the range specified by C.
858 `K' is for 0.
859 `L' is for range -65536 to 65536
860 `M' is for values whose 16-bit low part is 0
861 'N' is for +1 or -1.
862 'O' is for 16 (for rotate using swap).
863 'P' is for range -8 to 2 (used by addhi_sp)
865 'I', 'J' are not used. */
867 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
868 ((C) == 'K' ? (VALUE) == 0 : \
869 (C) == 'L' ? ((VALUE) >= -65536 && (VALUE) <= 65535) : \
870 (C) == 'M' ? ((VALUE) & 0x0ffffL) == 0 : \
871 (C) == 'N' ? ((VALUE) == 1 || (VALUE) == -1) : \
872 (C) == 'I' ? ((VALUE) >= -2 && (VALUE) <= 2) : \
873 (C) == 'O' ? (VALUE) == 16 : \
874 (C) == 'P' ? ((VALUE) <= 2 && (VALUE) >= -8) : 0)
876 /* Similar, but for floating constants, and defining letters G and H.
878 `G' is for 0.0. */
879 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
880 ((C) == 'G' ? (GET_MODE_CLASS (GET_MODE (VALUE)) == MODE_FLOAT \
881 && VALUE == CONST0_RTX (GET_MODE (VALUE))) : 0)
883 /* 'U' represents certain kind of memory indexed operand for 68HC12.
884 and any memory operand for 68HC11.
885 'R' represents indexed addressing mode or access to page0 for 68HC11.
886 For 68HC12, it represents any memory operand. */
887 #define EXTRA_CONSTRAINT(OP, C) \
888 ((C) == 'U' ? m68hc11_small_indexed_indirect_p (OP, GET_MODE (OP)) \
889 : (C) == 'Q' ? m68hc11_symbolic_p (OP, GET_MODE (OP)) \
890 : (C) == 'R' ? m68hc11_indirect_p (OP, GET_MODE (OP)) \
891 : (C) == 'S' ? (memory_operand (OP, GET_MODE (OP)) \
892 && non_push_operand (OP, GET_MODE (OP))) : 0)
895 /* Stack layout; function entry, exit and calling. */
897 /* Define this if pushing a word on the stack
898 makes the stack pointer a smaller address. */
899 #define STACK_GROWS_DOWNWARD
901 /* Define this if the nominal address of the stack frame
902 is at the high-address end of the local variables;
903 that is, each additional local variable allocated
904 goes at a more negative offset in the frame.
906 Don't define for 68HC11, the frame pointer is the bottom
907 of local variables. */
908 /* #define FRAME_GROWS_DOWNWARD */
910 /* Define this if successive arguments to a function occupy decreasing
911 addresses in the stack. */
912 /* #define ARGS_GROW_DOWNWARD */
914 /* Offset within stack frame to start allocating local variables at.
915 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
916 first local allocated. Otherwise, it is the offset to the BEGINNING
917 of the first local allocated. */
918 #define STARTING_FRAME_OFFSET 0
920 /* Offset of first parameter from the argument pointer register value. */
922 #define FIRST_PARM_OFFSET(FNDECL) 2
924 /* After the prologue, RA is at 0(AP) in the current frame. */
925 #define RETURN_ADDR_RTX(COUNT, FRAME) \
926 ((COUNT) == 0 \
927 ? gen_rtx_MEM (Pmode, arg_pointer_rtx) \
928 : 0)
930 /* Before the prologue, the top of the frame is at 2(sp). */
931 #define INCOMING_FRAME_SP_OFFSET 2
933 /* Define this if functions should assume that stack space has been
934 allocated for arguments even when their values are passed in
935 registers.
937 The value of this macro is the size, in bytes, of the area reserved for
938 arguments passed in registers.
940 This space can either be allocated by the caller or be a part of the
941 machine-dependent stack frame: `OUTGOING_REG_PARM_STACK_SPACE'
942 says which. */
943 /* #define REG_PARM_STACK_SPACE(FNDECL) 2 */
945 /* Define this macro if REG_PARM_STACK_SPACE is defined but stack
946 parameters don't skip the area specified by REG_PARM_STACK_SPACE.
947 Normally, when a parameter is not passed in registers, it is placed on
948 the stack beyond the REG_PARM_STACK_SPACE area. Defining this macro
949 suppresses this behavior and causes the parameter to be passed on the
950 stack in its natural location. */
951 /* #define STACK_PARMS_IN_REG_PARM_AREA */
953 /* Register to use for pushing function arguments. */
954 #define STACK_POINTER_REGNUM HARD_SP_REGNUM
956 /* Base register for access to local variables of the function. */
957 #define FRAME_POINTER_REGNUM SOFT_FP_REGNUM
959 #define HARD_FRAME_POINTER_REGNUM HARD_FP_REGNUM
961 /* Base register for access to arguments of the function. */
962 #define ARG_POINTER_REGNUM SOFT_AP_REGNUM
964 /* Register in which static-chain is passed to a function. */
965 #define STATIC_CHAIN_REGNUM SOFT_Z_REGNUM
968 /* Definitions for register eliminations.
970 This is an array of structures. Each structure initializes one pair
971 of eliminable registers. The "from" register number is given first,
972 followed by "to". Eliminations of the same "from" register are listed
973 in order of preference.
975 We have two registers that are eliminated on the 6811. The pseudo arg
976 pointer and pseudo frame pointer registers can always be eliminated;
977 they are replaced with either the stack or the real frame pointer. */
979 #define ELIMINABLE_REGS \
980 {{ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
981 {ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
982 {FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
983 {FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}}
985 /* Value should be nonzero if functions must have frame pointers.
986 Zero means the frame pointer need not be set up (and parms may be
987 accessed via the stack pointer) in functions that seem suitable.
988 This is computed in `reload', in reload1.c. */
989 #define FRAME_POINTER_REQUIRED 0
991 /* Given FROM and TO register numbers, say whether this elimination is allowed.
992 Frame pointer elimination is automatically handled.
994 All other eliminations are valid. */
996 #define CAN_ELIMINATE(FROM, TO) \
997 ((FROM) == ARG_POINTER_REGNUM && (TO) == STACK_POINTER_REGNUM \
998 ? ! frame_pointer_needed \
999 : 1)
1002 /* Define the offset between two registers, one to be eliminated, and the other
1003 its replacement, at the start of a routine. */
1005 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1006 { OFFSET = m68hc11_initial_elimination_offset (FROM, TO); }
1009 /* Passing Function Arguments on the Stack. */
1011 /* If we generate an insn to push BYTES bytes, this says how many the
1012 stack pointer really advances by. No rounding or alignment needed
1013 for MC6811. */
1014 #define PUSH_ROUNDING(BYTES) (BYTES)
1016 /* Value is 1 if returning from a function call automatically pops the
1017 arguments described by the number-of-args field in the call. FUNTYPE is
1018 the data type of the function (as a tree), or for a library call it is
1019 an identifier node for the subroutine name.
1021 The standard MC6811 call, with arg count word, includes popping the
1022 args as part of the call template. */
1023 #define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) 0
1025 /* Passing Arguments in Registers. */
1027 /* Define a data type for recording info about an argument list
1028 during the scan of that argument list. This data type should
1029 hold all necessary information about the function itself
1030 and about the args processed so far, enough to enable macros
1031 such as FUNCTION_ARG to determine where the next arg should go. */
1033 typedef struct m68hc11_args
1035 int words;
1036 int nregs;
1037 } CUMULATIVE_ARGS;
1039 /* If defined, a C expression which determines whether, and in which direction,
1040 to pad out an argument with extra space. The value should be of type
1041 `enum direction': either `upward' to pad above the argument,
1042 `downward' to pad below, or `none' to inhibit padding.
1044 Structures are stored left shifted in their argument slot. */
1045 #define FUNCTION_ARG_PADDING(MODE, TYPE) \
1046 m68hc11_function_arg_padding ((MODE), (TYPE))
1048 #undef PAD_VARARGS_DOWN
1049 #define PAD_VARARGS_DOWN \
1050 (m68hc11_function_arg_padding (TYPE_MODE (type), type) == downward)
1052 /* Initialize a variable CUM of type CUMULATIVE_ARGS for a call to a
1053 function whose data type is FNTYPE. For a library call, FNTYPE is 0. */
1054 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
1055 (m68hc11_init_cumulative_args (&CUM, FNTYPE, LIBNAME))
1057 /* Update the data in CUM to advance over an argument of mode MODE and data
1058 type TYPE. (TYPE is null for libcalls where that information may not be
1059 available.) */
1060 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1061 (m68hc11_function_arg_advance (&CUM, MODE, TYPE, NAMED))
1063 /* Define where to put the arguments to a function.
1064 Value is zero to push the argument on the stack,
1065 or a hard register in which to store the argument.
1067 MODE is the argument's machine mode.
1068 TYPE is the data type of the argument (as a tree).
1069 This is null for libcalls where that information may
1070 not be available.
1071 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1072 the preceding args and about the function being called.
1073 NAMED is nonzero if this argument is a named parameter
1074 (otherwise it is an extra parameter matching an ellipsis). */
1075 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1076 (m68hc11_function_arg (&CUM, MODE, TYPE, NAMED))
1078 /* Define the profitability of saving registers around calls.
1080 Disable this because the saving instructions generated by
1081 caller-save need a reload and the way it is implemented,
1082 it forbids all spill registers at that point. Enabling
1083 caller saving results in spill failure. */
1084 #define CALLER_SAVE_PROFITABLE(REFS,CALLS) 0
1086 /* 1 if N is a possible register number for function argument passing.
1087 D is for 16-bit values, X is for 32-bit (X+D). */
1088 #define FUNCTION_ARG_REGNO_P(N) \
1089 (((N) == HARD_D_REGNUM) || ((N) == HARD_X_REGNUM))
1091 /* All return values are in the D or X+D registers:
1092 - 8 and 16-bit values are returned in D.
1093 BLKmode are passed in D as pointer.
1094 - 32-bit values are returned in X + D.
1095 The high part is passed in X and the low part in D.
1096 For GCC, the register number must be HARD_X_REGNUM. */
1097 #define FUNCTION_VALUE(VALTYPE, FUNC) \
1098 gen_rtx_REG (TYPE_MODE (VALTYPE), \
1099 ((TYPE_MODE (VALTYPE) == BLKmode \
1100 || GET_MODE_SIZE (TYPE_MODE (VALTYPE)) <= 2) \
1101 ? HARD_D_REGNUM : HARD_X_REGNUM))
1103 #define LIBCALL_VALUE(MODE) \
1104 gen_rtx_REG (MODE, \
1105 (((MODE) == BLKmode || GET_MODE_SIZE (MODE) <= 2) \
1106 ? HARD_D_REGNUM : HARD_X_REGNUM))
1108 /* 1 if N is a possible register number for a function value. */
1109 #define FUNCTION_VALUE_REGNO_P(N) \
1110 ((N) == HARD_D_REGNUM || (N) == HARD_X_REGNUM)
1112 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1113 the stack pointer does not matter. The value is tested only in functions
1114 that have frame pointers. No definition is equivalent to always zero. */
1115 #define EXIT_IGNORE_STACK 0
1118 /* Generating Code for Profiling. */
1120 /* Output assembler code to FILE to increment profiler label # LABELNO
1121 for profiling a function entry. */
1122 #define FUNCTION_PROFILER(FILE, LABELNO) \
1123 fprintf (FILE, "\tldy\t.LP%d\n\tjsr mcount\n", (LABELNO))
1124 /* Length in units of the trampoline for entering a nested function. */
1125 #define TRAMPOLINE_SIZE (TARGET_M6811 ? 11 : 9)
1127 /* A C statement to initialize the variable parts of a trampoline.
1128 ADDR is an RTX for the address of the trampoline; FNADDR is an
1129 RTX for the address of the nested function; STATIC_CHAIN is an
1130 RTX for the static chain value that should be passed to the
1131 function when it is called. */
1132 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1133 m68hc11_initialize_trampoline ((TRAMP), (FNADDR), (CXT))
1136 /* Addressing modes, and classification of registers for them. */
1138 /* The 68HC12 has all the post/pre increment/decrement modes. */
1139 #define HAVE_POST_INCREMENT (TARGET_M6812 && TARGET_AUTO_INC_DEC)
1140 #define HAVE_PRE_INCREMENT (TARGET_M6812 && TARGET_AUTO_INC_DEC)
1141 #define HAVE_POST_DECREMENT (TARGET_M6812 && TARGET_AUTO_INC_DEC)
1142 #define HAVE_PRE_DECREMENT (TARGET_M6812 && TARGET_AUTO_INC_DEC)
1144 /* The class value for base registers. This depends on the target:
1145 A_REGS for 68HC11 and A_OR_SP_REGS for 68HC12. The class value
1146 is stored at init time. */
1147 extern enum reg_class m68hc11_base_reg_class;
1148 #define BASE_REG_CLASS m68hc11_base_reg_class
1150 /* The class value for index registers. This is NO_REGS for 68HC11. */
1152 extern enum reg_class m68hc11_index_reg_class;
1153 #define INDEX_REG_CLASS m68hc11_index_reg_class
1155 /* These assume that REGNO is a hard or pseudo reg number. They give nonzero
1156 only if REGNO is a hard reg of the suitable class or a pseudo reg currently
1157 allocated to a suitable hard reg. Since they use reg_renumber, they are
1158 safe only once reg_renumber has been allocated, which happens in
1159 local-alloc.c. */
1162 /* Internal macro, return 1 if REGNO is a valid base register. */
1163 #define REG_VALID_P(REGNO) (1) /* ? */
1165 extern unsigned char m68hc11_reg_valid_for_base[FIRST_PSEUDO_REGISTER];
1166 #define REG_VALID_FOR_BASE_P(REGNO) \
1167 (REG_VALID_P (REGNO) && (REGNO) < FIRST_PSEUDO_REGISTER \
1168 && m68hc11_reg_valid_for_base[REGNO])
1170 /* Internal macro, return 1 if REGNO is a valid index register. */
1171 extern unsigned char m68hc11_reg_valid_for_index[FIRST_PSEUDO_REGISTER];
1172 #define REG_VALID_FOR_INDEX_P(REGNO) \
1173 (REG_VALID_P (REGNO) >= 0 && (REGNO) < FIRST_PSEUDO_REGISTER \
1174 && m68hc11_reg_valid_for_index[REGNO])
1176 /* Internal macro, the nonstrict definition for REGNO_OK_FOR_BASE_P. */
1177 #define REGNO_OK_FOR_BASE_NONSTRICT_P(REGNO) \
1178 ((REGNO) >= FIRST_PSEUDO_REGISTER \
1179 || REG_VALID_FOR_BASE_P (REGNO) \
1180 || (REGNO) == FRAME_POINTER_REGNUM \
1181 || (REGNO) == HARD_FRAME_POINTER_REGNUM \
1182 || (REGNO) == ARG_POINTER_REGNUM \
1183 || (reg_renumber && REG_VALID_FOR_BASE_P (reg_renumber[REGNO])))
1185 /* Internal macro, the nonstrict definition for REGNO_OK_FOR_INDEX_P. */
1186 #define REGNO_OK_FOR_INDEX_NONSTRICT_P(REGNO) \
1187 (TARGET_M6812 \
1188 && ((REGNO) >= FIRST_PSEUDO_REGISTER \
1189 || REG_VALID_FOR_INDEX_P (REGNO) \
1190 || (reg_renumber && REG_VALID_FOR_INDEX_P (reg_renumber[REGNO]))))
1192 /* Internal macro, the strict definition for REGNO_OK_FOR_BASE_P. */
1193 #define REGNO_OK_FOR_BASE_STRICT_P(REGNO) \
1194 ((REGNO) < FIRST_PSEUDO_REGISTER ? REG_VALID_FOR_BASE_P (REGNO) \
1195 : (reg_renumber && REG_VALID_FOR_BASE_P (reg_renumber[REGNO])))
1197 /* Internal macro, the strict definition for REGNO_OK_FOR_INDEX_P. */
1198 #define REGNO_OK_FOR_INDEX_STRICT_P(REGNO) \
1199 (TARGET_M6812 \
1200 && ((REGNO) < FIRST_PSEUDO_REGISTER ? REG_VALID_FOR_INDEX_P (REGNO) \
1201 : (reg_renumber && REG_VALID_FOR_INDEX_P (reg_renumber[REGNO]))))
1203 #define REGNO_OK_FOR_BASE_P2(REGNO,STRICT) \
1204 ((STRICT) ? (REGNO_OK_FOR_BASE_STRICT_P (REGNO)) \
1205 : (REGNO_OK_FOR_BASE_NONSTRICT_P (REGNO)))
1207 #define REGNO_OK_FOR_INDEX_P2(REGNO,STRICT) \
1208 ((STRICT) ? (REGNO_OK_FOR_INDEX_STRICT_P (REGNO)) \
1209 : (REGNO_OK_FOR_INDEX_NONSTRICT_P (REGNO)))
1211 #define REGNO_OK_FOR_BASE_P(REGNO) REGNO_OK_FOR_BASE_STRICT_P (REGNO)
1212 #define REGNO_OK_FOR_INDEX_P(REGNO) REGNO_OK_FOR_INDEX_STRICT_P (REGNO)
1214 #define REG_OK_FOR_BASE_STRICT_P(X) REGNO_OK_FOR_BASE_STRICT_P (REGNO (X))
1215 #define REG_OK_FOR_BASE_NONSTRICT_P(X) REGNO_OK_FOR_BASE_NONSTRICT_P (REGNO (X))
1216 #define REG_OK_FOR_INDEX_STRICT_P(X) REGNO_OK_FOR_INDEX_STRICT_P (REGNO (X))
1217 #define REG_OK_FOR_INDEX_NONSTRICT_P(X) REGNO_OK_FOR_INDEX_NONSTRICT_P (REGNO (X))
1219 /* see PUSH_POP_ADDRESS_P() below for an explanation of this. */
1220 #define IS_STACK_PUSH(operand) \
1221 ((GET_CODE (operand) == MEM) \
1222 && (GET_CODE (XEXP (operand, 0)) == PRE_DEC) \
1223 && (SP_REG_P (XEXP (XEXP (operand, 0), 0))))
1225 #define IS_STACK_POP(operand) \
1226 ((GET_CODE (operand) == MEM) \
1227 && (GET_CODE (XEXP (operand, 0)) == POST_INC) \
1228 && (SP_REG_P (XEXP (XEXP (operand, 0), 0))))
1230 /* 1 if X is an rtx for a constant that is a valid address. */
1231 #define CONSTANT_ADDRESS_P(X) (CONSTANT_P (X))
1233 /* Maximum number of registers that can appear in a valid memory address */
1234 #define MAX_REGS_PER_ADDRESS 2
1236 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression that is a
1237 valid memory address for an instruction. The MODE argument is the
1238 machine mode for the MEM expression that wants to use this address. */
1240 /*--------------------------------------------------------------
1241 Valid addresses are either direct or indirect (MEM) versions
1242 of the following forms:
1243 constant N
1244 register ,X
1245 indexed N,X
1246 --------------------------------------------------------------*/
1248 /* The range of index that is allowed by indirect addressing. */
1250 #define VALID_MIN_OFFSET m68hc11_min_offset
1251 #define VALID_MAX_OFFSET m68hc11_max_offset
1253 /* The offset values which are allowed by the n,x and n,y addressing modes.
1254 Take into account the size of the mode because we may have to add
1255 a mode offset to access the lowest part of the data.
1256 (For example, for an SImode, the last valid offset is 252.) */
1257 #define VALID_CONSTANT_OFFSET_P(X,MODE) \
1258 (((GET_CODE (X) == CONST_INT) && \
1259 ((INTVAL (X) >= VALID_MIN_OFFSET) \
1260 && ((INTVAL (X) <= VALID_MAX_OFFSET \
1261 - (HOST_WIDE_INT) (GET_MODE_SIZE (MODE) + 1))))) \
1262 || (TARGET_M6812 \
1263 && ((GET_CODE (X) == SYMBOL_REF) \
1264 || GET_CODE (X) == LABEL_REF \
1265 || GET_CODE (X) == CONST)))
1267 /* This is included to allow stack push/pop operations. Special hacks in the
1268 md and m6811.c files exist to support this. */
1269 #define PUSH_POP_ADDRESS_P(X) \
1270 (((GET_CODE (X) == PRE_DEC) || (GET_CODE (X) == POST_INC)) \
1271 && SP_REG_P (XEXP (X, 0)))
1273 /* Go to ADDR if X is a valid address. */
1274 #ifndef REG_OK_STRICT
1275 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1277 if (m68hc11_go_if_legitimate_address ((X), (MODE), 0)) goto ADDR; \
1279 #else
1280 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
1282 if (m68hc11_go_if_legitimate_address ((X), (MODE), 1)) goto ADDR; \
1284 #endif
1286 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx and check its
1287 validity for a certain class. We have two alternate definitions for each
1288 of them. The usual definition accepts all pseudo regs; the other rejects
1289 them unless they have been allocated suitable hard regs. The symbol
1290 REG_OK_STRICT causes the latter definition to be used.
1292 Most source files want to accept pseudo regs in the hope that they will
1293 get allocated to the class that the insn wants them to be in. Source files
1294 for reload pass need to be strict. After reload, it makes no difference,
1295 since pseudo regs have been eliminated by then. */
1297 #ifndef REG_OK_STRICT
1298 /* Nonzero if X is a hard reg that can be used as a base reg. */
1299 #define REG_OK_FOR_BASE_P(X) REG_OK_FOR_BASE_NONSTRICT_P(X)
1301 /* Nonzero if X is a hard reg that can be used as an index. */
1302 #define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_INDEX_NONSTRICT_P(X)
1303 #else
1304 #define REG_OK_FOR_BASE_P(X) REG_OK_FOR_BASE_STRICT_P(X)
1305 #define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_INDEX_STRICT_P(X)
1306 #endif
1309 /* Try machine-dependent ways of modifying an illegitimate address
1310 to be legitimate. If we find one, return the new, valid address.
1311 This macro is used in only one place: `memory_address' in explow.c.
1313 OLDX is the address as it was before break_out_memory_refs was called.
1314 In some cases it is useful to look at this to decide what needs to be done.
1316 MODE and WIN are passed so that this macro can use
1317 GO_IF_LEGITIMATE_ADDRESS.
1319 It is always safe for this macro to do nothing.
1320 It exists to recognize opportunities to optimize the output. */
1322 #define LEGITIMIZE_ADDRESS(X,OLDX,MODE,WIN) \
1323 { rtx operand = (X); \
1324 if (m68hc11_legitimize_address (&operand, (OLDX), (MODE))) \
1326 (X) = operand; \
1327 GO_IF_LEGITIMATE_ADDRESS (MODE,X,WIN); \
1331 /* Go to LABEL if ADDR (a legitimate address expression)
1332 has an effect that depends on the machine mode it is used for. */
1333 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL) \
1335 if (GET_CODE (ADDR) == PRE_DEC || GET_CODE (ADDR) == POST_DEC \
1336 || GET_CODE (ADDR) == PRE_INC || GET_CODE (ADDR) == POST_INC) \
1337 goto LABEL; \
1340 /* Nonzero if the constant value X is a legitimate general operand.
1341 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
1343 #define LEGITIMATE_CONSTANT_P(X) 1
1346 /* Tell final.c how to eliminate redundant test instructions. */
1348 #define NOTICE_UPDATE_CC(EXP, INSN) \
1349 m68hc11_notice_update_cc ((EXP), (INSN))
1351 /* Move costs between classes of registers */
1352 #define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
1353 (m68hc11_register_move_cost (MODE, CLASS1, CLASS2))
1355 /* Move cost between register and memory.
1356 - Move to a 16-bit register is reasonable,
1357 - Move to a soft register can be expensive. */
1358 #define MEMORY_MOVE_COST(MODE,CLASS,IN) \
1359 m68hc11_memory_move_cost ((MODE),(CLASS),(IN))
1361 /* A C expression for the cost of a branch instruction. A value of 1
1362 is the default; other values are interpreted relative to that.
1364 Pretend branches are cheap because GCC generates sub-optimal code
1365 for the default value. */
1366 #define BRANCH_COST 0
1368 /* Nonzero if access to memory by bytes is slow and undesirable. */
1369 #define SLOW_BYTE_ACCESS 0
1371 /* It is as good to call a constant function address as to call an address
1372 kept in a register. */
1373 #define NO_FUNCTION_CSE
1375 /* Try a machine-dependent way of reloading an illegitimate address
1376 operand. If we find one, push the reload and jump to WIN. This
1377 macro is used in only one place: `find_reloads_address' in reload.c.
1379 For M68HC11, we handle large displacements of a base register
1380 by splitting the addend across an addhi3 insn.
1382 For M68HC12, the 64K offset range is available.
1385 #define LEGITIMIZE_RELOAD_ADDRESS(X,MODE,OPNUM,TYPE,IND_LEVELS,WIN) \
1386 do { \
1387 /* We must recognize output that we have already generated ourselves. */ \
1388 if (GET_CODE (X) == PLUS \
1389 && GET_CODE (XEXP (X, 0)) == PLUS \
1390 && GET_CODE (XEXP (XEXP (X, 0), 0)) == REG \
1391 && GET_CODE (XEXP (XEXP (X, 0), 1)) == CONST_INT \
1392 && GET_CODE (XEXP (X, 1)) == CONST_INT) \
1394 push_reload (XEXP (X, 0), NULL_RTX, &XEXP (X, 0), NULL, \
1395 BASE_REG_CLASS, GET_MODE (X), VOIDmode, 0, 0, \
1396 OPNUM, TYPE); \
1397 goto WIN; \
1399 if (GET_CODE (X) == PLUS \
1400 && GET_CODE (XEXP (X, 0)) == REG \
1401 && GET_CODE (XEXP (X, 1)) == CONST_INT \
1402 && !VALID_CONSTANT_OFFSET_P (XEXP (X, 1), MODE)) \
1404 HOST_WIDE_INT val = INTVAL (XEXP (X, 1)); \
1405 HOST_WIDE_INT low, high; \
1406 high = val & (~0x0FF); \
1407 low = val & 0x00FF; \
1408 if (low >= 256-15) { high += 16; low -= 16; } \
1409 /* Reload the high part into a base reg; leave the low part \
1410 in the mem directly. */ \
1412 X = gen_rtx_PLUS (Pmode, \
1413 gen_rtx_PLUS (Pmode, XEXP (X, 0), \
1414 GEN_INT (high)), \
1415 GEN_INT (low)); \
1417 push_reload (XEXP (X, 0), NULL_RTX, &XEXP (X, 0), NULL, \
1418 BASE_REG_CLASS, GET_MODE (X), VOIDmode, 0, 0, \
1419 OPNUM, TYPE); \
1420 goto WIN; \
1422 } while (0)
1425 /* Defining the Output Assembler Language. */
1427 /* A default list of other sections which we might be "in" at any given
1428 time. For targets that use additional sections (e.g. .tdesc) you
1429 should override this definition in the target-specific file which
1430 includes this file. */
1432 /* Output before read-only data. */
1433 #define TEXT_SECTION_ASM_OP ("\t.sect\t.text")
1435 /* Output before writable data. */
1436 #define DATA_SECTION_ASM_OP ("\t.sect\t.data")
1438 /* Output before uninitialized data. */
1439 #define BSS_SECTION_ASM_OP ("\t.sect\t.bss")
1441 /* Define the pseudo-ops used to switch to the .ctors and .dtors sections.
1443 Same as config/elfos.h but don't mark these section SHF_WRITE since
1444 there is no shared library problem. */
1445 #undef CTORS_SECTION_ASM_OP
1446 #define CTORS_SECTION_ASM_OP "\t.section\t.ctors,\"a\""
1448 #undef DTORS_SECTION_ASM_OP
1449 #define DTORS_SECTION_ASM_OP "\t.section\t.dtors,\"a\""
1451 #define TARGET_ASM_CONSTRUCTOR m68hc11_asm_out_constructor
1452 #define TARGET_ASM_DESTRUCTOR m68hc11_asm_out_destructor
1454 /* Comment character */
1455 #define ASM_COMMENT_START ";"
1457 /* Output to assembler file text saying following lines
1458 may contain character constants, extra white space, comments, etc. */
1459 #define ASM_APP_ON "; Begin inline assembler code\n#APP\n"
1461 /* Output to assembler file text saying following lines
1462 no longer contain unusual constructs. */
1463 #define ASM_APP_OFF "; End of inline assembler code\n#NO_APP\n"
1465 /* Write the extra assembler code needed to declare a function properly.
1466 Some svr4 assemblers need to also have something extra said about the
1467 function's return value. We allow for that here.
1469 For 68HC12 we mark functions that return with 'rtc'. The linker
1470 will ensure that a 'call' is really made (instead of 'jsr').
1471 The debugger needs this information to correctly compute the stack frame.
1473 For 68HC11/68HC12 we also mark interrupt handlers for gdb to
1474 compute the correct stack frame. */
1476 #undef ASM_DECLARE_FUNCTION_NAME
1477 #define ASM_DECLARE_FUNCTION_NAME(FILE, NAME, DECL) \
1478 do \
1480 fprintf (FILE, "%s", TYPE_ASM_OP); \
1481 assemble_name (FILE, NAME); \
1482 putc (',', FILE); \
1483 fprintf (FILE, TYPE_OPERAND_FMT, "function"); \
1484 putc ('\n', FILE); \
1486 if (current_function_far) \
1488 fprintf (FILE, "\t.far\t"); \
1489 assemble_name (FILE, NAME); \
1490 putc ('\n', FILE); \
1492 else if (current_function_interrupt \
1493 || current_function_trap) \
1495 fprintf (FILE, "\t.interrupt\t"); \
1496 assemble_name (FILE, NAME); \
1497 putc ('\n', FILE); \
1499 ASM_DECLARE_RESULT (FILE, DECL_RESULT (DECL)); \
1500 ASM_OUTPUT_LABEL(FILE, NAME); \
1502 while (0)
1504 /* Output #ident as a .ident. */
1506 /* output external reference */
1507 #define ASM_OUTPUT_EXTERNAL(FILE,DECL,NAME) \
1508 {fputs ("\t; extern\t", FILE); \
1509 assemble_name (FILE, NAME); \
1510 fputs ("\n", FILE);}
1512 /* How to refer to registers in assembler output. This sequence is indexed
1513 by compiler's hard-register-number (see above). */
1514 #define REGISTER_NAMES \
1515 { "x", "d", "y", "sp", "pc", "a", "b", "ccr", "z", \
1516 "*_.frame", "*_.tmp", "*_.z", "*_.xy", "*fake clobber", \
1517 SOFT_REG_NAMES, "*sframe", "*ap"}
1519 /* Print an instruction operand X on file FILE. CODE is the code from the
1520 %-spec for printing this operand. If `%z3' was used to print operand
1521 3, then CODE is 'z'. */
1523 #define PRINT_OPERAND(FILE, X, CODE) \
1524 print_operand (FILE, X, CODE)
1526 /* Print a memory operand whose address is X, on file FILE. */
1527 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
1528 print_operand_address (FILE, ADDR)
1530 /* This is how to output an insn to push/pop a register on the stack.
1531 It need not be very fast code.
1533 Don't define because we don't know how to handle that with
1534 the STATIC_CHAIN_REGNUM (soft register). Saving the static
1535 chain must be made inside FUNCTION_PROFILER. */
1537 #undef ASM_OUTPUT_REG_PUSH
1538 #undef ASM_OUTPUT_REG_POP
1540 /* This is how to output an element of a case-vector that is relative. */
1542 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
1543 fprintf (FILE, "\t%s\tL%d-L%d\n", integer_asm_op (2, TRUE), VALUE, REL)
1545 /* This is how to output an element of a case-vector that is absolute. */
1546 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
1547 fprintf (FILE, "\t%s\t.L%d\n", integer_asm_op (2, TRUE), VALUE)
1549 /* This is how to output an assembler line that says to advance the
1550 location counter to a multiple of 2**LOG bytes. */
1551 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
1552 do { \
1553 if ((LOG) > 1) \
1554 fprintf ((FILE), "%s\n", ALIGN_ASM_OP); \
1555 } while (0)
1558 /* Assembler Commands for Exception Regions. */
1560 /* Default values provided by GCC should be ok. Assuming that DWARF-2
1561 frame unwind info is ok for this platform. */
1563 #undef PREFERRED_DEBUGGING_TYPE
1564 #define PREFERRED_DEBUGGING_TYPE DWARF2_DEBUG
1566 /* For the support of memory banks we need addresses that indicate
1567 the page number. */
1568 #define DWARF2_ADDR_SIZE 4
1570 /* SCz 2003-07-08: Don't use as dwarf2 .file/.loc directives because
1571 the linker is doing relaxation and it does not adjust the debug_line
1572 sections when it shrinks the code. This results in invalid addresses
1573 when debugging. This does not bless too much the HC11/HC12 as most
1574 applications are embedded and small, hence a reasonable debug info.
1575 This problem is known for binutils 2.13, 2.14 and mainline. */
1576 #undef HAVE_AS_DWARF2_DEBUG_LINE
1578 /* The prefix for local labels. You should be able to define this as
1579 an empty string, or any arbitrary string (such as ".", ".L%", etc)
1580 without having to make any other changes to account for the specific
1581 definition. Note it is a string literal, not interpreted by printf
1582 and friends. */
1583 #define LOCAL_LABEL_PREFIX "."
1585 /* The prefix for immediate operands. */
1586 #define IMMEDIATE_PREFIX "#"
1587 #define GLOBAL_ASM_OP "\t.globl\t"
1590 /* Miscellaneous Parameters. */
1592 /* Define the codes that are matched by predicates in m68hc11.c. */
1593 #define PREDICATE_CODES \
1594 {"stack_register_operand", {SUBREG, REG}}, \
1595 {"d_register_operand", {SUBREG, REG}}, \
1596 {"hard_addr_reg_operand", {SUBREG, REG}}, \
1597 {"hard_reg_operand", {SUBREG, REG}}, \
1598 {"m68hc11_logical_operator", {AND, IOR, XOR}}, \
1599 {"m68hc11_arith_operator", {AND, IOR, XOR, PLUS, MINUS, \
1600 ASHIFT, ASHIFTRT, LSHIFTRT, \
1601 ROTATE, ROTATERT }}, \
1602 {"m68hc11_non_shift_operator", {AND, IOR, XOR, PLUS, MINUS}}, \
1603 {"m68hc11_unary_operator", {NEG, NOT, SIGN_EXTEND, ZERO_EXTEND}}, \
1604 {"m68hc11_shift_operator", {ASHIFT, ASHIFTRT, LSHIFTRT, ROTATE, ROTATERT}},\
1605 {"m68hc11_eq_compare_operator", {EQ, NE}}, \
1606 {"non_push_operand", {SUBREG, REG, MEM}}, \
1607 {"splitable_operand", {SUBREG, REG, MEM}}, \
1608 {"reg_or_some_mem_operand", {SUBREG, REG, MEM}}, \
1609 {"tst_operand", {SUBREG, REG, MEM}}, \
1610 {"cmp_operand", {SUBREG, REG, MEM, SYMBOL_REF, LABEL_REF, \
1611 CONST_INT, CONST_DOUBLE}},
1613 /* Specify the machine mode that this machine uses
1614 for the index in the tablejump instruction. */
1615 #define CASE_VECTOR_MODE Pmode
1617 /* This flag, if defined, says the same insns that convert to a signed fixnum
1618 also convert validly to an unsigned one. */
1619 #define FIXUNS_TRUNC_LIKE_FIX_TRUNC
1621 /* Max number of bytes we can move from memory to memory in one
1622 reasonably fast instruction. */
1623 #define MOVE_MAX 2
1625 /* MOVE_RATIO is the number of move instructions that is better than a
1626 block move. Make this small on 6811, since the code size grows very
1627 large with each move. */
1628 #define MOVE_RATIO 3
1630 /* Define if shifts truncate the shift count which implies one can omit
1631 a sign-extension or zero-extension of a shift count. */
1632 #define SHIFT_COUNT_TRUNCATED 1
1634 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1635 is done just by pretending it is already truncated. */
1636 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1638 /* Specify the machine mode that pointers have. After generation of rtl, the
1639 compiler makes no further distinction between pointers and any other
1640 objects of this machine mode. */
1641 #define Pmode HImode
1643 /* A function address in a call instruction is a byte address (for indexing
1644 purposes) so give the MEM rtx a byte's mode. */
1645 #define FUNCTION_MODE QImode
1647 extern int debug_m6811;
1648 extern int z_replacement_completed;
1649 extern int current_function_interrupt;
1650 extern int current_function_trap;
1651 extern int current_function_far;
1653 extern GTY(()) rtx m68hc11_compare_op0;
1654 extern GTY(()) rtx m68hc11_compare_op1;
1655 extern GTY(()) rtx m68hc11_soft_tmp_reg;
1656 extern GTY(()) rtx ix_reg;
1657 extern GTY(()) rtx iy_reg;
1658 extern GTY(()) rtx d_reg;