Merge from mainline (gomp-merge-2005-02-26).
[official-gcc.git] / gcc / config / alpha / alpha.h
blob884156f7f97d08b055b168e25d2db6f3fa3644a3
1 /* Definitions of target machine for GNU compiler, for DEC Alpha.
2 Copyright (C) 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999,
3 2000, 2001, 2002, 2004, 2005 Free Software Foundation, Inc.
4 Contributed by Richard Kenner (kenner@vlsi1.ultra.nyu.edu)
6 This file is part of GCC.
8 GCC is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2, or (at your option)
11 any later version.
13 GCC is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with GCC; see the file COPYING. If not, write to
20 the Free Software Foundation, 59 Temple Place - Suite 330,
21 Boston, MA 02111-1307, USA. */
23 /* Target CPU builtins. */
24 #define TARGET_CPU_CPP_BUILTINS() \
25 do \
26 { \
27 builtin_define ("__alpha"); \
28 builtin_define ("__alpha__"); \
29 builtin_assert ("cpu=alpha"); \
30 builtin_assert ("machine=alpha"); \
31 if (TARGET_CIX) \
32 { \
33 builtin_define ("__alpha_cix__"); \
34 builtin_assert ("cpu=cix"); \
35 } \
36 if (TARGET_FIX) \
37 { \
38 builtin_define ("__alpha_fix__"); \
39 builtin_assert ("cpu=fix"); \
40 } \
41 if (TARGET_BWX) \
42 { \
43 builtin_define ("__alpha_bwx__"); \
44 builtin_assert ("cpu=bwx"); \
45 } \
46 if (TARGET_MAX) \
47 { \
48 builtin_define ("__alpha_max__"); \
49 builtin_assert ("cpu=max"); \
50 } \
51 if (TARGET_CPU_EV6) \
52 { \
53 builtin_define ("__alpha_ev6__"); \
54 builtin_assert ("cpu=ev6"); \
55 } \
56 else if (TARGET_CPU_EV5) \
57 { \
58 builtin_define ("__alpha_ev5__"); \
59 builtin_assert ("cpu=ev5"); \
60 } \
61 else /* Presumably ev4. */ \
62 { \
63 builtin_define ("__alpha_ev4__"); \
64 builtin_assert ("cpu=ev4"); \
65 } \
66 if (TARGET_IEEE || TARGET_IEEE_WITH_INEXACT) \
67 builtin_define ("_IEEE_FP"); \
68 if (TARGET_IEEE_WITH_INEXACT) \
69 builtin_define ("_IEEE_FP_INEXACT"); \
70 if (TARGET_LONG_DOUBLE_128) \
71 builtin_define ("__LONG_DOUBLE_128__"); \
73 /* Macros dependent on the C dialect. */ \
74 SUBTARGET_LANGUAGE_CPP_BUILTINS(); \
75 } while (0)
77 #ifndef SUBTARGET_LANGUAGE_CPP_BUILTINS
78 #define SUBTARGET_LANGUAGE_CPP_BUILTINS() \
79 do \
80 { \
81 if (preprocessing_asm_p ()) \
82 builtin_define_std ("LANGUAGE_ASSEMBLY"); \
83 else if (c_dialect_cxx ()) \
84 { \
85 builtin_define ("__LANGUAGE_C_PLUS_PLUS"); \
86 builtin_define ("__LANGUAGE_C_PLUS_PLUS__"); \
87 } \
88 else \
89 builtin_define_std ("LANGUAGE_C"); \
90 if (c_dialect_objc ()) \
91 { \
92 builtin_define ("__LANGUAGE_OBJECTIVE_C"); \
93 builtin_define ("__LANGUAGE_OBJECTIVE_C__"); \
94 } \
95 } \
96 while (0)
97 #endif
99 #define CPP_SPEC "%(cpp_subtarget)"
101 #ifndef CPP_SUBTARGET_SPEC
102 #define CPP_SUBTARGET_SPEC ""
103 #endif
105 #define WORD_SWITCH_TAKES_ARG(STR) \
106 (!strcmp (STR, "rpath") || DEFAULT_WORD_SWITCH_TAKES_ARG(STR))
108 /* Print subsidiary information on the compiler version in use. */
109 #define TARGET_VERSION
111 /* Run-time compilation parameters selecting different hardware subsets. */
113 /* Which processor to schedule for. The cpu attribute defines a list that
114 mirrors this list, so changes to alpha.md must be made at the same time. */
116 enum processor_type
118 PROCESSOR_EV4, /* 2106[46]{a,} */
119 PROCESSOR_EV5, /* 21164{a,pc,} */
120 PROCESSOR_EV6, /* 21264 */
121 PROCESSOR_MAX
124 extern enum processor_type alpha_cpu;
126 enum alpha_trap_precision
128 ALPHA_TP_PROG, /* No precision (default). */
129 ALPHA_TP_FUNC, /* Trap contained within originating function. */
130 ALPHA_TP_INSN /* Instruction accuracy and code is resumption safe. */
133 enum alpha_fp_rounding_mode
135 ALPHA_FPRM_NORM, /* Normal rounding mode. */
136 ALPHA_FPRM_MINF, /* Round towards minus-infinity. */
137 ALPHA_FPRM_CHOP, /* Chopped rounding mode (towards 0). */
138 ALPHA_FPRM_DYN /* Dynamic rounding mode. */
141 enum alpha_fp_trap_mode
143 ALPHA_FPTM_N, /* Normal trap mode. */
144 ALPHA_FPTM_U, /* Underflow traps enabled. */
145 ALPHA_FPTM_SU, /* Software completion, w/underflow traps */
146 ALPHA_FPTM_SUI /* Software completion, w/underflow & inexact traps */
149 extern int target_flags;
151 extern enum alpha_trap_precision alpha_tp;
152 extern enum alpha_fp_rounding_mode alpha_fprm;
153 extern enum alpha_fp_trap_mode alpha_fptm;
154 extern int alpha_tls_size;
156 /* This means that floating-point support exists in the target implementation
157 of the Alpha architecture. This is usually the default. */
158 #define MASK_FP (1 << 0)
159 #define TARGET_FP (target_flags & MASK_FP)
161 /* This means that floating-point registers are allowed to be used. Note
162 that Alpha implementations without FP operations are required to
163 provide the FP registers. */
165 #define MASK_FPREGS (1 << 1)
166 #define TARGET_FPREGS (target_flags & MASK_FPREGS)
168 /* This means that gas is used to process the assembler file. */
170 #define MASK_GAS (1 << 2)
171 #define TARGET_GAS (target_flags & MASK_GAS)
173 /* This means that we should mark procedures as IEEE conformant. */
175 #define MASK_IEEE_CONFORMANT (1 << 3)
176 #define TARGET_IEEE_CONFORMANT (target_flags & MASK_IEEE_CONFORMANT)
178 /* This means we should be IEEE-compliant except for inexact. */
180 #define MASK_IEEE (1 << 4)
181 #define TARGET_IEEE (target_flags & MASK_IEEE)
183 /* This means we should be fully IEEE-compliant. */
185 #define MASK_IEEE_WITH_INEXACT (1 << 5)
186 #define TARGET_IEEE_WITH_INEXACT (target_flags & MASK_IEEE_WITH_INEXACT)
188 /* This means we must construct all constants rather than emitting
189 them as literal data. */
191 #define MASK_BUILD_CONSTANTS (1 << 6)
192 #define TARGET_BUILD_CONSTANTS (target_flags & MASK_BUILD_CONSTANTS)
194 /* This means we handle floating points in VAX F- (float)
195 or G- (double) Format. */
197 #define MASK_FLOAT_VAX (1 << 7)
198 #define TARGET_FLOAT_VAX (target_flags & MASK_FLOAT_VAX)
200 /* This means that the processor has byte and half word loads and stores
201 (the BWX extension). */
203 #define MASK_BWX (1 << 8)
204 #define TARGET_BWX (target_flags & MASK_BWX)
206 /* This means that the processor has the MAX extension. */
207 #define MASK_MAX (1 << 9)
208 #define TARGET_MAX (target_flags & MASK_MAX)
210 /* This means that the processor has the FIX extension. */
211 #define MASK_FIX (1 << 10)
212 #define TARGET_FIX (target_flags & MASK_FIX)
214 /* This means that the processor has the CIX extension. */
215 #define MASK_CIX (1 << 11)
216 #define TARGET_CIX (target_flags & MASK_CIX)
218 /* This means use !literal style explicit relocations. */
219 #define MASK_EXPLICIT_RELOCS (1 << 12)
220 #define TARGET_EXPLICIT_RELOCS (target_flags & MASK_EXPLICIT_RELOCS)
222 /* This means use 16-bit relocations to .sdata/.sbss. */
223 #define MASK_SMALL_DATA (1 << 13)
224 #define TARGET_SMALL_DATA (target_flags & MASK_SMALL_DATA)
226 /* This means emit thread pointer loads for kernel not user. */
227 #define MASK_TLS_KERNEL (1 << 14)
228 #define TARGET_TLS_KERNEL (target_flags & MASK_TLS_KERNEL)
230 /* This means use direct branches to local functions. */
231 #define MASK_SMALL_TEXT (1 << 15)
232 #define TARGET_SMALL_TEXT (target_flags & MASK_SMALL_TEXT)
234 /* This means use IEEE quad-format for long double. Assumes the
235 presence of the GEM support library routines. */
236 #define MASK_LONG_DOUBLE_128 (1 << 16)
237 #define TARGET_LONG_DOUBLE_128 (target_flags & MASK_LONG_DOUBLE_128)
239 /* This means that the processor is an EV5, EV56, or PCA56.
240 Unlike alpha_cpu this is not affected by -mtune= setting. */
241 #define MASK_CPU_EV5 (1 << 28)
242 #define TARGET_CPU_EV5 (target_flags & MASK_CPU_EV5)
244 /* Likewise for EV6. */
245 #define MASK_CPU_EV6 (1 << 29)
246 #define TARGET_CPU_EV6 (target_flags & MASK_CPU_EV6)
248 /* This means we support the .arch directive in the assembler. Only
249 defined in TARGET_CPU_DEFAULT. */
250 #define MASK_SUPPORT_ARCH (1 << 30)
251 #define TARGET_SUPPORT_ARCH (target_flags & MASK_SUPPORT_ARCH)
253 /* These are for target os support and cannot be changed at runtime. */
254 #define TARGET_ABI_WINDOWS_NT 0
255 #define TARGET_ABI_OPEN_VMS 0
256 #define TARGET_ABI_UNICOSMK 0
257 #define TARGET_ABI_OSF (!TARGET_ABI_WINDOWS_NT \
258 && !TARGET_ABI_OPEN_VMS \
259 && !TARGET_ABI_UNICOSMK)
261 #ifndef TARGET_AS_CAN_SUBTRACT_LABELS
262 #define TARGET_AS_CAN_SUBTRACT_LABELS TARGET_GAS
263 #endif
264 #ifndef TARGET_AS_SLASH_BEFORE_SUFFIX
265 #define TARGET_AS_SLASH_BEFORE_SUFFIX TARGET_GAS
266 #endif
267 #ifndef TARGET_CAN_FAULT_IN_PROLOGUE
268 #define TARGET_CAN_FAULT_IN_PROLOGUE 0
269 #endif
270 #ifndef TARGET_HAS_XFLOATING_LIBS
271 #define TARGET_HAS_XFLOATING_LIBS TARGET_LONG_DOUBLE_128
272 #endif
273 #ifndef TARGET_PROFILING_NEEDS_GP
274 #define TARGET_PROFILING_NEEDS_GP 0
275 #endif
276 #ifndef TARGET_LD_BUGGY_LDGP
277 #define TARGET_LD_BUGGY_LDGP 0
278 #endif
279 #ifndef TARGET_FIXUP_EV5_PREFETCH
280 #define TARGET_FIXUP_EV5_PREFETCH 0
281 #endif
282 #ifndef HAVE_AS_TLS
283 #define HAVE_AS_TLS 0
284 #endif
286 /* Macro to define tables used to set the flags.
287 This is a list in braces of pairs in braces,
288 each pair being { "NAME", VALUE }
289 where VALUE is the bits to set or minus the bits to clear.
290 An empty string NAME is used to identify the default VALUE. */
292 #define TARGET_SWITCHES \
293 { {"no-soft-float", MASK_FP, N_("Use hardware fp")}, \
294 {"soft-float", - MASK_FP, N_("Do not use hardware fp")}, \
295 {"fp-regs", MASK_FPREGS, N_("Use fp registers")}, \
296 {"no-fp-regs", - (MASK_FP|MASK_FPREGS), \
297 N_("Do not use fp registers")}, \
298 {"alpha-as", -MASK_GAS, N_("Do not assume GAS")}, \
299 {"gas", MASK_GAS, N_("Assume GAS")}, \
300 {"ieee-conformant", MASK_IEEE_CONFORMANT, \
301 N_("Request IEEE-conformant math library routines (OSF/1)")}, \
302 {"ieee", MASK_IEEE|MASK_IEEE_CONFORMANT, \
303 N_("Emit IEEE-conformant code, without inexact exceptions")}, \
304 {"ieee-with-inexact", MASK_IEEE_WITH_INEXACT|MASK_IEEE_CONFORMANT, \
305 N_("Emit IEEE-conformant code, with inexact exceptions")}, \
306 {"build-constants", MASK_BUILD_CONSTANTS, \
307 N_("Do not emit complex integer constants to read-only memory")}, \
308 {"float-vax", MASK_FLOAT_VAX, N_("Use VAX fp")}, \
309 {"float-ieee", -MASK_FLOAT_VAX, N_("Do not use VAX fp")}, \
310 {"bwx", MASK_BWX, N_("Emit code for the byte/word ISA extension")}, \
311 {"no-bwx", -MASK_BWX, ""}, \
312 {"max", MASK_MAX, \
313 N_("Emit code for the motion video ISA extension")}, \
314 {"no-max", -MASK_MAX, ""}, \
315 {"fix", MASK_FIX, \
316 N_("Emit code for the fp move and sqrt ISA extension")}, \
317 {"no-fix", -MASK_FIX, ""}, \
318 {"cix", MASK_CIX, N_("Emit code for the counting ISA extension")}, \
319 {"no-cix", -MASK_CIX, ""}, \
320 {"explicit-relocs", MASK_EXPLICIT_RELOCS, \
321 N_("Emit code using explicit relocation directives")}, \
322 {"no-explicit-relocs", -MASK_EXPLICIT_RELOCS, ""}, \
323 {"small-data", MASK_SMALL_DATA, \
324 N_("Emit 16-bit relocations to the small data areas")}, \
325 {"large-data", -MASK_SMALL_DATA, \
326 N_("Emit 32-bit relocations to the small data areas")}, \
327 {"small-text", MASK_SMALL_TEXT, \
328 N_("Emit direct branches to local functions")}, \
329 {"large-text", -MASK_SMALL_TEXT, ""}, \
330 {"tls-kernel", MASK_TLS_KERNEL, \
331 N_("Emit rdval instead of rduniq for thread pointer")}, \
332 {"long-double-128", MASK_LONG_DOUBLE_128, \
333 N_("Use 128-bit long double")}, \
334 {"long-double-64", -MASK_LONG_DOUBLE_128, \
335 N_("Use 64-bit long double")}, \
336 {"", TARGET_DEFAULT | TARGET_CPU_DEFAULT \
337 | TARGET_DEFAULT_EXPLICIT_RELOCS, ""} }
339 #define TARGET_DEFAULT MASK_FP|MASK_FPREGS
341 #ifndef TARGET_CPU_DEFAULT
342 #define TARGET_CPU_DEFAULT 0
343 #endif
345 #ifndef TARGET_DEFAULT_EXPLICIT_RELOCS
346 #ifdef HAVE_AS_EXPLICIT_RELOCS
347 #define TARGET_DEFAULT_EXPLICIT_RELOCS MASK_EXPLICIT_RELOCS
348 #else
349 #define TARGET_DEFAULT_EXPLICIT_RELOCS 0
350 #endif
351 #endif
353 extern const char *alpha_cpu_string; /* For -mcpu= */
354 extern const char *alpha_tune_string; /* For -mtune= */
355 extern const char *alpha_fprm_string; /* For -mfp-rounding-mode=[n|m|c|d] */
356 extern const char *alpha_fptm_string; /* For -mfp-trap-mode=[n|u|su|sui] */
357 extern const char *alpha_tp_string; /* For -mtrap-precision=[p|f|i] */
358 extern const char *alpha_mlat_string; /* For -mmemory-latency= */
359 extern const char *alpha_tls_size_string; /* For -mtls-size= */
361 #define TARGET_OPTIONS \
363 {"cpu=", &alpha_cpu_string, \
364 N_("Use features of and schedule given CPU"), 0}, \
365 {"tune=", &alpha_tune_string, \
366 N_("Schedule given CPU"), 0}, \
367 {"fp-rounding-mode=", &alpha_fprm_string, \
368 N_("Control the generated fp rounding mode"), 0}, \
369 {"fp-trap-mode=", &alpha_fptm_string, \
370 N_("Control the IEEE trap mode"), 0}, \
371 {"trap-precision=", &alpha_tp_string, \
372 N_("Control the precision given to fp exceptions"), 0}, \
373 {"memory-latency=", &alpha_mlat_string, \
374 N_("Tune expected memory latency"), 0}, \
375 {"tls-size=", &alpha_tls_size_string, \
376 N_("Specify bit size of immediate TLS offsets"), 0}, \
379 /* Support for a compile-time default CPU, et cetera. The rules are:
380 --with-cpu is ignored if -mcpu is specified.
381 --with-tune is ignored if -mtune is specified. */
382 #define OPTION_DEFAULT_SPECS \
383 {"cpu", "%{!mcpu=*:-mcpu=%(VALUE)}" }, \
384 {"tune", "%{!mtune=*:-mtune=%(VALUE)}" }
386 /* This macro defines names of additional specifications to put in the
387 specs that can be used in various specifications like CC1_SPEC. Its
388 definition is an initializer with a subgrouping for each command option.
390 Each subgrouping contains a string constant, that defines the
391 specification name, and a string constant that used by the GCC driver
392 program.
394 Do not define this macro if it does not need to do anything. */
396 #ifndef SUBTARGET_EXTRA_SPECS
397 #define SUBTARGET_EXTRA_SPECS
398 #endif
400 #define EXTRA_SPECS \
401 { "cpp_subtarget", CPP_SUBTARGET_SPEC }, \
402 SUBTARGET_EXTRA_SPECS
405 /* Sometimes certain combinations of command options do not make sense
406 on a particular target machine. You can define a macro
407 `OVERRIDE_OPTIONS' to take account of this. This macro, if
408 defined, is executed once just after all the command options have
409 been parsed.
411 On the Alpha, it is used to translate target-option strings into
412 numeric values. */
414 #define OVERRIDE_OPTIONS override_options ()
417 /* Define this macro to change register usage conditional on target flags.
419 On the Alpha, we use this to disable the floating-point registers when
420 they don't exist. */
422 #define CONDITIONAL_REGISTER_USAGE \
424 int i; \
425 if (! TARGET_FPREGS) \
426 for (i = 32; i < 63; i++) \
427 fixed_regs[i] = call_used_regs[i] = 1; \
431 /* Show we can debug even without a frame pointer. */
432 #define CAN_DEBUG_WITHOUT_FP
434 /* target machine storage layout */
436 /* Define the size of `int'. The default is the same as the word size. */
437 #define INT_TYPE_SIZE 32
439 /* Define the size of `long long'. The default is the twice the word size. */
440 #define LONG_LONG_TYPE_SIZE 64
442 /* We're IEEE unless someone says to use VAX. */
443 #define TARGET_FLOAT_FORMAT \
444 (TARGET_FLOAT_VAX ? VAX_FLOAT_FORMAT : IEEE_FLOAT_FORMAT)
446 /* The two floating-point formats we support are S-floating, which is
447 4 bytes, and T-floating, which is 8 bytes. `float' is S and `double'
448 and `long double' are T. */
450 #define FLOAT_TYPE_SIZE 32
451 #define DOUBLE_TYPE_SIZE 64
452 #define LONG_DOUBLE_TYPE_SIZE (TARGET_LONG_DOUBLE_128 ? 128 : 64)
454 /* Define this to set long double type size to use in libgcc2.c, which can
455 not depend on target_flags. */
456 #ifdef __LONG_DOUBLE_128__
457 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 128
458 #else
459 #define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 64
460 #endif
462 /* Work around target_flags dependency in ada/targtyps.c. */
463 #define WIDEST_HARDWARE_FP_SIZE 64
465 #define WCHAR_TYPE "unsigned int"
466 #define WCHAR_TYPE_SIZE 32
468 /* Define this macro if it is advisable to hold scalars in registers
469 in a wider mode than that declared by the program. In such cases,
470 the value is constrained to be within the bounds of the declared
471 type, but kept valid in the wider mode. The signedness of the
472 extension may differ from that of the type.
474 For Alpha, we always store objects in a full register. 32-bit integers
475 are always sign-extended, but smaller objects retain their signedness.
477 Note that small vector types can get mapped onto integer modes at the
478 whim of not appearing in alpha-modes.def. We never promoted these
479 values before; don't do so now that we've trimmed the set of modes to
480 those actually implemented in the backend. */
482 #define PROMOTE_MODE(MODE,UNSIGNEDP,TYPE) \
483 if (GET_MODE_CLASS (MODE) == MODE_INT \
484 && (TYPE == NULL || TREE_CODE (TYPE) != VECTOR_TYPE) \
485 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
487 if ((MODE) == SImode) \
488 (UNSIGNEDP) = 0; \
489 (MODE) = DImode; \
492 /* Define this if most significant bit is lowest numbered
493 in instructions that operate on numbered bit-fields.
495 There are no such instructions on the Alpha, but the documentation
496 is little endian. */
497 #define BITS_BIG_ENDIAN 0
499 /* Define this if most significant byte of a word is the lowest numbered.
500 This is false on the Alpha. */
501 #define BYTES_BIG_ENDIAN 0
503 /* Define this if most significant word of a multiword number is lowest
504 numbered.
506 For Alpha we can decide arbitrarily since there are no machine instructions
507 for them. Might as well be consistent with bytes. */
508 #define WORDS_BIG_ENDIAN 0
510 /* Width of a word, in units (bytes). */
511 #define UNITS_PER_WORD 8
513 /* Width in bits of a pointer.
514 See also the macro `Pmode' defined below. */
515 #define POINTER_SIZE 64
517 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
518 #define PARM_BOUNDARY 64
520 /* Boundary (in *bits*) on which stack pointer should be aligned. */
521 #define STACK_BOUNDARY 128
523 /* Allocation boundary (in *bits*) for the code of a function. */
524 #define FUNCTION_BOUNDARY 32
526 /* Alignment of field after `int : 0' in a structure. */
527 #define EMPTY_FIELD_BOUNDARY 64
529 /* Every structure's size must be a multiple of this. */
530 #define STRUCTURE_SIZE_BOUNDARY 8
532 /* A bit-field declared as `int' forces `int' alignment for the struct. */
533 #define PCC_BITFIELD_TYPE_MATTERS 1
535 /* No data type wants to be aligned rounder than this. */
536 #define BIGGEST_ALIGNMENT 128
538 /* For atomic access to objects, must have at least 32-bit alignment
539 unless the machine has byte operations. */
540 #define MINIMUM_ATOMIC_ALIGNMENT ((unsigned int) (TARGET_BWX ? 8 : 32))
542 /* Align all constants and variables to at least a word boundary so
543 we can pick up pieces of them faster. */
544 /* ??? Only if block-move stuff knows about different source/destination
545 alignment. */
546 #if 0
547 #define CONSTANT_ALIGNMENT(EXP, ALIGN) MAX ((ALIGN), BITS_PER_WORD)
548 #define DATA_ALIGNMENT(EXP, ALIGN) MAX ((ALIGN), BITS_PER_WORD)
549 #endif
551 /* Set this nonzero if move instructions will actually fail to work
552 when given unaligned data.
554 Since we get an error message when we do one, call them invalid. */
556 #define STRICT_ALIGNMENT 1
558 /* Set this nonzero if unaligned move instructions are extremely slow.
560 On the Alpha, they trap. */
562 #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
564 /* Our SIMD is all done on single integer registers. */
565 #define UNITS_PER_SIMD_WORD UNITS_PER_WORD
567 /* Standard register usage. */
569 /* Number of actual hardware registers.
570 The hardware registers are assigned numbers for the compiler
571 from 0 to just below FIRST_PSEUDO_REGISTER.
572 All registers that the compiler knows about must be given numbers,
573 even those that are not normally considered general registers.
575 We define all 32 integer registers, even though $31 is always zero,
576 and all 32 floating-point registers, even though $f31 is also
577 always zero. We do not bother defining the FP status register and
578 there are no other registers.
580 Since $31 is always zero, we will use register number 31 as the
581 argument pointer. It will never appear in the generated code
582 because we will always be eliminating it in favor of the stack
583 pointer or hardware frame pointer.
585 Likewise, we use $f31 for the frame pointer, which will always
586 be eliminated in favor of the hardware frame pointer or the
587 stack pointer. */
589 #define FIRST_PSEUDO_REGISTER 64
591 /* 1 for registers that have pervasive standard uses
592 and are not available for the register allocator. */
594 #define FIXED_REGISTERS \
595 {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
596 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, \
597 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, \
598 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1 }
600 /* 1 for registers not available across function calls.
601 These must include the FIXED_REGISTERS and also any
602 registers that can be used without being saved.
603 The latter must include the registers where values are returned
604 and the register where structure-value addresses are passed.
605 Aside from that, you can include as many other registers as you like. */
606 #define CALL_USED_REGISTERS \
607 {1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, \
608 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, \
609 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 1, 1, \
610 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1 }
612 /* List the order in which to allocate registers. Each register must be
613 listed once, even those in FIXED_REGISTERS. */
615 #define REG_ALLOC_ORDER { \
616 1, 2, 3, 4, 5, 6, 7, 8, /* nonsaved integer registers */ \
617 22, 23, 24, 25, 28, /* likewise */ \
618 0, /* likewise, but return value */ \
619 21, 20, 19, 18, 17, 16, /* likewise, but input args */ \
620 27, /* likewise, but OSF procedure value */ \
622 42, 43, 44, 45, 46, 47, /* nonsaved floating-point registers */ \
623 54, 55, 56, 57, 58, 59, /* likewise */ \
624 60, 61, 62, /* likewise */ \
625 32, 33, /* likewise, but return values */ \
626 53, 52, 51, 50, 49, 48, /* likewise, but input args */ \
628 9, 10, 11, 12, 13, 14, /* saved integer registers */ \
629 26, /* return address */ \
630 15, /* hard frame pointer */ \
632 34, 35, 36, 37, 38, 39, /* saved floating-point registers */ \
633 40, 41, /* likewise */ \
635 29, 30, 31, 63 /* gp, sp, ap, sfp */ \
638 /* Return number of consecutive hard regs needed starting at reg REGNO
639 to hold something of mode MODE.
640 This is ordinarily the length in words of a value of mode MODE
641 but can be less for certain modes in special long registers. */
643 #define HARD_REGNO_NREGS(REGNO, MODE) \
644 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
646 /* Value is 1 if hard register REGNO can hold a value of machine-mode MODE.
647 On Alpha, the integer registers can hold any mode. The floating-point
648 registers can hold 64-bit integers as well, but not smaller values. */
650 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
651 ((REGNO) >= 32 && (REGNO) <= 62 \
652 ? (MODE) == SFmode || (MODE) == DFmode || (MODE) == DImode \
653 || (MODE) == SCmode || (MODE) == DCmode \
654 : 1)
656 /* A C expression that is nonzero if a value of mode
657 MODE1 is accessible in mode MODE2 without copying.
659 This asymmetric test is true when MODE1 could be put
660 in an FP register but MODE2 could not. */
662 #define MODES_TIEABLE_P(MODE1, MODE2) \
663 (HARD_REGNO_MODE_OK (32, (MODE1)) \
664 ? HARD_REGNO_MODE_OK (32, (MODE2)) \
665 : 1)
667 /* Specify the registers used for certain standard purposes.
668 The values of these macros are register numbers. */
670 /* Alpha pc isn't overloaded on a register that the compiler knows about. */
671 /* #define PC_REGNUM */
673 /* Register to use for pushing function arguments. */
674 #define STACK_POINTER_REGNUM 30
676 /* Base register for access to local variables of the function. */
677 #define HARD_FRAME_POINTER_REGNUM 15
679 /* Value should be nonzero if functions must have frame pointers.
680 Zero means the frame pointer need not be set up (and parms
681 may be accessed via the stack pointer) in functions that seem suitable.
682 This is computed in `reload', in reload1.c. */
683 #define FRAME_POINTER_REQUIRED 0
685 /* Base register for access to arguments of the function. */
686 #define ARG_POINTER_REGNUM 31
688 /* Base register for access to local variables of function. */
689 #define FRAME_POINTER_REGNUM 63
691 /* Register in which static-chain is passed to a function.
693 For the Alpha, this is based on an example; the calling sequence
694 doesn't seem to specify this. */
695 #define STATIC_CHAIN_REGNUM 1
697 /* The register number of the register used to address a table of
698 static data addresses in memory. */
699 #define PIC_OFFSET_TABLE_REGNUM 29
701 /* Define this macro if the register defined by `PIC_OFFSET_TABLE_REGNUM'
702 is clobbered by calls. */
703 /* ??? It is and it isn't. It's required to be valid for a given
704 function when the function returns. It isn't clobbered by
705 current_file functions. Moreover, we do not expose the ldgp
706 until after reload, so we're probably safe. */
707 /* #define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED */
709 /* Define the classes of registers for register constraints in the
710 machine description. Also define ranges of constants.
712 One of the classes must always be named ALL_REGS and include all hard regs.
713 If there is more than one class, another class must be named NO_REGS
714 and contain no registers.
716 The name GENERAL_REGS must be the name of a class (or an alias for
717 another name such as ALL_REGS). This is the class of registers
718 that is allowed by "g" or "r" in a register constraint.
719 Also, registers outside this class are allocated only when
720 instructions express preferences for them.
722 The classes must be numbered in nondecreasing order; that is,
723 a larger-numbered class must never be contained completely
724 in a smaller-numbered class.
726 For any two classes, it is very desirable that there be another
727 class that represents their union. */
729 enum reg_class {
730 NO_REGS, R0_REG, R24_REG, R25_REG, R27_REG,
731 GENERAL_REGS, FLOAT_REGS, ALL_REGS,
732 LIM_REG_CLASSES
735 #define N_REG_CLASSES (int) LIM_REG_CLASSES
737 /* Give names of register classes as strings for dump file. */
739 #define REG_CLASS_NAMES \
740 {"NO_REGS", "R0_REG", "R24_REG", "R25_REG", "R27_REG", \
741 "GENERAL_REGS", "FLOAT_REGS", "ALL_REGS" }
743 /* Define which registers fit in which classes.
744 This is an initializer for a vector of HARD_REG_SET
745 of length N_REG_CLASSES. */
747 #define REG_CLASS_CONTENTS \
748 { {0x00000000, 0x00000000}, /* NO_REGS */ \
749 {0x00000001, 0x00000000}, /* R0_REG */ \
750 {0x01000000, 0x00000000}, /* R24_REG */ \
751 {0x02000000, 0x00000000}, /* R25_REG */ \
752 {0x08000000, 0x00000000}, /* R27_REG */ \
753 {0xffffffff, 0x80000000}, /* GENERAL_REGS */ \
754 {0x00000000, 0x7fffffff}, /* FLOAT_REGS */ \
755 {0xffffffff, 0xffffffff} }
757 /* The same information, inverted:
758 Return the class number of the smallest class containing
759 reg number REGNO. This could be a conditional expression
760 or could index an array. */
762 #define REGNO_REG_CLASS(REGNO) \
763 ((REGNO) == 0 ? R0_REG \
764 : (REGNO) == 24 ? R24_REG \
765 : (REGNO) == 25 ? R25_REG \
766 : (REGNO) == 27 ? R27_REG \
767 : (REGNO) >= 32 && (REGNO) <= 62 ? FLOAT_REGS \
768 : GENERAL_REGS)
770 /* The class value for index registers, and the one for base regs. */
771 #define INDEX_REG_CLASS NO_REGS
772 #define BASE_REG_CLASS GENERAL_REGS
774 /* Get reg_class from a letter such as appears in the machine description. */
776 #define REG_CLASS_FROM_LETTER(C) \
777 ((C) == 'a' ? R24_REG \
778 : (C) == 'b' ? R25_REG \
779 : (C) == 'c' ? R27_REG \
780 : (C) == 'f' ? FLOAT_REGS \
781 : (C) == 'v' ? R0_REG \
782 : NO_REGS)
784 /* Define this macro to change register usage conditional on target flags. */
785 /* #define CONDITIONAL_REGISTER_USAGE */
787 /* The letters I, J, K, L, M, N, O, and P in a register constraint string
788 can be used to stand for particular ranges of immediate operands.
789 This macro defines what the ranges are.
790 C is the letter, and VALUE is a constant value.
791 Return 1 if VALUE is in the range specified by C.
793 For Alpha:
794 `I' is used for the range of constants most insns can contain.
795 `J' is the constant zero.
796 `K' is used for the constant in an LDA insn.
797 `L' is used for the constant in a LDAH insn.
798 `M' is used for the constants that can be AND'ed with using a ZAP insn.
799 `N' is used for complemented 8-bit constants.
800 `O' is used for negated 8-bit constants.
801 `P' is used for the constants 1, 2 and 3. */
803 #define CONST_OK_FOR_LETTER_P alpha_const_ok_for_letter_p
805 /* Similar, but for floating or large integer constants, and defining letters
806 G and H. Here VALUE is the CONST_DOUBLE rtx itself.
808 For Alpha, `G' is the floating-point constant zero. `H' is a CONST_DOUBLE
809 that is the operand of a ZAP insn. */
811 #define CONST_DOUBLE_OK_FOR_LETTER_P alpha_const_double_ok_for_letter_p
813 /* Optional extra constraints for this machine.
815 For the Alpha, `Q' means that this is a memory operand but not a
816 reference to an unaligned location.
818 `R' is a SYMBOL_REF that has SYMBOL_REF_FLAG set or is the current
819 function.
821 'S' is a 6-bit constant (valid for a shift insn).
823 'T' is a HIGH.
825 'U' is a symbolic operand.
827 'W' is a vector zero. */
829 #define EXTRA_CONSTRAINT alpha_extra_constraint
831 /* Given an rtx X being reloaded into a reg required to be
832 in class CLASS, return the class of reg to actually use.
833 In general this is just CLASS; but on some machines
834 in some cases it is preferable to use a more restrictive class. */
836 #define PREFERRED_RELOAD_CLASS alpha_preferred_reload_class
838 /* Loading and storing HImode or QImode values to and from memory
839 usually requires a scratch register. The exceptions are loading
840 QImode and HImode from an aligned address to a general register
841 unless byte instructions are permitted.
842 We also cannot load an unaligned address or a paradoxical SUBREG into an
843 FP register. */
845 #define SECONDARY_INPUT_RELOAD_CLASS(CLASS,MODE,IN) \
846 secondary_reload_class((CLASS), (MODE), (IN), 1)
848 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS,MODE,OUT) \
849 secondary_reload_class((CLASS), (MODE), (OUT), 0)
851 /* If we are copying between general and FP registers, we need a memory
852 location unless the FIX extension is available. */
854 #define SECONDARY_MEMORY_NEEDED(CLASS1,CLASS2,MODE) \
855 (! TARGET_FIX && (((CLASS1) == FLOAT_REGS && (CLASS2) != FLOAT_REGS) \
856 || ((CLASS2) == FLOAT_REGS && (CLASS1) != FLOAT_REGS)))
858 /* Specify the mode to be used for memory when a secondary memory
859 location is needed. If MODE is floating-point, use it. Otherwise,
860 widen to a word like the default. This is needed because we always
861 store integers in FP registers in quadword format. This whole
862 area is very tricky! */
863 #define SECONDARY_MEMORY_NEEDED_MODE(MODE) \
864 (GET_MODE_CLASS (MODE) == MODE_FLOAT ? (MODE) \
865 : GET_MODE_SIZE (MODE) >= 4 ? (MODE) \
866 : mode_for_size (BITS_PER_WORD, GET_MODE_CLASS (MODE), 0))
868 /* Return the maximum number of consecutive registers
869 needed to represent mode MODE in a register of class CLASS. */
871 #define CLASS_MAX_NREGS(CLASS, MODE) \
872 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
874 /* Return the class of registers that cannot change mode from FROM to TO. */
876 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
877 (GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
878 ? reg_classes_intersect_p (FLOAT_REGS, CLASS) : 0)
880 /* Define the cost of moving between registers of various classes. Moving
881 between FLOAT_REGS and anything else except float regs is expensive.
882 In fact, we make it quite expensive because we really don't want to
883 do these moves unless it is clearly worth it. Optimizations may
884 reduce the impact of not being able to allocate a pseudo to a
885 hard register. */
887 #define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
888 (((CLASS1) == FLOAT_REGS) == ((CLASS2) == FLOAT_REGS) ? 2 \
889 : TARGET_FIX ? ((CLASS1) == FLOAT_REGS ? 6 : 8) \
890 : 4+2*alpha_memory_latency)
892 /* A C expressions returning the cost of moving data of MODE from a register to
893 or from memory.
895 On the Alpha, bump this up a bit. */
897 extern int alpha_memory_latency;
898 #define MEMORY_MOVE_COST(MODE,CLASS,IN) (2*alpha_memory_latency)
900 /* Provide the cost of a branch. Exact meaning under development. */
901 #define BRANCH_COST 5
903 /* Stack layout; function entry, exit and calling. */
905 /* Define this if pushing a word on the stack
906 makes the stack pointer a smaller address. */
907 #define STACK_GROWS_DOWNWARD
909 /* Define this if the nominal address of the stack frame
910 is at the high-address end of the local variables;
911 that is, each additional local variable allocated
912 goes at a more negative offset in the frame. */
913 /* #define FRAME_GROWS_DOWNWARD */
915 /* Offset within stack frame to start allocating local variables at.
916 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
917 first local allocated. Otherwise, it is the offset to the BEGINNING
918 of the first local allocated. */
920 #define STARTING_FRAME_OFFSET 0
922 /* If we generate an insn to push BYTES bytes,
923 this says how many the stack pointer really advances by.
924 On Alpha, don't define this because there are no push insns. */
925 /* #define PUSH_ROUNDING(BYTES) */
927 /* Define this to be nonzero if stack checking is built into the ABI. */
928 #define STACK_CHECK_BUILTIN 1
930 /* Define this if the maximum size of all the outgoing args is to be
931 accumulated and pushed during the prologue. The amount can be
932 found in the variable current_function_outgoing_args_size. */
933 #define ACCUMULATE_OUTGOING_ARGS 1
935 /* Offset of first parameter from the argument pointer register value. */
937 #define FIRST_PARM_OFFSET(FNDECL) 0
939 /* Definitions for register eliminations.
941 We have two registers that can be eliminated on the Alpha. First, the
942 frame pointer register can often be eliminated in favor of the stack
943 pointer register. Secondly, the argument pointer register can always be
944 eliminated; it is replaced with either the stack or frame pointer. */
946 /* This is an array of structures. Each structure initializes one pair
947 of eliminable registers. The "from" register number is given first,
948 followed by "to". Eliminations of the same "from" register are listed
949 in order of preference. */
951 #define ELIMINABLE_REGS \
952 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
953 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
954 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
955 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}}
957 /* Given FROM and TO register numbers, say whether this elimination is allowed.
958 Frame pointer elimination is automatically handled.
960 All eliminations are valid since the cases where FP can't be
961 eliminated are already handled. */
963 #define CAN_ELIMINATE(FROM, TO) 1
965 /* Round up to a multiple of 16 bytes. */
966 #define ALPHA_ROUND(X) (((X) + 15) & ~ 15)
968 /* Define the offset between two registers, one to be eliminated, and the other
969 its replacement, at the start of a routine. */
970 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
971 ((OFFSET) = alpha_initial_elimination_offset(FROM, TO))
973 /* Define this if stack space is still allocated for a parameter passed
974 in a register. */
975 /* #define REG_PARM_STACK_SPACE */
977 /* Value is the number of bytes of arguments automatically
978 popped when returning from a subroutine call.
979 FUNDECL is the declaration node of the function (as a tree),
980 FUNTYPE is the data type of the function (as a tree),
981 or for a library call it is an identifier node for the subroutine name.
982 SIZE is the number of bytes of arguments passed on the stack. */
984 #define RETURN_POPS_ARGS(FUNDECL,FUNTYPE,SIZE) 0
986 /* Define how to find the value returned by a function.
987 VALTYPE is the data type of the value (as a tree).
988 If the precise function being called is known, FUNC is its FUNCTION_DECL;
989 otherwise, FUNC is 0.
991 On Alpha the value is found in $0 for integer functions and
992 $f0 for floating-point functions. */
994 #define FUNCTION_VALUE(VALTYPE, FUNC) \
995 function_value (VALTYPE, FUNC, VOIDmode)
997 /* Define how to find the value returned by a library function
998 assuming the value has mode MODE. */
1000 #define LIBCALL_VALUE(MODE) \
1001 function_value (NULL, NULL, MODE)
1003 /* 1 if N is a possible register number for a function value
1004 as seen by the caller. */
1006 #define FUNCTION_VALUE_REGNO_P(N) \
1007 ((N) == 0 || (N) == 1 || (N) == 32 || (N) == 33)
1009 /* 1 if N is a possible register number for function argument passing.
1010 On Alpha, these are $16-$21 and $f16-$f21. */
1012 #define FUNCTION_ARG_REGNO_P(N) \
1013 (((N) >= 16 && (N) <= 21) || ((N) >= 16 + 32 && (N) <= 21 + 32))
1015 /* Define a data type for recording info about an argument list
1016 during the scan of that argument list. This data type should
1017 hold all necessary information about the function itself
1018 and about the args processed so far, enough to enable macros
1019 such as FUNCTION_ARG to determine where the next arg should go.
1021 On Alpha, this is a single integer, which is a number of words
1022 of arguments scanned so far.
1023 Thus 6 or more means all following args should go on the stack. */
1025 #define CUMULATIVE_ARGS int
1027 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1028 for a call to a function whose data type is FNTYPE.
1029 For a library call, FNTYPE is 0. */
1031 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
1032 (CUM) = 0
1034 /* Define intermediate macro to compute the size (in registers) of an argument
1035 for the Alpha. */
1037 #define ALPHA_ARG_SIZE(MODE, TYPE, NAMED) \
1038 ((MODE) == TFmode || (MODE) == TCmode ? 1 \
1039 : (((MODE) == BLKmode ? int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE)) \
1040 + (UNITS_PER_WORD - 1)) / UNITS_PER_WORD)
1042 /* Update the data in CUM to advance over an argument
1043 of mode MODE and data type TYPE.
1044 (TYPE is null for libcalls where that information may not be available.) */
1046 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1047 ((CUM) += \
1048 (targetm.calls.must_pass_in_stack (MODE, TYPE)) \
1049 ? 6 : ALPHA_ARG_SIZE (MODE, TYPE, NAMED))
1051 /* Determine where to put an argument to a function.
1052 Value is zero to push the argument on the stack,
1053 or a hard register in which to store the argument.
1055 MODE is the argument's machine mode.
1056 TYPE is the data type of the argument (as a tree).
1057 This is null for libcalls where that information may
1058 not be available.
1059 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1060 the preceding args and about the function being called.
1061 NAMED is nonzero if this argument is a named parameter
1062 (otherwise it is an extra parameter matching an ellipsis).
1064 On Alpha the first 6 words of args are normally in registers
1065 and the rest are pushed. */
1067 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1068 function_arg((CUM), (MODE), (TYPE), (NAMED))
1070 /* Try to output insns to set TARGET equal to the constant C if it can be
1071 done in less than N insns. Do all computations in MODE. Returns the place
1072 where the output has been placed if it can be done and the insns have been
1073 emitted. If it would take more than N insns, zero is returned and no
1074 insns and emitted. */
1076 /* Define the information needed to generate branch and scc insns. This is
1077 stored from the compare operation. Note that we can't use "rtx" here
1078 since it hasn't been defined! */
1080 struct alpha_compare
1082 struct rtx_def *op0, *op1;
1083 int fp_p;
1086 extern struct alpha_compare alpha_compare;
1088 /* Make (or fake) .linkage entry for function call.
1089 IS_LOCAL is 0 if name is used in call, 1 if name is used in definition. */
1091 /* This macro defines the start of an assembly comment. */
1093 #define ASM_COMMENT_START " #"
1095 /* This macro produces the initial definition of a function. */
1097 #define ASM_DECLARE_FUNCTION_NAME(FILE,NAME,DECL) \
1098 alpha_start_function(FILE,NAME,DECL);
1100 /* This macro closes up a function definition for the assembler. */
1102 #define ASM_DECLARE_FUNCTION_SIZE(FILE,NAME,DECL) \
1103 alpha_end_function(FILE,NAME,DECL)
1105 /* Output any profiling code before the prologue. */
1107 #define PROFILE_BEFORE_PROLOGUE 1
1109 /* Never use profile counters. */
1111 #define NO_PROFILE_COUNTERS 1
1113 /* Output assembler code to FILE to increment profiler label # LABELNO
1114 for profiling a function entry. Under OSF/1, profiling is enabled
1115 by simply passing -pg to the assembler and linker. */
1117 #define FUNCTION_PROFILER(FILE, LABELNO)
1119 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1120 the stack pointer does not matter. The value is tested only in
1121 functions that have frame pointers.
1122 No definition is equivalent to always zero. */
1124 #define EXIT_IGNORE_STACK 1
1126 /* Define registers used by the epilogue and return instruction. */
1128 #define EPILOGUE_USES(REGNO) ((REGNO) == 26)
1130 /* Output assembler code for a block containing the constant parts
1131 of a trampoline, leaving space for the variable parts.
1133 The trampoline should set the static chain pointer to value placed
1134 into the trampoline and should branch to the specified routine.
1135 Note that $27 has been set to the address of the trampoline, so we can
1136 use it for addressability of the two data items. */
1138 #define TRAMPOLINE_TEMPLATE(FILE) \
1139 do { \
1140 fprintf (FILE, "\tldq $1,24($27)\n"); \
1141 fprintf (FILE, "\tldq $27,16($27)\n"); \
1142 fprintf (FILE, "\tjmp $31,($27),0\n"); \
1143 fprintf (FILE, "\tnop\n"); \
1144 fprintf (FILE, "\t.quad 0,0\n"); \
1145 } while (0)
1147 /* Section in which to place the trampoline. On Alpha, instructions
1148 may only be placed in a text segment. */
1150 #define TRAMPOLINE_SECTION text_section
1152 /* Length in units of the trampoline for entering a nested function. */
1154 #define TRAMPOLINE_SIZE 32
1156 /* The alignment of a trampoline, in bits. */
1158 #define TRAMPOLINE_ALIGNMENT 64
1160 /* Emit RTL insns to initialize the variable parts of a trampoline.
1161 FNADDR is an RTX for the address of the function's pure code.
1162 CXT is an RTX for the static chain value for the function. */
1164 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1165 alpha_initialize_trampoline (TRAMP, FNADDR, CXT, 16, 24, 8)
1167 /* A C expression whose value is RTL representing the value of the return
1168 address for the frame COUNT steps up from the current frame.
1169 FRAMEADDR is the frame pointer of the COUNT frame, or the frame pointer of
1170 the COUNT-1 frame if RETURN_ADDR_IN_PREVIOUS_FRAME is defined. */
1172 #define RETURN_ADDR_RTX alpha_return_addr
1174 /* Before the prologue, RA lives in $26. */
1175 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, 26)
1176 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (26)
1177 #define DWARF_ALT_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (64)
1178 #define DWARF_ZERO_REG 31
1180 /* Describe how we implement __builtin_eh_return. */
1181 #define EH_RETURN_DATA_REGNO(N) ((N) < 4 ? (N) + 16 : INVALID_REGNUM)
1182 #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 28)
1183 #define EH_RETURN_HANDLER_RTX \
1184 gen_rtx_MEM (Pmode, plus_constant (stack_pointer_rtx, \
1185 current_function_outgoing_args_size))
1187 /* Addressing modes, and classification of registers for them. */
1189 /* Macros to check register numbers against specific register classes. */
1191 /* These assume that REGNO is a hard or pseudo reg number.
1192 They give nonzero only if REGNO is a hard reg of the suitable class
1193 or a pseudo reg currently allocated to a suitable hard reg.
1194 Since they use reg_renumber, they are safe only once reg_renumber
1195 has been allocated, which happens in local-alloc.c. */
1197 #define REGNO_OK_FOR_INDEX_P(REGNO) 0
1198 #define REGNO_OK_FOR_BASE_P(REGNO) \
1199 ((REGNO) < 32 || (unsigned) reg_renumber[REGNO] < 32 \
1200 || (REGNO) == 63 || reg_renumber[REGNO] == 63)
1202 /* Maximum number of registers that can appear in a valid memory address. */
1203 #define MAX_REGS_PER_ADDRESS 1
1205 /* Recognize any constant value that is a valid address. For the Alpha,
1206 there are only constants none since we want to use LDA to load any
1207 symbolic addresses into registers. */
1209 #define CONSTANT_ADDRESS_P(X) \
1210 (GET_CODE (X) == CONST_INT \
1211 && (unsigned HOST_WIDE_INT) (INTVAL (X) + 0x8000) < 0x10000)
1213 /* Include all constant integers and constant doubles, but not
1214 floating-point, except for floating-point zero. */
1216 #define LEGITIMATE_CONSTANT_P alpha_legitimate_constant_p
1218 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1219 and check its validity for a certain class.
1220 We have two alternate definitions for each of them.
1221 The usual definition accepts all pseudo regs; the other rejects
1222 them unless they have been allocated suitable hard regs.
1223 The symbol REG_OK_STRICT causes the latter definition to be used.
1225 Most source files want to accept pseudo regs in the hope that
1226 they will get allocated to the class that the insn wants them to be in.
1227 Source files for reload pass need to be strict.
1228 After reload, it makes no difference, since pseudo regs have
1229 been eliminated by then. */
1231 /* Nonzero if X is a hard reg that can be used as an index
1232 or if it is a pseudo reg. */
1233 #define REG_OK_FOR_INDEX_P(X) 0
1235 /* Nonzero if X is a hard reg that can be used as a base reg
1236 or if it is a pseudo reg. */
1237 #define NONSTRICT_REG_OK_FOR_BASE_P(X) \
1238 (REGNO (X) < 32 || REGNO (X) == 63 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
1240 /* ??? Nonzero if X is the frame pointer, or some virtual register
1241 that may eliminate to the frame pointer. These will be allowed to
1242 have offsets greater than 32K. This is done because register
1243 elimination offsets will change the hi/lo split, and if we split
1244 before reload, we will require additional instructions. */
1245 #define NONSTRICT_REG_OK_FP_BASE_P(X) \
1246 (REGNO (X) == 31 || REGNO (X) == 63 \
1247 || (REGNO (X) >= FIRST_PSEUDO_REGISTER \
1248 && REGNO (X) < LAST_VIRTUAL_REGISTER))
1250 /* Nonzero if X is a hard reg that can be used as a base reg. */
1251 #define STRICT_REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
1253 #ifdef REG_OK_STRICT
1254 #define REG_OK_FOR_BASE_P(X) STRICT_REG_OK_FOR_BASE_P (X)
1255 #else
1256 #define REG_OK_FOR_BASE_P(X) NONSTRICT_REG_OK_FOR_BASE_P (X)
1257 #endif
1259 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression that is a
1260 valid memory address for an instruction. */
1262 #ifdef REG_OK_STRICT
1263 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
1264 do { \
1265 if (alpha_legitimate_address_p (MODE, X, 1)) \
1266 goto WIN; \
1267 } while (0)
1268 #else
1269 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
1270 do { \
1271 if (alpha_legitimate_address_p (MODE, X, 0)) \
1272 goto WIN; \
1273 } while (0)
1274 #endif
1276 /* Try machine-dependent ways of modifying an illegitimate address
1277 to be legitimate. If we find one, return the new, valid address.
1278 This macro is used in only one place: `memory_address' in explow.c. */
1280 #define LEGITIMIZE_ADDRESS(X,OLDX,MODE,WIN) \
1281 do { \
1282 rtx new_x = alpha_legitimize_address (X, NULL_RTX, MODE); \
1283 if (new_x) \
1285 X = new_x; \
1286 goto WIN; \
1288 } while (0)
1290 /* Try a machine-dependent way of reloading an illegitimate address
1291 operand. If we find one, push the reload and jump to WIN. This
1292 macro is used in only one place: `find_reloads_address' in reload.c. */
1294 #define LEGITIMIZE_RELOAD_ADDRESS(X,MODE,OPNUM,TYPE,IND_L,WIN) \
1295 do { \
1296 rtx new_x = alpha_legitimize_reload_address (X, MODE, OPNUM, TYPE, IND_L); \
1297 if (new_x) \
1299 X = new_x; \
1300 goto WIN; \
1302 } while (0)
1304 /* Go to LABEL if ADDR (a legitimate address expression)
1305 has an effect that depends on the machine mode it is used for.
1306 On the Alpha this is true only for the unaligned modes. We can
1307 simplify this test since we know that the address must be valid. */
1309 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR,LABEL) \
1310 { if (GET_CODE (ADDR) == AND) goto LABEL; }
1312 /* Specify the machine mode that this machine uses
1313 for the index in the tablejump instruction. */
1314 #define CASE_VECTOR_MODE SImode
1316 /* Define as C expression which evaluates to nonzero if the tablejump
1317 instruction expects the table to contain offsets from the address of the
1318 table.
1320 Do not define this if the table should contain absolute addresses.
1321 On the Alpha, the table is really GP-relative, not relative to the PC
1322 of the table, but we pretend that it is PC-relative; this should be OK,
1323 but we should try to find some better way sometime. */
1324 #define CASE_VECTOR_PC_RELATIVE 1
1326 /* Define this as 1 if `char' should by default be signed; else as 0. */
1327 #define DEFAULT_SIGNED_CHAR 1
1329 /* Max number of bytes we can move to or from memory
1330 in one reasonably fast instruction. */
1332 #define MOVE_MAX 8
1334 /* If a memory-to-memory move would take MOVE_RATIO or more simple
1335 move-instruction pairs, we will do a movmem or libcall instead.
1337 Without byte/word accesses, we want no more than four instructions;
1338 with, several single byte accesses are better. */
1340 #define MOVE_RATIO (TARGET_BWX ? 7 : 2)
1342 /* Largest number of bytes of an object that can be placed in a register.
1343 On the Alpha we have plenty of registers, so use TImode. */
1344 #define MAX_FIXED_MODE_SIZE GET_MODE_BITSIZE (TImode)
1346 /* Nonzero if access to memory by bytes is no faster than for words.
1347 Also nonzero if doing byte operations (specifically shifts) in registers
1348 is undesirable.
1350 On the Alpha, we want to not use the byte operation and instead use
1351 masking operations to access fields; these will save instructions. */
1353 #define SLOW_BYTE_ACCESS 1
1355 /* Define if operations between registers always perform the operation
1356 on the full register even if a narrower mode is specified. */
1357 #define WORD_REGISTER_OPERATIONS
1359 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1360 will either zero-extend or sign-extend. The value of this macro should
1361 be the code that says which one of the two operations is implicitly
1362 done, UNKNOWN if none. */
1363 #define LOAD_EXTEND_OP(MODE) ((MODE) == SImode ? SIGN_EXTEND : ZERO_EXTEND)
1365 /* Define if loading short immediate values into registers sign extends. */
1366 #define SHORT_IMMEDIATES_SIGN_EXTEND
1368 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1369 is done just by pretending it is already truncated. */
1370 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1372 /* The CIX ctlz and cttz instructions return 64 for zero. */
1373 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 64, TARGET_CIX)
1374 #define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 64, TARGET_CIX)
1376 /* Define the value returned by a floating-point comparison instruction. */
1378 #define FLOAT_STORE_FLAG_VALUE(MODE) \
1379 REAL_VALUE_ATOF ((TARGET_FLOAT_VAX ? "0.5" : "2.0"), (MODE))
1381 /* Canonicalize a comparison from one we don't have to one we do have. */
1383 #define CANONICALIZE_COMPARISON(CODE,OP0,OP1) \
1384 do { \
1385 if (((CODE) == GE || (CODE) == GT || (CODE) == GEU || (CODE) == GTU) \
1386 && (GET_CODE (OP1) == REG || (OP1) == const0_rtx)) \
1388 rtx tem = (OP0); \
1389 (OP0) = (OP1); \
1390 (OP1) = tem; \
1391 (CODE) = swap_condition (CODE); \
1393 if (((CODE) == LT || (CODE) == LTU) \
1394 && GET_CODE (OP1) == CONST_INT && INTVAL (OP1) == 256) \
1396 (CODE) = (CODE) == LT ? LE : LEU; \
1397 (OP1) = GEN_INT (255); \
1399 } while (0)
1401 /* Specify the machine mode that pointers have.
1402 After generation of rtl, the compiler makes no further distinction
1403 between pointers and any other objects of this machine mode. */
1404 #define Pmode DImode
1406 /* Mode of a function address in a call instruction (for indexing purposes). */
1408 #define FUNCTION_MODE Pmode
1410 /* Define this if addresses of constant functions
1411 shouldn't be put through pseudo regs where they can be cse'd.
1412 Desirable on machines where ordinary constants are expensive
1413 but a CALL with constant address is cheap.
1415 We define this on the Alpha so that gen_call and gen_call_value
1416 get to see the SYMBOL_REF (for the hint field of the jsr). It will
1417 then copy it into a register, thus actually letting the address be
1418 cse'ed. */
1420 #define NO_FUNCTION_CSE
1422 /* Define this to be nonzero if shift instructions ignore all but the low-order
1423 few bits. */
1424 #define SHIFT_COUNT_TRUNCATED 1
1426 /* Control the assembler format that we output. */
1428 /* Output to assembler file text saying following lines
1429 may contain character constants, extra white space, comments, etc. */
1430 #define ASM_APP_ON (TARGET_EXPLICIT_RELOCS ? "\t.set\tmacro\n" : "")
1432 /* Output to assembler file text saying following lines
1433 no longer contain unusual constructs. */
1434 #define ASM_APP_OFF (TARGET_EXPLICIT_RELOCS ? "\t.set\tnomacro\n" : "")
1436 #define TEXT_SECTION_ASM_OP "\t.text"
1438 /* Output before read-only data. */
1440 #define READONLY_DATA_SECTION_ASM_OP "\t.rdata"
1442 /* Output before writable data. */
1444 #define DATA_SECTION_ASM_OP "\t.data"
1446 /* How to refer to registers in assembler output.
1447 This sequence is indexed by compiler's hard-register-number (see above). */
1449 #define REGISTER_NAMES \
1450 {"$0", "$1", "$2", "$3", "$4", "$5", "$6", "$7", "$8", \
1451 "$9", "$10", "$11", "$12", "$13", "$14", "$15", \
1452 "$16", "$17", "$18", "$19", "$20", "$21", "$22", "$23", \
1453 "$24", "$25", "$26", "$27", "$28", "$29", "$30", "AP", \
1454 "$f0", "$f1", "$f2", "$f3", "$f4", "$f5", "$f6", "$f7", "$f8", \
1455 "$f9", "$f10", "$f11", "$f12", "$f13", "$f14", "$f15", \
1456 "$f16", "$f17", "$f18", "$f19", "$f20", "$f21", "$f22", "$f23",\
1457 "$f24", "$f25", "$f26", "$f27", "$f28", "$f29", "$f30", "FP"}
1459 /* Strip name encoding when emitting labels. */
1461 #define ASM_OUTPUT_LABELREF(STREAM, NAME) \
1462 do { \
1463 const char *name_ = NAME; \
1464 if (*name_ == '@' || *name_ == '%') \
1465 name_ += 2; \
1466 if (*name_ == '*') \
1467 name_++; \
1468 else \
1469 fputs (user_label_prefix, STREAM); \
1470 fputs (name_, STREAM); \
1471 } while (0)
1473 /* Globalizing directive for a label. */
1474 #define GLOBAL_ASM_OP "\t.globl "
1476 /* The prefix to add to user-visible assembler symbols. */
1478 #define USER_LABEL_PREFIX ""
1480 /* This is how to output a label for a jump table. Arguments are the same as
1481 for (*targetm.asm_out.internal_label), except the insn for the jump table is
1482 passed. */
1484 #define ASM_OUTPUT_CASE_LABEL(FILE,PREFIX,NUM,TABLEINSN) \
1485 { ASM_OUTPUT_ALIGN (FILE, 2); (*targetm.asm_out.internal_label) (FILE, PREFIX, NUM); }
1487 /* This is how to store into the string LABEL
1488 the symbol_ref name of an internal numbered label where
1489 PREFIX is the class of label and NUM is the number within the class.
1490 This is suitable for output with `assemble_name'. */
1492 #define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
1493 sprintf ((LABEL), "*$%s%ld", (PREFIX), (long)(NUM))
1495 /* We use the default ASCII-output routine, except that we don't write more
1496 than 50 characters since the assembler doesn't support very long lines. */
1498 #define ASM_OUTPUT_ASCII(MYFILE, MYSTRING, MYLENGTH) \
1499 do { \
1500 FILE *_hide_asm_out_file = (MYFILE); \
1501 const unsigned char *_hide_p = (const unsigned char *) (MYSTRING); \
1502 int _hide_thissize = (MYLENGTH); \
1503 int _size_so_far = 0; \
1505 FILE *asm_out_file = _hide_asm_out_file; \
1506 const unsigned char *p = _hide_p; \
1507 int thissize = _hide_thissize; \
1508 int i; \
1509 fprintf (asm_out_file, "\t.ascii \""); \
1511 for (i = 0; i < thissize; i++) \
1513 register int c = p[i]; \
1515 if (_size_so_far ++ > 50 && i < thissize - 4) \
1516 _size_so_far = 0, fprintf (asm_out_file, "\"\n\t.ascii \""); \
1518 if (c == '\"' || c == '\\') \
1519 putc ('\\', asm_out_file); \
1520 if (c >= ' ' && c < 0177) \
1521 putc (c, asm_out_file); \
1522 else \
1524 fprintf (asm_out_file, "\\%o", c); \
1525 /* After an octal-escape, if a digit follows, \
1526 terminate one string constant and start another. \
1527 The VAX assembler fails to stop reading the escape \
1528 after three digits, so this is the only way we \
1529 can get it to parse the data properly. */ \
1530 if (i < thissize - 1 && ISDIGIT (p[i + 1])) \
1531 _size_so_far = 0, fprintf (asm_out_file, "\"\n\t.ascii \""); \
1534 fprintf (asm_out_file, "\"\n"); \
1537 while (0)
1539 /* This is how to output an element of a case-vector that is absolute.
1540 (Alpha does not use such vectors, but we must define this macro anyway.) */
1542 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) abort ()
1544 /* This is how to output an element of a case-vector that is relative. */
1546 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
1547 fprintf (FILE, "\t.%s $L%d\n", TARGET_ABI_WINDOWS_NT ? "long" : "gprel32", \
1548 (VALUE))
1550 /* This is how to output an assembler line
1551 that says to advance the location counter
1552 to a multiple of 2**LOG bytes. */
1554 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
1555 if ((LOG) != 0) \
1556 fprintf (FILE, "\t.align %d\n", LOG);
1558 /* This is how to advance the location counter by SIZE bytes. */
1560 #define ASM_OUTPUT_SKIP(FILE,SIZE) \
1561 fprintf (FILE, "\t.space "HOST_WIDE_INT_PRINT_UNSIGNED"\n", (SIZE))
1563 /* This says how to output an assembler line
1564 to define a global common symbol. */
1566 #define ASM_OUTPUT_COMMON(FILE, NAME, SIZE, ROUNDED) \
1567 ( fputs ("\t.comm ", (FILE)), \
1568 assemble_name ((FILE), (NAME)), \
1569 fprintf ((FILE), ","HOST_WIDE_INT_PRINT_UNSIGNED"\n", (SIZE)))
1571 /* This says how to output an assembler line
1572 to define a local common symbol. */
1574 #define ASM_OUTPUT_LOCAL(FILE, NAME, SIZE,ROUNDED) \
1575 ( fputs ("\t.lcomm ", (FILE)), \
1576 assemble_name ((FILE), (NAME)), \
1577 fprintf ((FILE), ","HOST_WIDE_INT_PRINT_UNSIGNED"\n", (SIZE)))
1580 /* Print operand X (an rtx) in assembler syntax to file FILE.
1581 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
1582 For `%' followed by punctuation, CODE is the punctuation and X is null. */
1584 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
1586 /* Determine which codes are valid without a following integer. These must
1587 not be alphabetic.
1589 ~ Generates the name of the current function.
1591 / Generates the instruction suffix. The TRAP_SUFFIX and ROUND_SUFFIX
1592 attributes are examined to determine what is appropriate.
1594 , Generates single precision suffix for floating point
1595 instructions (s for IEEE, f for VAX)
1597 - Generates double precision suffix for floating point
1598 instructions (t for IEEE, g for VAX)
1600 + Generates a nop instruction after a noreturn call at the very end
1601 of the function
1604 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
1605 ((CODE) == '/' || (CODE) == ',' || (CODE) == '-' || (CODE) == '~' \
1606 || (CODE) == '#' || (CODE) == '*' || (CODE) == '&' || (CODE) == '+')
1608 /* Print a memory address as an operand to reference that memory location. */
1610 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
1611 print_operand_address((FILE), (ADDR))
1613 /* Implement `va_start' for varargs and stdarg. */
1614 #define EXPAND_BUILTIN_VA_START(valist, nextarg) \
1615 alpha_va_start (valist, nextarg)
1617 /* Tell collect that the object format is ECOFF. */
1618 #define OBJECT_FORMAT_COFF
1619 #define EXTENDED_COFF
1621 /* If we use NM, pass -g to it so it only lists globals. */
1622 #define NM_FLAGS "-pg"
1624 /* Definitions for debugging. */
1626 #define SDB_DEBUGGING_INFO 1 /* generate info for mips-tfile */
1627 #define DBX_DEBUGGING_INFO 1 /* generate embedded stabs */
1628 #define MIPS_DEBUGGING_INFO 1 /* MIPS specific debugging info */
1630 #ifndef PREFERRED_DEBUGGING_TYPE /* assume SDB_DEBUGGING_INFO */
1631 #define PREFERRED_DEBUGGING_TYPE SDB_DEBUG
1632 #endif
1635 /* Correct the offset of automatic variables and arguments. Note that
1636 the Alpha debug format wants all automatic variables and arguments
1637 to be in terms of two different offsets from the virtual frame pointer,
1638 which is the stack pointer before any adjustment in the function.
1639 The offset for the argument pointer is fixed for the native compiler,
1640 it is either zero (for the no arguments case) or large enough to hold
1641 all argument registers.
1642 The offset for the auto pointer is the fourth argument to the .frame
1643 directive (local_offset).
1644 To stay compatible with the native tools we use the same offsets
1645 from the virtual frame pointer and adjust the debugger arg/auto offsets
1646 accordingly. These debugger offsets are set up in output_prolog. */
1648 extern long alpha_arg_offset;
1649 extern long alpha_auto_offset;
1650 #define DEBUGGER_AUTO_OFFSET(X) \
1651 ((GET_CODE (X) == PLUS ? INTVAL (XEXP (X, 1)) : 0) + alpha_auto_offset)
1652 #define DEBUGGER_ARG_OFFSET(OFFSET, X) (OFFSET + alpha_arg_offset)
1654 /* mips-tfile doesn't understand .stabd directives. */
1655 #define DBX_OUTPUT_SOURCE_LINE(STREAM, LINE, COUNTER) do { \
1656 dbxout_begin_stabn_sline (LINE); \
1657 dbxout_stab_value_internal_label ("LM", &COUNTER); \
1658 } while (0)
1660 /* We want to use MIPS-style .loc directives for SDB line numbers. */
1661 extern int num_source_filenames;
1662 #define SDB_OUTPUT_SOURCE_LINE(STREAM, LINE) \
1663 fprintf (STREAM, "\t.loc\t%d %d\n", num_source_filenames, LINE)
1665 #define ASM_OUTPUT_SOURCE_FILENAME(STREAM, NAME) \
1666 alpha_output_filename (STREAM, NAME)
1668 /* mips-tfile.c limits us to strings of one page. We must underestimate this
1669 number, because the real length runs past this up to the next
1670 continuation point. This is really a dbxout.c bug. */
1671 #define DBX_CONTIN_LENGTH 3000
1673 /* By default, turn on GDB extensions. */
1674 #define DEFAULT_GDB_EXTENSIONS 1
1676 /* Stabs-in-ECOFF can't handle dbxout_function_end(). */
1677 #define NO_DBX_FUNCTION_END 1
1679 /* If we are smuggling stabs through the ALPHA ECOFF object
1680 format, put a comment in front of the .stab<x> operation so
1681 that the ALPHA assembler does not choke. The mips-tfile program
1682 will correctly put the stab into the object file. */
1684 #define ASM_STABS_OP ((TARGET_GAS) ? "\t.stabs\t" : " #.stabs\t")
1685 #define ASM_STABN_OP ((TARGET_GAS) ? "\t.stabn\t" : " #.stabn\t")
1686 #define ASM_STABD_OP ((TARGET_GAS) ? "\t.stabd\t" : " #.stabd\t")
1688 /* Forward references to tags are allowed. */
1689 #define SDB_ALLOW_FORWARD_REFERENCES
1691 /* Unknown tags are also allowed. */
1692 #define SDB_ALLOW_UNKNOWN_REFERENCES
1694 #define PUT_SDB_DEF(a) \
1695 do { \
1696 fprintf (asm_out_file, "\t%s.def\t", \
1697 (TARGET_GAS) ? "" : "#"); \
1698 ASM_OUTPUT_LABELREF (asm_out_file, a); \
1699 fputc (';', asm_out_file); \
1700 } while (0)
1702 #define PUT_SDB_PLAIN_DEF(a) \
1703 do { \
1704 fprintf (asm_out_file, "\t%s.def\t.%s;", \
1705 (TARGET_GAS) ? "" : "#", (a)); \
1706 } while (0)
1708 #define PUT_SDB_TYPE(a) \
1709 do { \
1710 fprintf (asm_out_file, "\t.type\t0x%x;", (a)); \
1711 } while (0)
1713 /* For block start and end, we create labels, so that
1714 later we can figure out where the correct offset is.
1715 The normal .ent/.end serve well enough for functions,
1716 so those are just commented out. */
1718 extern int sdb_label_count; /* block start/end next label # */
1720 #define PUT_SDB_BLOCK_START(LINE) \
1721 do { \
1722 fprintf (asm_out_file, \
1723 "$Lb%d:\n\t%s.begin\t$Lb%d\t%d\n", \
1724 sdb_label_count, \
1725 (TARGET_GAS) ? "" : "#", \
1726 sdb_label_count, \
1727 (LINE)); \
1728 sdb_label_count++; \
1729 } while (0)
1731 #define PUT_SDB_BLOCK_END(LINE) \
1732 do { \
1733 fprintf (asm_out_file, \
1734 "$Le%d:\n\t%s.bend\t$Le%d\t%d\n", \
1735 sdb_label_count, \
1736 (TARGET_GAS) ? "" : "#", \
1737 sdb_label_count, \
1738 (LINE)); \
1739 sdb_label_count++; \
1740 } while (0)
1742 #define PUT_SDB_FUNCTION_START(LINE)
1744 #define PUT_SDB_FUNCTION_END(LINE)
1746 #define PUT_SDB_EPILOGUE_END(NAME) ((void)(NAME))
1748 /* Macros for mips-tfile.c to encapsulate stabs in ECOFF, and for
1749 mips-tdump.c to print them out.
1751 These must match the corresponding definitions in gdb/mipsread.c.
1752 Unfortunately, gcc and gdb do not currently share any directories. */
1754 #define CODE_MASK 0x8F300
1755 #define MIPS_IS_STAB(sym) (((sym)->index & 0xFFF00) == CODE_MASK)
1756 #define MIPS_MARK_STAB(code) ((code)+CODE_MASK)
1757 #define MIPS_UNMARK_STAB(code) ((code)-CODE_MASK)
1759 /* Override some mips-tfile definitions. */
1761 #define SHASH_SIZE 511
1762 #define THASH_SIZE 55
1764 /* Align ecoff symbol tables to avoid OSF1/1.3 nm complaints. */
1766 #define ALIGN_SYMTABLE_OFFSET(OFFSET) (((OFFSET) + 7) & ~7)
1768 /* The system headers under Alpha systems are generally C++-aware. */
1769 #define NO_IMPLICIT_EXTERN_C