Merge git://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux-2.6
[wrt350n-kernel.git] / drivers / net / fec.c
bloba76c0470085ace581bd09b73e9d619c112415339
1 /*
2 * Fast Ethernet Controller (FEC) driver for Motorola MPC8xx.
3 * Copyright (c) 1997 Dan Malek (dmalek@jlc.net)
5 * This version of the driver is specific to the FADS implementation,
6 * since the board contains control registers external to the processor
7 * for the control of the LevelOne LXT970 transceiver. The MPC860T manual
8 * describes connections using the internal parallel port I/O, which
9 * is basically all of Port D.
11 * Right now, I am very wasteful with the buffers. I allocate memory
12 * pages and then divide them into 2K frame buffers. This way I know I
13 * have buffers large enough to hold one frame within one buffer descriptor.
14 * Once I get this working, I will use 64 or 128 byte CPM buffers, which
15 * will be much more memory efficient and will easily handle lots of
16 * small packets.
18 * Much better multiple PHY support by Magnus Damm.
19 * Copyright (c) 2000 Ericsson Radio Systems AB.
21 * Support for FEC controller of ColdFire processors.
22 * Copyright (c) 2001-2005 Greg Ungerer (gerg@snapgear.com)
24 * Bug fixes and cleanup by Philippe De Muyter (phdm@macqel.be)
25 * Copyright (c) 2004-2006 Macq Electronique SA.
28 #include <linux/module.h>
29 #include <linux/kernel.h>
30 #include <linux/string.h>
31 #include <linux/ptrace.h>
32 #include <linux/errno.h>
33 #include <linux/ioport.h>
34 #include <linux/slab.h>
35 #include <linux/interrupt.h>
36 #include <linux/pci.h>
37 #include <linux/init.h>
38 #include <linux/delay.h>
39 #include <linux/netdevice.h>
40 #include <linux/etherdevice.h>
41 #include <linux/skbuff.h>
42 #include <linux/spinlock.h>
43 #include <linux/workqueue.h>
44 #include <linux/bitops.h>
46 #include <asm/irq.h>
47 #include <asm/uaccess.h>
48 #include <asm/io.h>
49 #include <asm/pgtable.h>
50 #include <asm/cacheflush.h>
52 #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || \
53 defined(CONFIG_M5272) || defined(CONFIG_M528x) || \
54 defined(CONFIG_M520x) || defined(CONFIG_M532x)
55 #include <asm/coldfire.h>
56 #include <asm/mcfsim.h>
57 #include "fec.h"
58 #else
59 #include <asm/8xx_immap.h>
60 #include <asm/mpc8xx.h>
61 #include "commproc.h"
62 #endif
64 #if defined(CONFIG_FEC2)
65 #define FEC_MAX_PORTS 2
66 #else
67 #define FEC_MAX_PORTS 1
68 #endif
71 * Define the fixed address of the FEC hardware.
73 static unsigned int fec_hw[] = {
74 #if defined(CONFIG_M5272)
75 (MCF_MBAR + 0x840),
76 #elif defined(CONFIG_M527x)
77 (MCF_MBAR + 0x1000),
78 (MCF_MBAR + 0x1800),
79 #elif defined(CONFIG_M523x) || defined(CONFIG_M528x)
80 (MCF_MBAR + 0x1000),
81 #elif defined(CONFIG_M520x)
82 (MCF_MBAR+0x30000),
83 #elif defined(CONFIG_M532x)
84 (MCF_MBAR+0xfc030000),
85 #else
86 &(((immap_t *)IMAP_ADDR)->im_cpm.cp_fec),
87 #endif
90 static unsigned char fec_mac_default[] = {
91 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
95 * Some hardware gets it MAC address out of local flash memory.
96 * if this is non-zero then assume it is the address to get MAC from.
98 #if defined(CONFIG_NETtel)
99 #define FEC_FLASHMAC 0xf0006006
100 #elif defined(CONFIG_GILBARCONAP) || defined(CONFIG_SCALES)
101 #define FEC_FLASHMAC 0xf0006000
102 #elif defined(CONFIG_CANCam)
103 #define FEC_FLASHMAC 0xf0020000
104 #elif defined (CONFIG_M5272C3)
105 #define FEC_FLASHMAC (0xffe04000 + 4)
106 #elif defined(CONFIG_MOD5272)
107 #define FEC_FLASHMAC 0xffc0406b
108 #else
109 #define FEC_FLASHMAC 0
110 #endif
112 /* Forward declarations of some structures to support different PHYs
115 typedef struct {
116 uint mii_data;
117 void (*funct)(uint mii_reg, struct net_device *dev);
118 } phy_cmd_t;
120 typedef struct {
121 uint id;
122 char *name;
124 const phy_cmd_t *config;
125 const phy_cmd_t *startup;
126 const phy_cmd_t *ack_int;
127 const phy_cmd_t *shutdown;
128 } phy_info_t;
130 /* The number of Tx and Rx buffers. These are allocated from the page
131 * pool. The code may assume these are power of two, so it it best
132 * to keep them that size.
133 * We don't need to allocate pages for the transmitter. We just use
134 * the skbuffer directly.
136 #define FEC_ENET_RX_PAGES 8
137 #define FEC_ENET_RX_FRSIZE 2048
138 #define FEC_ENET_RX_FRPPG (PAGE_SIZE / FEC_ENET_RX_FRSIZE)
139 #define RX_RING_SIZE (FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES)
140 #define FEC_ENET_TX_FRSIZE 2048
141 #define FEC_ENET_TX_FRPPG (PAGE_SIZE / FEC_ENET_TX_FRSIZE)
142 #define TX_RING_SIZE 16 /* Must be power of two */
143 #define TX_RING_MOD_MASK 15 /* for this to work */
145 #if (((RX_RING_SIZE + TX_RING_SIZE) * 8) > PAGE_SIZE)
146 #error "FEC: descriptor ring size constants too large"
147 #endif
149 /* Interrupt events/masks.
151 #define FEC_ENET_HBERR ((uint)0x80000000) /* Heartbeat error */
152 #define FEC_ENET_BABR ((uint)0x40000000) /* Babbling receiver */
153 #define FEC_ENET_BABT ((uint)0x20000000) /* Babbling transmitter */
154 #define FEC_ENET_GRA ((uint)0x10000000) /* Graceful stop complete */
155 #define FEC_ENET_TXF ((uint)0x08000000) /* Full frame transmitted */
156 #define FEC_ENET_TXB ((uint)0x04000000) /* A buffer was transmitted */
157 #define FEC_ENET_RXF ((uint)0x02000000) /* Full frame received */
158 #define FEC_ENET_RXB ((uint)0x01000000) /* A buffer was received */
159 #define FEC_ENET_MII ((uint)0x00800000) /* MII interrupt */
160 #define FEC_ENET_EBERR ((uint)0x00400000) /* SDMA bus error */
162 /* The FEC stores dest/src/type, data, and checksum for receive packets.
164 #define PKT_MAXBUF_SIZE 1518
165 #define PKT_MINBUF_SIZE 64
166 #define PKT_MAXBLR_SIZE 1520
170 * The 5270/5271/5280/5282/532x RX control register also contains maximum frame
171 * size bits. Other FEC hardware does not, so we need to take that into
172 * account when setting it.
174 #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
175 defined(CONFIG_M520x) || defined(CONFIG_M532x)
176 #define OPT_FRAME_SIZE (PKT_MAXBUF_SIZE << 16)
177 #else
178 #define OPT_FRAME_SIZE 0
179 #endif
181 /* The FEC buffer descriptors track the ring buffers. The rx_bd_base and
182 * tx_bd_base always point to the base of the buffer descriptors. The
183 * cur_rx and cur_tx point to the currently available buffer.
184 * The dirty_tx tracks the current buffer that is being sent by the
185 * controller. The cur_tx and dirty_tx are equal under both completely
186 * empty and completely full conditions. The empty/ready indicator in
187 * the buffer descriptor determines the actual condition.
189 struct fec_enet_private {
190 /* Hardware registers of the FEC device */
191 volatile fec_t *hwp;
193 struct net_device *netdev;
195 /* The saved address of a sent-in-place packet/buffer, for skfree(). */
196 unsigned char *tx_bounce[TX_RING_SIZE];
197 struct sk_buff* tx_skbuff[TX_RING_SIZE];
198 ushort skb_cur;
199 ushort skb_dirty;
201 /* CPM dual port RAM relative addresses.
203 cbd_t *rx_bd_base; /* Address of Rx and Tx buffers. */
204 cbd_t *tx_bd_base;
205 cbd_t *cur_rx, *cur_tx; /* The next free ring entry */
206 cbd_t *dirty_tx; /* The ring entries to be free()ed. */
207 uint tx_full;
208 spinlock_t lock;
210 uint phy_id;
211 uint phy_id_done;
212 uint phy_status;
213 uint phy_speed;
214 phy_info_t const *phy;
215 struct work_struct phy_task;
217 uint sequence_done;
218 uint mii_phy_task_queued;
220 uint phy_addr;
222 int index;
223 int opened;
224 int link;
225 int old_link;
226 int full_duplex;
229 static int fec_enet_open(struct net_device *dev);
230 static int fec_enet_start_xmit(struct sk_buff *skb, struct net_device *dev);
231 static void fec_enet_mii(struct net_device *dev);
232 static irqreturn_t fec_enet_interrupt(int irq, void * dev_id);
233 static void fec_enet_tx(struct net_device *dev);
234 static void fec_enet_rx(struct net_device *dev);
235 static int fec_enet_close(struct net_device *dev);
236 static void set_multicast_list(struct net_device *dev);
237 static void fec_restart(struct net_device *dev, int duplex);
238 static void fec_stop(struct net_device *dev);
239 static void fec_set_mac_address(struct net_device *dev);
242 /* MII processing. We keep this as simple as possible. Requests are
243 * placed on the list (if there is room). When the request is finished
244 * by the MII, an optional function may be called.
246 typedef struct mii_list {
247 uint mii_regval;
248 void (*mii_func)(uint val, struct net_device *dev);
249 struct mii_list *mii_next;
250 } mii_list_t;
252 #define NMII 20
253 static mii_list_t mii_cmds[NMII];
254 static mii_list_t *mii_free;
255 static mii_list_t *mii_head;
256 static mii_list_t *mii_tail;
258 static int mii_queue(struct net_device *dev, int request,
259 void (*func)(uint, struct net_device *));
261 /* Make MII read/write commands for the FEC.
263 #define mk_mii_read(REG) (0x60020000 | ((REG & 0x1f) << 18))
264 #define mk_mii_write(REG, VAL) (0x50020000 | ((REG & 0x1f) << 18) | \
265 (VAL & 0xffff))
266 #define mk_mii_end 0
268 /* Transmitter timeout.
270 #define TX_TIMEOUT (2*HZ)
272 /* Register definitions for the PHY.
275 #define MII_REG_CR 0 /* Control Register */
276 #define MII_REG_SR 1 /* Status Register */
277 #define MII_REG_PHYIR1 2 /* PHY Identification Register 1 */
278 #define MII_REG_PHYIR2 3 /* PHY Identification Register 2 */
279 #define MII_REG_ANAR 4 /* A-N Advertisement Register */
280 #define MII_REG_ANLPAR 5 /* A-N Link Partner Ability Register */
281 #define MII_REG_ANER 6 /* A-N Expansion Register */
282 #define MII_REG_ANNPTR 7 /* A-N Next Page Transmit Register */
283 #define MII_REG_ANLPRNPR 8 /* A-N Link Partner Received Next Page Reg. */
285 /* values for phy_status */
287 #define PHY_CONF_ANE 0x0001 /* 1 auto-negotiation enabled */
288 #define PHY_CONF_LOOP 0x0002 /* 1 loopback mode enabled */
289 #define PHY_CONF_SPMASK 0x00f0 /* mask for speed */
290 #define PHY_CONF_10HDX 0x0010 /* 10 Mbit half duplex supported */
291 #define PHY_CONF_10FDX 0x0020 /* 10 Mbit full duplex supported */
292 #define PHY_CONF_100HDX 0x0040 /* 100 Mbit half duplex supported */
293 #define PHY_CONF_100FDX 0x0080 /* 100 Mbit full duplex supported */
295 #define PHY_STAT_LINK 0x0100 /* 1 up - 0 down */
296 #define PHY_STAT_FAULT 0x0200 /* 1 remote fault */
297 #define PHY_STAT_ANC 0x0400 /* 1 auto-negotiation complete */
298 #define PHY_STAT_SPMASK 0xf000 /* mask for speed */
299 #define PHY_STAT_10HDX 0x1000 /* 10 Mbit half duplex selected */
300 #define PHY_STAT_10FDX 0x2000 /* 10 Mbit full duplex selected */
301 #define PHY_STAT_100HDX 0x4000 /* 100 Mbit half duplex selected */
302 #define PHY_STAT_100FDX 0x8000 /* 100 Mbit full duplex selected */
305 static int
306 fec_enet_start_xmit(struct sk_buff *skb, struct net_device *dev)
308 struct fec_enet_private *fep;
309 volatile fec_t *fecp;
310 volatile cbd_t *bdp;
311 unsigned short status;
313 fep = netdev_priv(dev);
314 fecp = (volatile fec_t*)dev->base_addr;
316 if (!fep->link) {
317 /* Link is down or autonegotiation is in progress. */
318 return 1;
321 /* Fill in a Tx ring entry */
322 bdp = fep->cur_tx;
324 status = bdp->cbd_sc;
325 #ifndef final_version
326 if (status & BD_ENET_TX_READY) {
327 /* Ooops. All transmit buffers are full. Bail out.
328 * This should not happen, since dev->tbusy should be set.
330 printk("%s: tx queue full!.\n", dev->name);
331 return 1;
333 #endif
335 /* Clear all of the status flags.
337 status &= ~BD_ENET_TX_STATS;
339 /* Set buffer length and buffer pointer.
341 bdp->cbd_bufaddr = __pa(skb->data);
342 bdp->cbd_datlen = skb->len;
345 * On some FEC implementations data must be aligned on
346 * 4-byte boundaries. Use bounce buffers to copy data
347 * and get it aligned. Ugh.
349 if (bdp->cbd_bufaddr & 0x3) {
350 unsigned int index;
351 index = bdp - fep->tx_bd_base;
352 memcpy(fep->tx_bounce[index], (void *) bdp->cbd_bufaddr, bdp->cbd_datlen);
353 bdp->cbd_bufaddr = __pa(fep->tx_bounce[index]);
356 /* Save skb pointer.
358 fep->tx_skbuff[fep->skb_cur] = skb;
360 dev->stats.tx_bytes += skb->len;
361 fep->skb_cur = (fep->skb_cur+1) & TX_RING_MOD_MASK;
363 /* Push the data cache so the CPM does not get stale memory
364 * data.
366 flush_dcache_range((unsigned long)skb->data,
367 (unsigned long)skb->data + skb->len);
369 spin_lock_irq(&fep->lock);
371 /* Send it on its way. Tell FEC it's ready, interrupt when done,
372 * it's the last BD of the frame, and to put the CRC on the end.
375 status |= (BD_ENET_TX_READY | BD_ENET_TX_INTR
376 | BD_ENET_TX_LAST | BD_ENET_TX_TC);
377 bdp->cbd_sc = status;
379 dev->trans_start = jiffies;
381 /* Trigger transmission start */
382 fecp->fec_x_des_active = 0;
384 /* If this was the last BD in the ring, start at the beginning again.
386 if (status & BD_ENET_TX_WRAP) {
387 bdp = fep->tx_bd_base;
388 } else {
389 bdp++;
392 if (bdp == fep->dirty_tx) {
393 fep->tx_full = 1;
394 netif_stop_queue(dev);
397 fep->cur_tx = (cbd_t *)bdp;
399 spin_unlock_irq(&fep->lock);
401 return 0;
404 static void
405 fec_timeout(struct net_device *dev)
407 struct fec_enet_private *fep = netdev_priv(dev);
409 printk("%s: transmit timed out.\n", dev->name);
410 dev->stats.tx_errors++;
411 #ifndef final_version
413 int i;
414 cbd_t *bdp;
416 printk("Ring data dump: cur_tx %lx%s, dirty_tx %lx cur_rx: %lx\n",
417 (unsigned long)fep->cur_tx, fep->tx_full ? " (full)" : "",
418 (unsigned long)fep->dirty_tx,
419 (unsigned long)fep->cur_rx);
421 bdp = fep->tx_bd_base;
422 printk(" tx: %u buffers\n", TX_RING_SIZE);
423 for (i = 0 ; i < TX_RING_SIZE; i++) {
424 printk(" %08x: %04x %04x %08x\n",
425 (uint) bdp,
426 bdp->cbd_sc,
427 bdp->cbd_datlen,
428 (int) bdp->cbd_bufaddr);
429 bdp++;
432 bdp = fep->rx_bd_base;
433 printk(" rx: %lu buffers\n", (unsigned long) RX_RING_SIZE);
434 for (i = 0 ; i < RX_RING_SIZE; i++) {
435 printk(" %08x: %04x %04x %08x\n",
436 (uint) bdp,
437 bdp->cbd_sc,
438 bdp->cbd_datlen,
439 (int) bdp->cbd_bufaddr);
440 bdp++;
443 #endif
444 fec_restart(dev, fep->full_duplex);
445 netif_wake_queue(dev);
448 /* The interrupt handler.
449 * This is called from the MPC core interrupt.
451 static irqreturn_t
452 fec_enet_interrupt(int irq, void * dev_id)
454 struct net_device *dev = dev_id;
455 volatile fec_t *fecp;
456 uint int_events;
457 int handled = 0;
459 fecp = (volatile fec_t*)dev->base_addr;
461 /* Get the interrupt events that caused us to be here.
463 while ((int_events = fecp->fec_ievent) != 0) {
464 fecp->fec_ievent = int_events;
466 /* Handle receive event in its own function.
468 if (int_events & FEC_ENET_RXF) {
469 handled = 1;
470 fec_enet_rx(dev);
473 /* Transmit OK, or non-fatal error. Update the buffer
474 descriptors. FEC handles all errors, we just discover
475 them as part of the transmit process.
477 if (int_events & FEC_ENET_TXF) {
478 handled = 1;
479 fec_enet_tx(dev);
482 if (int_events & FEC_ENET_MII) {
483 handled = 1;
484 fec_enet_mii(dev);
488 return IRQ_RETVAL(handled);
492 static void
493 fec_enet_tx(struct net_device *dev)
495 struct fec_enet_private *fep;
496 volatile cbd_t *bdp;
497 unsigned short status;
498 struct sk_buff *skb;
500 fep = netdev_priv(dev);
501 spin_lock(&fep->lock);
502 bdp = fep->dirty_tx;
504 while (((status = bdp->cbd_sc) & BD_ENET_TX_READY) == 0) {
505 if (bdp == fep->cur_tx && fep->tx_full == 0) break;
507 skb = fep->tx_skbuff[fep->skb_dirty];
508 /* Check for errors. */
509 if (status & (BD_ENET_TX_HB | BD_ENET_TX_LC |
510 BD_ENET_TX_RL | BD_ENET_TX_UN |
511 BD_ENET_TX_CSL)) {
512 dev->stats.tx_errors++;
513 if (status & BD_ENET_TX_HB) /* No heartbeat */
514 dev->stats.tx_heartbeat_errors++;
515 if (status & BD_ENET_TX_LC) /* Late collision */
516 dev->stats.tx_window_errors++;
517 if (status & BD_ENET_TX_RL) /* Retrans limit */
518 dev->stats.tx_aborted_errors++;
519 if (status & BD_ENET_TX_UN) /* Underrun */
520 dev->stats.tx_fifo_errors++;
521 if (status & BD_ENET_TX_CSL) /* Carrier lost */
522 dev->stats.tx_carrier_errors++;
523 } else {
524 dev->stats.tx_packets++;
527 #ifndef final_version
528 if (status & BD_ENET_TX_READY)
529 printk("HEY! Enet xmit interrupt and TX_READY.\n");
530 #endif
531 /* Deferred means some collisions occurred during transmit,
532 * but we eventually sent the packet OK.
534 if (status & BD_ENET_TX_DEF)
535 dev->stats.collisions++;
537 /* Free the sk buffer associated with this last transmit.
539 dev_kfree_skb_any(skb);
540 fep->tx_skbuff[fep->skb_dirty] = NULL;
541 fep->skb_dirty = (fep->skb_dirty + 1) & TX_RING_MOD_MASK;
543 /* Update pointer to next buffer descriptor to be transmitted.
545 if (status & BD_ENET_TX_WRAP)
546 bdp = fep->tx_bd_base;
547 else
548 bdp++;
550 /* Since we have freed up a buffer, the ring is no longer
551 * full.
553 if (fep->tx_full) {
554 fep->tx_full = 0;
555 if (netif_queue_stopped(dev))
556 netif_wake_queue(dev);
559 fep->dirty_tx = (cbd_t *)bdp;
560 spin_unlock(&fep->lock);
564 /* During a receive, the cur_rx points to the current incoming buffer.
565 * When we update through the ring, if the next incoming buffer has
566 * not been given to the system, we just set the empty indicator,
567 * effectively tossing the packet.
569 static void
570 fec_enet_rx(struct net_device *dev)
572 struct fec_enet_private *fep;
573 volatile fec_t *fecp;
574 volatile cbd_t *bdp;
575 unsigned short status;
576 struct sk_buff *skb;
577 ushort pkt_len;
578 __u8 *data;
580 #ifdef CONFIG_M532x
581 flush_cache_all();
582 #endif
584 fep = netdev_priv(dev);
585 fecp = (volatile fec_t*)dev->base_addr;
587 /* First, grab all of the stats for the incoming packet.
588 * These get messed up if we get called due to a busy condition.
590 bdp = fep->cur_rx;
592 while (!((status = bdp->cbd_sc) & BD_ENET_RX_EMPTY)) {
594 #ifndef final_version
595 /* Since we have allocated space to hold a complete frame,
596 * the last indicator should be set.
598 if ((status & BD_ENET_RX_LAST) == 0)
599 printk("FEC ENET: rcv is not +last\n");
600 #endif
602 if (!fep->opened)
603 goto rx_processing_done;
605 /* Check for errors. */
606 if (status & (BD_ENET_RX_LG | BD_ENET_RX_SH | BD_ENET_RX_NO |
607 BD_ENET_RX_CR | BD_ENET_RX_OV)) {
608 dev->stats.rx_errors++;
609 if (status & (BD_ENET_RX_LG | BD_ENET_RX_SH)) {
610 /* Frame too long or too short. */
611 dev->stats.rx_length_errors++;
613 if (status & BD_ENET_RX_NO) /* Frame alignment */
614 dev->stats.rx_frame_errors++;
615 if (status & BD_ENET_RX_CR) /* CRC Error */
616 dev->stats.rx_crc_errors++;
617 if (status & BD_ENET_RX_OV) /* FIFO overrun */
618 dev->stats.rx_fifo_errors++;
621 /* Report late collisions as a frame error.
622 * On this error, the BD is closed, but we don't know what we
623 * have in the buffer. So, just drop this frame on the floor.
625 if (status & BD_ENET_RX_CL) {
626 dev->stats.rx_errors++;
627 dev->stats.rx_frame_errors++;
628 goto rx_processing_done;
631 /* Process the incoming frame.
633 dev->stats.rx_packets++;
634 pkt_len = bdp->cbd_datlen;
635 dev->stats.rx_bytes += pkt_len;
636 data = (__u8*)__va(bdp->cbd_bufaddr);
638 /* This does 16 byte alignment, exactly what we need.
639 * The packet length includes FCS, but we don't want to
640 * include that when passing upstream as it messes up
641 * bridging applications.
643 skb = dev_alloc_skb(pkt_len-4);
645 if (skb == NULL) {
646 printk("%s: Memory squeeze, dropping packet.\n", dev->name);
647 dev->stats.rx_dropped++;
648 } else {
649 skb_put(skb,pkt_len-4); /* Make room */
650 skb_copy_to_linear_data(skb, data, pkt_len-4);
651 skb->protocol=eth_type_trans(skb,dev);
652 netif_rx(skb);
654 rx_processing_done:
656 /* Clear the status flags for this buffer.
658 status &= ~BD_ENET_RX_STATS;
660 /* Mark the buffer empty.
662 status |= BD_ENET_RX_EMPTY;
663 bdp->cbd_sc = status;
665 /* Update BD pointer to next entry.
667 if (status & BD_ENET_RX_WRAP)
668 bdp = fep->rx_bd_base;
669 else
670 bdp++;
672 #if 1
673 /* Doing this here will keep the FEC running while we process
674 * incoming frames. On a heavily loaded network, we should be
675 * able to keep up at the expense of system resources.
677 fecp->fec_r_des_active = 0;
678 #endif
679 } /* while (!((status = bdp->cbd_sc) & BD_ENET_RX_EMPTY)) */
680 fep->cur_rx = (cbd_t *)bdp;
682 #if 0
683 /* Doing this here will allow us to process all frames in the
684 * ring before the FEC is allowed to put more there. On a heavily
685 * loaded network, some frames may be lost. Unfortunately, this
686 * increases the interrupt overhead since we can potentially work
687 * our way back to the interrupt return only to come right back
688 * here.
690 fecp->fec_r_des_active = 0;
691 #endif
695 /* called from interrupt context */
696 static void
697 fec_enet_mii(struct net_device *dev)
699 struct fec_enet_private *fep;
700 volatile fec_t *ep;
701 mii_list_t *mip;
702 uint mii_reg;
704 fep = netdev_priv(dev);
705 ep = fep->hwp;
706 mii_reg = ep->fec_mii_data;
708 spin_lock(&fep->lock);
710 if ((mip = mii_head) == NULL) {
711 printk("MII and no head!\n");
712 goto unlock;
715 if (mip->mii_func != NULL)
716 (*(mip->mii_func))(mii_reg, dev);
718 mii_head = mip->mii_next;
719 mip->mii_next = mii_free;
720 mii_free = mip;
722 if ((mip = mii_head) != NULL)
723 ep->fec_mii_data = mip->mii_regval;
725 unlock:
726 spin_unlock(&fep->lock);
729 static int
730 mii_queue(struct net_device *dev, int regval, void (*func)(uint, struct net_device *))
732 struct fec_enet_private *fep;
733 unsigned long flags;
734 mii_list_t *mip;
735 int retval;
737 /* Add PHY address to register command.
739 fep = netdev_priv(dev);
740 regval |= fep->phy_addr << 23;
742 retval = 0;
744 spin_lock_irqsave(&fep->lock,flags);
746 if ((mip = mii_free) != NULL) {
747 mii_free = mip->mii_next;
748 mip->mii_regval = regval;
749 mip->mii_func = func;
750 mip->mii_next = NULL;
751 if (mii_head) {
752 mii_tail->mii_next = mip;
753 mii_tail = mip;
754 } else {
755 mii_head = mii_tail = mip;
756 fep->hwp->fec_mii_data = regval;
758 } else {
759 retval = 1;
762 spin_unlock_irqrestore(&fep->lock,flags);
764 return(retval);
767 static void mii_do_cmd(struct net_device *dev, const phy_cmd_t *c)
769 if(!c)
770 return;
772 for (; c->mii_data != mk_mii_end; c++)
773 mii_queue(dev, c->mii_data, c->funct);
776 static void mii_parse_sr(uint mii_reg, struct net_device *dev)
778 struct fec_enet_private *fep = netdev_priv(dev);
779 volatile uint *s = &(fep->phy_status);
780 uint status;
782 status = *s & ~(PHY_STAT_LINK | PHY_STAT_FAULT | PHY_STAT_ANC);
784 if (mii_reg & 0x0004)
785 status |= PHY_STAT_LINK;
786 if (mii_reg & 0x0010)
787 status |= PHY_STAT_FAULT;
788 if (mii_reg & 0x0020)
789 status |= PHY_STAT_ANC;
790 *s = status;
793 static void mii_parse_cr(uint mii_reg, struct net_device *dev)
795 struct fec_enet_private *fep = netdev_priv(dev);
796 volatile uint *s = &(fep->phy_status);
797 uint status;
799 status = *s & ~(PHY_CONF_ANE | PHY_CONF_LOOP);
801 if (mii_reg & 0x1000)
802 status |= PHY_CONF_ANE;
803 if (mii_reg & 0x4000)
804 status |= PHY_CONF_LOOP;
805 *s = status;
808 static void mii_parse_anar(uint mii_reg, struct net_device *dev)
810 struct fec_enet_private *fep = netdev_priv(dev);
811 volatile uint *s = &(fep->phy_status);
812 uint status;
814 status = *s & ~(PHY_CONF_SPMASK);
816 if (mii_reg & 0x0020)
817 status |= PHY_CONF_10HDX;
818 if (mii_reg & 0x0040)
819 status |= PHY_CONF_10FDX;
820 if (mii_reg & 0x0080)
821 status |= PHY_CONF_100HDX;
822 if (mii_reg & 0x00100)
823 status |= PHY_CONF_100FDX;
824 *s = status;
827 /* ------------------------------------------------------------------------- */
828 /* The Level one LXT970 is used by many boards */
830 #define MII_LXT970_MIRROR 16 /* Mirror register */
831 #define MII_LXT970_IER 17 /* Interrupt Enable Register */
832 #define MII_LXT970_ISR 18 /* Interrupt Status Register */
833 #define MII_LXT970_CONFIG 19 /* Configuration Register */
834 #define MII_LXT970_CSR 20 /* Chip Status Register */
836 static void mii_parse_lxt970_csr(uint mii_reg, struct net_device *dev)
838 struct fec_enet_private *fep = netdev_priv(dev);
839 volatile uint *s = &(fep->phy_status);
840 uint status;
842 status = *s & ~(PHY_STAT_SPMASK);
843 if (mii_reg & 0x0800) {
844 if (mii_reg & 0x1000)
845 status |= PHY_STAT_100FDX;
846 else
847 status |= PHY_STAT_100HDX;
848 } else {
849 if (mii_reg & 0x1000)
850 status |= PHY_STAT_10FDX;
851 else
852 status |= PHY_STAT_10HDX;
854 *s = status;
857 static phy_cmd_t const phy_cmd_lxt970_config[] = {
858 { mk_mii_read(MII_REG_CR), mii_parse_cr },
859 { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
860 { mk_mii_end, }
862 static phy_cmd_t const phy_cmd_lxt970_startup[] = { /* enable interrupts */
863 { mk_mii_write(MII_LXT970_IER, 0x0002), NULL },
864 { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
865 { mk_mii_end, }
867 static phy_cmd_t const phy_cmd_lxt970_ack_int[] = {
868 /* read SR and ISR to acknowledge */
869 { mk_mii_read(MII_REG_SR), mii_parse_sr },
870 { mk_mii_read(MII_LXT970_ISR), NULL },
872 /* find out the current status */
873 { mk_mii_read(MII_LXT970_CSR), mii_parse_lxt970_csr },
874 { mk_mii_end, }
876 static phy_cmd_t const phy_cmd_lxt970_shutdown[] = { /* disable interrupts */
877 { mk_mii_write(MII_LXT970_IER, 0x0000), NULL },
878 { mk_mii_end, }
880 static phy_info_t const phy_info_lxt970 = {
881 .id = 0x07810000,
882 .name = "LXT970",
883 .config = phy_cmd_lxt970_config,
884 .startup = phy_cmd_lxt970_startup,
885 .ack_int = phy_cmd_lxt970_ack_int,
886 .shutdown = phy_cmd_lxt970_shutdown
889 /* ------------------------------------------------------------------------- */
890 /* The Level one LXT971 is used on some of my custom boards */
892 /* register definitions for the 971 */
894 #define MII_LXT971_PCR 16 /* Port Control Register */
895 #define MII_LXT971_SR2 17 /* Status Register 2 */
896 #define MII_LXT971_IER 18 /* Interrupt Enable Register */
897 #define MII_LXT971_ISR 19 /* Interrupt Status Register */
898 #define MII_LXT971_LCR 20 /* LED Control Register */
899 #define MII_LXT971_TCR 30 /* Transmit Control Register */
902 * I had some nice ideas of running the MDIO faster...
903 * The 971 should support 8MHz and I tried it, but things acted really
904 * weird, so 2.5 MHz ought to be enough for anyone...
907 static void mii_parse_lxt971_sr2(uint mii_reg, struct net_device *dev)
909 struct fec_enet_private *fep = netdev_priv(dev);
910 volatile uint *s = &(fep->phy_status);
911 uint status;
913 status = *s & ~(PHY_STAT_SPMASK | PHY_STAT_LINK | PHY_STAT_ANC);
915 if (mii_reg & 0x0400) {
916 fep->link = 1;
917 status |= PHY_STAT_LINK;
918 } else {
919 fep->link = 0;
921 if (mii_reg & 0x0080)
922 status |= PHY_STAT_ANC;
923 if (mii_reg & 0x4000) {
924 if (mii_reg & 0x0200)
925 status |= PHY_STAT_100FDX;
926 else
927 status |= PHY_STAT_100HDX;
928 } else {
929 if (mii_reg & 0x0200)
930 status |= PHY_STAT_10FDX;
931 else
932 status |= PHY_STAT_10HDX;
934 if (mii_reg & 0x0008)
935 status |= PHY_STAT_FAULT;
937 *s = status;
940 static phy_cmd_t const phy_cmd_lxt971_config[] = {
941 /* limit to 10MBit because my prototype board
942 * doesn't work with 100. */
943 { mk_mii_read(MII_REG_CR), mii_parse_cr },
944 { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
945 { mk_mii_read(MII_LXT971_SR2), mii_parse_lxt971_sr2 },
946 { mk_mii_end, }
948 static phy_cmd_t const phy_cmd_lxt971_startup[] = { /* enable interrupts */
949 { mk_mii_write(MII_LXT971_IER, 0x00f2), NULL },
950 { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
951 { mk_mii_write(MII_LXT971_LCR, 0xd422), NULL }, /* LED config */
952 /* Somehow does the 971 tell me that the link is down
953 * the first read after power-up.
954 * read here to get a valid value in ack_int */
955 { mk_mii_read(MII_REG_SR), mii_parse_sr },
956 { mk_mii_end, }
958 static phy_cmd_t const phy_cmd_lxt971_ack_int[] = {
959 /* acknowledge the int before reading status ! */
960 { mk_mii_read(MII_LXT971_ISR), NULL },
961 /* find out the current status */
962 { mk_mii_read(MII_REG_SR), mii_parse_sr },
963 { mk_mii_read(MII_LXT971_SR2), mii_parse_lxt971_sr2 },
964 { mk_mii_end, }
966 static phy_cmd_t const phy_cmd_lxt971_shutdown[] = { /* disable interrupts */
967 { mk_mii_write(MII_LXT971_IER, 0x0000), NULL },
968 { mk_mii_end, }
970 static phy_info_t const phy_info_lxt971 = {
971 .id = 0x0001378e,
972 .name = "LXT971",
973 .config = phy_cmd_lxt971_config,
974 .startup = phy_cmd_lxt971_startup,
975 .ack_int = phy_cmd_lxt971_ack_int,
976 .shutdown = phy_cmd_lxt971_shutdown
979 /* ------------------------------------------------------------------------- */
980 /* The Quality Semiconductor QS6612 is used on the RPX CLLF */
982 /* register definitions */
984 #define MII_QS6612_MCR 17 /* Mode Control Register */
985 #define MII_QS6612_FTR 27 /* Factory Test Register */
986 #define MII_QS6612_MCO 28 /* Misc. Control Register */
987 #define MII_QS6612_ISR 29 /* Interrupt Source Register */
988 #define MII_QS6612_IMR 30 /* Interrupt Mask Register */
989 #define MII_QS6612_PCR 31 /* 100BaseTx PHY Control Reg. */
991 static void mii_parse_qs6612_pcr(uint mii_reg, struct net_device *dev)
993 struct fec_enet_private *fep = netdev_priv(dev);
994 volatile uint *s = &(fep->phy_status);
995 uint status;
997 status = *s & ~(PHY_STAT_SPMASK);
999 switch((mii_reg >> 2) & 7) {
1000 case 1: status |= PHY_STAT_10HDX; break;
1001 case 2: status |= PHY_STAT_100HDX; break;
1002 case 5: status |= PHY_STAT_10FDX; break;
1003 case 6: status |= PHY_STAT_100FDX; break;
1006 *s = status;
1009 static phy_cmd_t const phy_cmd_qs6612_config[] = {
1010 /* The PHY powers up isolated on the RPX,
1011 * so send a command to allow operation.
1013 { mk_mii_write(MII_QS6612_PCR, 0x0dc0), NULL },
1015 /* parse cr and anar to get some info */
1016 { mk_mii_read(MII_REG_CR), mii_parse_cr },
1017 { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
1018 { mk_mii_end, }
1020 static phy_cmd_t const phy_cmd_qs6612_startup[] = { /* enable interrupts */
1021 { mk_mii_write(MII_QS6612_IMR, 0x003a), NULL },
1022 { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
1023 { mk_mii_end, }
1025 static phy_cmd_t const phy_cmd_qs6612_ack_int[] = {
1026 /* we need to read ISR, SR and ANER to acknowledge */
1027 { mk_mii_read(MII_QS6612_ISR), NULL },
1028 { mk_mii_read(MII_REG_SR), mii_parse_sr },
1029 { mk_mii_read(MII_REG_ANER), NULL },
1031 /* read pcr to get info */
1032 { mk_mii_read(MII_QS6612_PCR), mii_parse_qs6612_pcr },
1033 { mk_mii_end, }
1035 static phy_cmd_t const phy_cmd_qs6612_shutdown[] = { /* disable interrupts */
1036 { mk_mii_write(MII_QS6612_IMR, 0x0000), NULL },
1037 { mk_mii_end, }
1039 static phy_info_t const phy_info_qs6612 = {
1040 .id = 0x00181440,
1041 .name = "QS6612",
1042 .config = phy_cmd_qs6612_config,
1043 .startup = phy_cmd_qs6612_startup,
1044 .ack_int = phy_cmd_qs6612_ack_int,
1045 .shutdown = phy_cmd_qs6612_shutdown
1048 /* ------------------------------------------------------------------------- */
1049 /* AMD AM79C874 phy */
1051 /* register definitions for the 874 */
1053 #define MII_AM79C874_MFR 16 /* Miscellaneous Feature Register */
1054 #define MII_AM79C874_ICSR 17 /* Interrupt/Status Register */
1055 #define MII_AM79C874_DR 18 /* Diagnostic Register */
1056 #define MII_AM79C874_PMLR 19 /* Power and Loopback Register */
1057 #define MII_AM79C874_MCR 21 /* ModeControl Register */
1058 #define MII_AM79C874_DC 23 /* Disconnect Counter */
1059 #define MII_AM79C874_REC 24 /* Recieve Error Counter */
1061 static void mii_parse_am79c874_dr(uint mii_reg, struct net_device *dev)
1063 struct fec_enet_private *fep = netdev_priv(dev);
1064 volatile uint *s = &(fep->phy_status);
1065 uint status;
1067 status = *s & ~(PHY_STAT_SPMASK | PHY_STAT_ANC);
1069 if (mii_reg & 0x0080)
1070 status |= PHY_STAT_ANC;
1071 if (mii_reg & 0x0400)
1072 status |= ((mii_reg & 0x0800) ? PHY_STAT_100FDX : PHY_STAT_100HDX);
1073 else
1074 status |= ((mii_reg & 0x0800) ? PHY_STAT_10FDX : PHY_STAT_10HDX);
1076 *s = status;
1079 static phy_cmd_t const phy_cmd_am79c874_config[] = {
1080 { mk_mii_read(MII_REG_CR), mii_parse_cr },
1081 { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
1082 { mk_mii_read(MII_AM79C874_DR), mii_parse_am79c874_dr },
1083 { mk_mii_end, }
1085 static phy_cmd_t const phy_cmd_am79c874_startup[] = { /* enable interrupts */
1086 { mk_mii_write(MII_AM79C874_ICSR, 0xff00), NULL },
1087 { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
1088 { mk_mii_read(MII_REG_SR), mii_parse_sr },
1089 { mk_mii_end, }
1091 static phy_cmd_t const phy_cmd_am79c874_ack_int[] = {
1092 /* find out the current status */
1093 { mk_mii_read(MII_REG_SR), mii_parse_sr },
1094 { mk_mii_read(MII_AM79C874_DR), mii_parse_am79c874_dr },
1095 /* we only need to read ISR to acknowledge */
1096 { mk_mii_read(MII_AM79C874_ICSR), NULL },
1097 { mk_mii_end, }
1099 static phy_cmd_t const phy_cmd_am79c874_shutdown[] = { /* disable interrupts */
1100 { mk_mii_write(MII_AM79C874_ICSR, 0x0000), NULL },
1101 { mk_mii_end, }
1103 static phy_info_t const phy_info_am79c874 = {
1104 .id = 0x00022561,
1105 .name = "AM79C874",
1106 .config = phy_cmd_am79c874_config,
1107 .startup = phy_cmd_am79c874_startup,
1108 .ack_int = phy_cmd_am79c874_ack_int,
1109 .shutdown = phy_cmd_am79c874_shutdown
1113 /* ------------------------------------------------------------------------- */
1114 /* Kendin KS8721BL phy */
1116 /* register definitions for the 8721 */
1118 #define MII_KS8721BL_RXERCR 21
1119 #define MII_KS8721BL_ICSR 22
1120 #define MII_KS8721BL_PHYCR 31
1122 static phy_cmd_t const phy_cmd_ks8721bl_config[] = {
1123 { mk_mii_read(MII_REG_CR), mii_parse_cr },
1124 { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
1125 { mk_mii_end, }
1127 static phy_cmd_t const phy_cmd_ks8721bl_startup[] = { /* enable interrupts */
1128 { mk_mii_write(MII_KS8721BL_ICSR, 0xff00), NULL },
1129 { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
1130 { mk_mii_read(MII_REG_SR), mii_parse_sr },
1131 { mk_mii_end, }
1133 static phy_cmd_t const phy_cmd_ks8721bl_ack_int[] = {
1134 /* find out the current status */
1135 { mk_mii_read(MII_REG_SR), mii_parse_sr },
1136 /* we only need to read ISR to acknowledge */
1137 { mk_mii_read(MII_KS8721BL_ICSR), NULL },
1138 { mk_mii_end, }
1140 static phy_cmd_t const phy_cmd_ks8721bl_shutdown[] = { /* disable interrupts */
1141 { mk_mii_write(MII_KS8721BL_ICSR, 0x0000), NULL },
1142 { mk_mii_end, }
1144 static phy_info_t const phy_info_ks8721bl = {
1145 .id = 0x00022161,
1146 .name = "KS8721BL",
1147 .config = phy_cmd_ks8721bl_config,
1148 .startup = phy_cmd_ks8721bl_startup,
1149 .ack_int = phy_cmd_ks8721bl_ack_int,
1150 .shutdown = phy_cmd_ks8721bl_shutdown
1153 /* ------------------------------------------------------------------------- */
1154 /* register definitions for the DP83848 */
1156 #define MII_DP8384X_PHYSTST 16 /* PHY Status Register */
1158 static void mii_parse_dp8384x_sr2(uint mii_reg, struct net_device *dev)
1160 struct fec_enet_private *fep = dev->priv;
1161 volatile uint *s = &(fep->phy_status);
1163 *s &= ~(PHY_STAT_SPMASK | PHY_STAT_LINK | PHY_STAT_ANC);
1165 /* Link up */
1166 if (mii_reg & 0x0001) {
1167 fep->link = 1;
1168 *s |= PHY_STAT_LINK;
1169 } else
1170 fep->link = 0;
1171 /* Status of link */
1172 if (mii_reg & 0x0010) /* Autonegotioation complete */
1173 *s |= PHY_STAT_ANC;
1174 if (mii_reg & 0x0002) { /* 10MBps? */
1175 if (mii_reg & 0x0004) /* Full Duplex? */
1176 *s |= PHY_STAT_10FDX;
1177 else
1178 *s |= PHY_STAT_10HDX;
1179 } else { /* 100 Mbps? */
1180 if (mii_reg & 0x0004) /* Full Duplex? */
1181 *s |= PHY_STAT_100FDX;
1182 else
1183 *s |= PHY_STAT_100HDX;
1185 if (mii_reg & 0x0008)
1186 *s |= PHY_STAT_FAULT;
1189 static phy_info_t phy_info_dp83848= {
1190 0x020005c9,
1191 "DP83848",
1193 (const phy_cmd_t []) { /* config */
1194 { mk_mii_read(MII_REG_CR), mii_parse_cr },
1195 { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
1196 { mk_mii_read(MII_DP8384X_PHYSTST), mii_parse_dp8384x_sr2 },
1197 { mk_mii_end, }
1199 (const phy_cmd_t []) { /* startup - enable interrupts */
1200 { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
1201 { mk_mii_read(MII_REG_SR), mii_parse_sr },
1202 { mk_mii_end, }
1204 (const phy_cmd_t []) { /* ack_int - never happens, no interrupt */
1205 { mk_mii_end, }
1207 (const phy_cmd_t []) { /* shutdown */
1208 { mk_mii_end, }
1212 /* ------------------------------------------------------------------------- */
1214 static phy_info_t const * const phy_info[] = {
1215 &phy_info_lxt970,
1216 &phy_info_lxt971,
1217 &phy_info_qs6612,
1218 &phy_info_am79c874,
1219 &phy_info_ks8721bl,
1220 &phy_info_dp83848,
1221 NULL
1224 /* ------------------------------------------------------------------------- */
1225 #if !defined(CONFIG_M532x)
1226 #ifdef CONFIG_RPXCLASSIC
1227 static void
1228 mii_link_interrupt(void *dev_id);
1229 #else
1230 static irqreturn_t
1231 mii_link_interrupt(int irq, void * dev_id);
1232 #endif
1233 #endif
1235 #if defined(CONFIG_M5272)
1237 * Code specific to Coldfire 5272 setup.
1239 static void __inline__ fec_request_intrs(struct net_device *dev)
1241 volatile unsigned long *icrp;
1242 static const struct idesc {
1243 char *name;
1244 unsigned short irq;
1245 irq_handler_t handler;
1246 } *idp, id[] = {
1247 { "fec(RX)", 86, fec_enet_interrupt },
1248 { "fec(TX)", 87, fec_enet_interrupt },
1249 { "fec(OTHER)", 88, fec_enet_interrupt },
1250 { "fec(MII)", 66, mii_link_interrupt },
1251 { NULL },
1254 /* Setup interrupt handlers. */
1255 for (idp = id; idp->name; idp++) {
1256 <<<<<<< HEAD:drivers/net/fec.c
1257 if (request_irq(idp->irq, idp->handler, 0, idp->name, dev) != 0)
1258 =======
1259 if (request_irq(idp->irq, idp->handler, IRQF_DISABLED, idp->name, dev) != 0)
1260 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a:drivers/net/fec.c
1261 printk("FEC: Could not allocate %s IRQ(%d)!\n", idp->name, idp->irq);
1264 /* Unmask interrupt at ColdFire 5272 SIM */
1265 icrp = (volatile unsigned long *) (MCF_MBAR + MCFSIM_ICR3);
1266 *icrp = 0x00000ddd;
1267 icrp = (volatile unsigned long *) (MCF_MBAR + MCFSIM_ICR1);
1268 *icrp = 0x0d000000;
1271 static void __inline__ fec_set_mii(struct net_device *dev, struct fec_enet_private *fep)
1273 volatile fec_t *fecp;
1275 fecp = fep->hwp;
1276 fecp->fec_r_cntrl = OPT_FRAME_SIZE | 0x04;
1277 fecp->fec_x_cntrl = 0x00;
1280 * Set MII speed to 2.5 MHz
1281 * See 5272 manual section 11.5.8: MSCR
1283 fep->phy_speed = ((((MCF_CLK / 4) / (2500000 / 10)) + 5) / 10) * 2;
1284 fecp->fec_mii_speed = fep->phy_speed;
1286 fec_restart(dev, 0);
1289 static void __inline__ fec_get_mac(struct net_device *dev)
1291 struct fec_enet_private *fep = netdev_priv(dev);
1292 volatile fec_t *fecp;
1293 unsigned char *iap, tmpaddr[ETH_ALEN];
1295 fecp = fep->hwp;
1297 if (FEC_FLASHMAC) {
1299 * Get MAC address from FLASH.
1300 * If it is all 1's or 0's, use the default.
1302 iap = (unsigned char *)FEC_FLASHMAC;
1303 if ((iap[0] == 0) && (iap[1] == 0) && (iap[2] == 0) &&
1304 (iap[3] == 0) && (iap[4] == 0) && (iap[5] == 0))
1305 iap = fec_mac_default;
1306 if ((iap[0] == 0xff) && (iap[1] == 0xff) && (iap[2] == 0xff) &&
1307 (iap[3] == 0xff) && (iap[4] == 0xff) && (iap[5] == 0xff))
1308 iap = fec_mac_default;
1309 } else {
1310 *((unsigned long *) &tmpaddr[0]) = fecp->fec_addr_low;
1311 *((unsigned short *) &tmpaddr[4]) = (fecp->fec_addr_high >> 16);
1312 iap = &tmpaddr[0];
1315 memcpy(dev->dev_addr, iap, ETH_ALEN);
1317 /* Adjust MAC if using default MAC address */
1318 if (iap == fec_mac_default)
1319 dev->dev_addr[ETH_ALEN-1] = fec_mac_default[ETH_ALEN-1] + fep->index;
1322 static void __inline__ fec_enable_phy_intr(void)
1326 static void __inline__ fec_disable_phy_intr(void)
1328 volatile unsigned long *icrp;
1329 icrp = (volatile unsigned long *) (MCF_MBAR + MCFSIM_ICR1);
1330 *icrp = 0x08000000;
1333 static void __inline__ fec_phy_ack_intr(void)
1335 volatile unsigned long *icrp;
1336 /* Acknowledge the interrupt */
1337 icrp = (volatile unsigned long *) (MCF_MBAR + MCFSIM_ICR1);
1338 *icrp = 0x0d000000;
1341 static void __inline__ fec_localhw_setup(void)
1346 * Do not need to make region uncached on 5272.
1348 static void __inline__ fec_uncache(unsigned long addr)
1352 /* ------------------------------------------------------------------------- */
1354 #elif defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x)
1357 * Code specific to Coldfire 5230/5231/5232/5234/5235,
1358 * the 5270/5271/5274/5275 and 5280/5282 setups.
1360 static void __inline__ fec_request_intrs(struct net_device *dev)
1362 struct fec_enet_private *fep;
1363 int b;
1364 static const struct idesc {
1365 char *name;
1366 unsigned short irq;
1367 } *idp, id[] = {
1368 { "fec(TXF)", 23 },
1369 { "fec(TXB)", 24 },
1370 { "fec(TXFIFO)", 25 },
1371 { "fec(TXCR)", 26 },
1372 { "fec(RXF)", 27 },
1373 { "fec(RXB)", 28 },
1374 { "fec(MII)", 29 },
1375 { "fec(LC)", 30 },
1376 { "fec(HBERR)", 31 },
1377 { "fec(GRA)", 32 },
1378 { "fec(EBERR)", 33 },
1379 { "fec(BABT)", 34 },
1380 { "fec(BABR)", 35 },
1381 { NULL },
1384 fep = netdev_priv(dev);
1385 b = (fep->index) ? 128 : 64;
1387 /* Setup interrupt handlers. */
1388 for (idp = id; idp->name; idp++) {
1389 <<<<<<< HEAD:drivers/net/fec.c
1390 if (request_irq(b+idp->irq, fec_enet_interrupt, 0, idp->name, dev) != 0)
1391 =======
1392 if (request_irq(b+idp->irq, fec_enet_interrupt, IRQF_DISABLED, idp->name, dev) != 0)
1393 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a:drivers/net/fec.c
1394 printk("FEC: Could not allocate %s IRQ(%d)!\n", idp->name, b+idp->irq);
1397 /* Unmask interrupts at ColdFire 5280/5282 interrupt controller */
1399 volatile unsigned char *icrp;
1400 volatile unsigned long *imrp;
1401 int i, ilip;
1403 b = (fep->index) ? MCFICM_INTC1 : MCFICM_INTC0;
1404 icrp = (volatile unsigned char *) (MCF_IPSBAR + b +
1405 MCFINTC_ICR0);
1406 for (i = 23, ilip = 0x28; (i < 36); i++)
1407 icrp[i] = ilip--;
1409 imrp = (volatile unsigned long *) (MCF_IPSBAR + b +
1410 MCFINTC_IMRH);
1411 *imrp &= ~0x0000000f;
1412 imrp = (volatile unsigned long *) (MCF_IPSBAR + b +
1413 MCFINTC_IMRL);
1414 *imrp &= ~0xff800001;
1417 #if defined(CONFIG_M528x)
1418 /* Set up gpio outputs for MII lines */
1420 volatile u16 *gpio_paspar;
1421 volatile u8 *gpio_pehlpar;
1423 gpio_paspar = (volatile u16 *) (MCF_IPSBAR + 0x100056);
1424 gpio_pehlpar = (volatile u16 *) (MCF_IPSBAR + 0x100058);
1425 *gpio_paspar |= 0x0f00;
1426 *gpio_pehlpar = 0xc0;
1428 #endif
1430 #if defined(CONFIG_M527x)
1431 /* Set up gpio outputs for MII lines */
1433 volatile u8 *gpio_par_fec;
1434 volatile u16 *gpio_par_feci2c;
1436 gpio_par_feci2c = (volatile u16 *)(MCF_IPSBAR + 0x100082);
1437 /* Set up gpio outputs for FEC0 MII lines */
1438 gpio_par_fec = (volatile u8 *)(MCF_IPSBAR + 0x100078);
1440 *gpio_par_feci2c |= 0x0f00;
1441 *gpio_par_fec |= 0xc0;
1443 #if defined(CONFIG_FEC2)
1444 /* Set up gpio outputs for FEC1 MII lines */
1445 gpio_par_fec = (volatile u8 *)(MCF_IPSBAR + 0x100079);
1447 *gpio_par_feci2c |= 0x00a0;
1448 *gpio_par_fec |= 0xc0;
1449 #endif /* CONFIG_FEC2 */
1451 #endif /* CONFIG_M527x */
1454 static void __inline__ fec_set_mii(struct net_device *dev, struct fec_enet_private *fep)
1456 volatile fec_t *fecp;
1458 fecp = fep->hwp;
1459 fecp->fec_r_cntrl = OPT_FRAME_SIZE | 0x04;
1460 fecp->fec_x_cntrl = 0x00;
1463 * Set MII speed to 2.5 MHz
1464 * See 5282 manual section 17.5.4.7: MSCR
1466 fep->phy_speed = ((((MCF_CLK / 2) / (2500000 / 10)) + 5) / 10) * 2;
1467 fecp->fec_mii_speed = fep->phy_speed;
1469 fec_restart(dev, 0);
1472 static void __inline__ fec_get_mac(struct net_device *dev)
1474 struct fec_enet_private *fep = netdev_priv(dev);
1475 volatile fec_t *fecp;
1476 unsigned char *iap, tmpaddr[ETH_ALEN];
1478 fecp = fep->hwp;
1480 if (FEC_FLASHMAC) {
1482 * Get MAC address from FLASH.
1483 * If it is all 1's or 0's, use the default.
1485 iap = FEC_FLASHMAC;
1486 if ((iap[0] == 0) && (iap[1] == 0) && (iap[2] == 0) &&
1487 (iap[3] == 0) && (iap[4] == 0) && (iap[5] == 0))
1488 iap = fec_mac_default;
1489 if ((iap[0] == 0xff) && (iap[1] == 0xff) && (iap[2] == 0xff) &&
1490 (iap[3] == 0xff) && (iap[4] == 0xff) && (iap[5] == 0xff))
1491 iap = fec_mac_default;
1492 } else {
1493 *((unsigned long *) &tmpaddr[0]) = fecp->fec_addr_low;
1494 *((unsigned short *) &tmpaddr[4]) = (fecp->fec_addr_high >> 16);
1495 iap = &tmpaddr[0];
1498 memcpy(dev->dev_addr, iap, ETH_ALEN);
1500 /* Adjust MAC if using default MAC address */
1501 if (iap == fec_mac_default)
1502 dev->dev_addr[ETH_ALEN-1] = fec_mac_default[ETH_ALEN-1] + fep->index;
1505 static void __inline__ fec_enable_phy_intr(void)
1509 static void __inline__ fec_disable_phy_intr(void)
1513 static void __inline__ fec_phy_ack_intr(void)
1517 static void __inline__ fec_localhw_setup(void)
1522 * Do not need to make region uncached on 5272.
1524 static void __inline__ fec_uncache(unsigned long addr)
1528 /* ------------------------------------------------------------------------- */
1530 #elif defined(CONFIG_M520x)
1533 * Code specific to Coldfire 520x
1535 static void __inline__ fec_request_intrs(struct net_device *dev)
1537 struct fec_enet_private *fep;
1538 int b;
1539 static const struct idesc {
1540 char *name;
1541 unsigned short irq;
1542 } *idp, id[] = {
1543 { "fec(TXF)", 23 },
1544 { "fec(TXB)", 24 },
1545 { "fec(TXFIFO)", 25 },
1546 { "fec(TXCR)", 26 },
1547 { "fec(RXF)", 27 },
1548 { "fec(RXB)", 28 },
1549 { "fec(MII)", 29 },
1550 { "fec(LC)", 30 },
1551 { "fec(HBERR)", 31 },
1552 { "fec(GRA)", 32 },
1553 { "fec(EBERR)", 33 },
1554 { "fec(BABT)", 34 },
1555 { "fec(BABR)", 35 },
1556 { NULL },
1559 fep = netdev_priv(dev);
1560 b = 64 + 13;
1562 /* Setup interrupt handlers. */
1563 for (idp = id; idp->name; idp++) {
1564 <<<<<<< HEAD:drivers/net/fec.c
1565 if (request_irq(b+idp->irq,fec_enet_interrupt,0,idp->name,dev)!=0)
1566 =======
1567 if (request_irq(b+idp->irq, fec_enet_interrupt, IRQF_DISABLED, idp->name,dev) != 0)
1568 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a:drivers/net/fec.c
1569 printk("FEC: Could not allocate %s IRQ(%d)!\n", idp->name, b+idp->irq);
1572 /* Unmask interrupts at ColdFire interrupt controller */
1574 volatile unsigned char *icrp;
1575 volatile unsigned long *imrp;
1577 icrp = (volatile unsigned char *) (MCF_IPSBAR + MCFICM_INTC0 +
1578 MCFINTC_ICR0);
1579 for (b = 36; (b < 49); b++)
1580 icrp[b] = 0x04;
1581 imrp = (volatile unsigned long *) (MCF_IPSBAR + MCFICM_INTC0 +
1582 MCFINTC_IMRH);
1583 *imrp &= ~0x0001FFF0;
1585 *(volatile unsigned char *)(MCF_IPSBAR + MCF_GPIO_PAR_FEC) |= 0xf0;
1586 *(volatile unsigned char *)(MCF_IPSBAR + MCF_GPIO_PAR_FECI2C) |= 0x0f;
1589 static void __inline__ fec_set_mii(struct net_device *dev, struct fec_enet_private *fep)
1591 volatile fec_t *fecp;
1593 fecp = fep->hwp;
1594 fecp->fec_r_cntrl = OPT_FRAME_SIZE | 0x04;
1595 fecp->fec_x_cntrl = 0x00;
1598 * Set MII speed to 2.5 MHz
1599 * See 5282 manual section 17.5.4.7: MSCR
1601 fep->phy_speed = ((((MCF_CLK / 2) / (2500000 / 10)) + 5) / 10) * 2;
1602 fecp->fec_mii_speed = fep->phy_speed;
1604 fec_restart(dev, 0);
1607 static void __inline__ fec_get_mac(struct net_device *dev)
1609 struct fec_enet_private *fep = netdev_priv(dev);
1610 volatile fec_t *fecp;
1611 unsigned char *iap, tmpaddr[ETH_ALEN];
1613 fecp = fep->hwp;
1615 if (FEC_FLASHMAC) {
1617 * Get MAC address from FLASH.
1618 * If it is all 1's or 0's, use the default.
1620 iap = FEC_FLASHMAC;
1621 if ((iap[0] == 0) && (iap[1] == 0) && (iap[2] == 0) &&
1622 (iap[3] == 0) && (iap[4] == 0) && (iap[5] == 0))
1623 iap = fec_mac_default;
1624 if ((iap[0] == 0xff) && (iap[1] == 0xff) && (iap[2] == 0xff) &&
1625 (iap[3] == 0xff) && (iap[4] == 0xff) && (iap[5] == 0xff))
1626 iap = fec_mac_default;
1627 } else {
1628 *((unsigned long *) &tmpaddr[0]) = fecp->fec_addr_low;
1629 *((unsigned short *) &tmpaddr[4]) = (fecp->fec_addr_high >> 16);
1630 iap = &tmpaddr[0];
1633 memcpy(dev->dev_addr, iap, ETH_ALEN);
1635 /* Adjust MAC if using default MAC address */
1636 if (iap == fec_mac_default)
1637 dev->dev_addr[ETH_ALEN-1] = fec_mac_default[ETH_ALEN-1] + fep->index;
1640 static void __inline__ fec_enable_phy_intr(void)
1644 static void __inline__ fec_disable_phy_intr(void)
1648 static void __inline__ fec_phy_ack_intr(void)
1652 static void __inline__ fec_localhw_setup(void)
1656 static void __inline__ fec_uncache(unsigned long addr)
1660 /* ------------------------------------------------------------------------- */
1662 #elif defined(CONFIG_M532x)
1664 * Code specific for M532x
1666 static void __inline__ fec_request_intrs(struct net_device *dev)
1668 struct fec_enet_private *fep;
1669 int b;
1670 static const struct idesc {
1671 char *name;
1672 unsigned short irq;
1673 } *idp, id[] = {
1674 { "fec(TXF)", 36 },
1675 { "fec(TXB)", 37 },
1676 { "fec(TXFIFO)", 38 },
1677 { "fec(TXCR)", 39 },
1678 { "fec(RXF)", 40 },
1679 { "fec(RXB)", 41 },
1680 { "fec(MII)", 42 },
1681 { "fec(LC)", 43 },
1682 { "fec(HBERR)", 44 },
1683 { "fec(GRA)", 45 },
1684 { "fec(EBERR)", 46 },
1685 { "fec(BABT)", 47 },
1686 { "fec(BABR)", 48 },
1687 { NULL },
1690 fep = netdev_priv(dev);
1691 b = (fep->index) ? 128 : 64;
1693 /* Setup interrupt handlers. */
1694 for (idp = id; idp->name; idp++) {
1695 <<<<<<< HEAD:drivers/net/fec.c
1696 if (request_irq(b+idp->irq,fec_enet_interrupt,0,idp->name,dev)!=0)
1697 =======
1698 if (request_irq(b+idp->irq, fec_enet_interrupt, IRQF_DISABLED, idp->name,dev) != 0)
1699 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a:drivers/net/fec.c
1700 printk("FEC: Could not allocate %s IRQ(%d)!\n",
1701 idp->name, b+idp->irq);
1704 /* Unmask interrupts */
1705 MCF_INTC0_ICR36 = 0x2;
1706 MCF_INTC0_ICR37 = 0x2;
1707 MCF_INTC0_ICR38 = 0x2;
1708 MCF_INTC0_ICR39 = 0x2;
1709 MCF_INTC0_ICR40 = 0x2;
1710 MCF_INTC0_ICR41 = 0x2;
1711 MCF_INTC0_ICR42 = 0x2;
1712 MCF_INTC0_ICR43 = 0x2;
1713 MCF_INTC0_ICR44 = 0x2;
1714 MCF_INTC0_ICR45 = 0x2;
1715 MCF_INTC0_ICR46 = 0x2;
1716 MCF_INTC0_ICR47 = 0x2;
1717 MCF_INTC0_ICR48 = 0x2;
1719 MCF_INTC0_IMRH &= ~(
1720 MCF_INTC_IMRH_INT_MASK36 |
1721 MCF_INTC_IMRH_INT_MASK37 |
1722 MCF_INTC_IMRH_INT_MASK38 |
1723 MCF_INTC_IMRH_INT_MASK39 |
1724 MCF_INTC_IMRH_INT_MASK40 |
1725 MCF_INTC_IMRH_INT_MASK41 |
1726 MCF_INTC_IMRH_INT_MASK42 |
1727 MCF_INTC_IMRH_INT_MASK43 |
1728 MCF_INTC_IMRH_INT_MASK44 |
1729 MCF_INTC_IMRH_INT_MASK45 |
1730 MCF_INTC_IMRH_INT_MASK46 |
1731 MCF_INTC_IMRH_INT_MASK47 |
1732 MCF_INTC_IMRH_INT_MASK48 );
1734 /* Set up gpio outputs for MII lines */
1735 MCF_GPIO_PAR_FECI2C |= (0 |
1736 MCF_GPIO_PAR_FECI2C_PAR_MDC_EMDC |
1737 MCF_GPIO_PAR_FECI2C_PAR_MDIO_EMDIO);
1738 MCF_GPIO_PAR_FEC = (0 |
1739 MCF_GPIO_PAR_FEC_PAR_FEC_7W_FEC |
1740 MCF_GPIO_PAR_FEC_PAR_FEC_MII_FEC);
1743 static void __inline__ fec_set_mii(struct net_device *dev, struct fec_enet_private *fep)
1745 volatile fec_t *fecp;
1747 fecp = fep->hwp;
1748 fecp->fec_r_cntrl = OPT_FRAME_SIZE | 0x04;
1749 fecp->fec_x_cntrl = 0x00;
1752 * Set MII speed to 2.5 MHz
1754 fep->phy_speed = ((((MCF_CLK / 2) / (2500000 / 10)) + 5) / 10) * 2;
1755 fecp->fec_mii_speed = fep->phy_speed;
1757 fec_restart(dev, 0);
1760 static void __inline__ fec_get_mac(struct net_device *dev)
1762 struct fec_enet_private *fep = netdev_priv(dev);
1763 volatile fec_t *fecp;
1764 unsigned char *iap, tmpaddr[ETH_ALEN];
1766 fecp = fep->hwp;
1768 if (FEC_FLASHMAC) {
1770 * Get MAC address from FLASH.
1771 * If it is all 1's or 0's, use the default.
1773 iap = FEC_FLASHMAC;
1774 if ((iap[0] == 0) && (iap[1] == 0) && (iap[2] == 0) &&
1775 (iap[3] == 0) && (iap[4] == 0) && (iap[5] == 0))
1776 iap = fec_mac_default;
1777 if ((iap[0] == 0xff) && (iap[1] == 0xff) && (iap[2] == 0xff) &&
1778 (iap[3] == 0xff) && (iap[4] == 0xff) && (iap[5] == 0xff))
1779 iap = fec_mac_default;
1780 } else {
1781 *((unsigned long *) &tmpaddr[0]) = fecp->fec_addr_low;
1782 *((unsigned short *) &tmpaddr[4]) = (fecp->fec_addr_high >> 16);
1783 iap = &tmpaddr[0];
1786 memcpy(dev->dev_addr, iap, ETH_ALEN);
1788 /* Adjust MAC if using default MAC address */
1789 if (iap == fec_mac_default)
1790 dev->dev_addr[ETH_ALEN-1] = fec_mac_default[ETH_ALEN-1] + fep->index;
1793 static void __inline__ fec_enable_phy_intr(void)
1797 static void __inline__ fec_disable_phy_intr(void)
1801 static void __inline__ fec_phy_ack_intr(void)
1805 static void __inline__ fec_localhw_setup(void)
1810 * Do not need to make region uncached on 532x.
1812 static void __inline__ fec_uncache(unsigned long addr)
1816 /* ------------------------------------------------------------------------- */
1819 #else
1822 * Code specific to the MPC860T setup.
1824 static void __inline__ fec_request_intrs(struct net_device *dev)
1826 volatile immap_t *immap;
1828 immap = (immap_t *)IMAP_ADDR; /* pointer to internal registers */
1830 if (request_8xxirq(FEC_INTERRUPT, fec_enet_interrupt, 0, "fec", dev) != 0)
1831 panic("Could not allocate FEC IRQ!");
1833 #ifdef CONFIG_RPXCLASSIC
1834 /* Make Port C, bit 15 an input that causes interrupts.
1836 immap->im_ioport.iop_pcpar &= ~0x0001;
1837 immap->im_ioport.iop_pcdir &= ~0x0001;
1838 immap->im_ioport.iop_pcso &= ~0x0001;
1839 immap->im_ioport.iop_pcint |= 0x0001;
1840 cpm_install_handler(CPMVEC_PIO_PC15, mii_link_interrupt, dev);
1842 /* Make LEDS reflect Link status.
1844 *((uint *) RPX_CSR_ADDR) &= ~BCSR2_FETHLEDMODE;
1845 #endif
1846 #ifdef CONFIG_FADS
1847 if (request_8xxirq(SIU_IRQ2, mii_link_interrupt, 0, "mii", dev) != 0)
1848 panic("Could not allocate MII IRQ!");
1849 #endif
1852 static void __inline__ fec_get_mac(struct net_device *dev)
1854 bd_t *bd;
1856 bd = (bd_t *)__res;
1857 memcpy(dev->dev_addr, bd->bi_enetaddr, ETH_ALEN);
1859 #ifdef CONFIG_RPXCLASSIC
1860 /* The Embedded Planet boards have only one MAC address in
1861 * the EEPROM, but can have two Ethernet ports. For the
1862 * FEC port, we create another address by setting one of
1863 * the address bits above something that would have (up to
1864 * now) been allocated.
1866 dev->dev_adrd[3] |= 0x80;
1867 #endif
1870 static void __inline__ fec_set_mii(struct net_device *dev, struct fec_enet_private *fep)
1872 extern uint _get_IMMR(void);
1873 volatile immap_t *immap;
1874 volatile fec_t *fecp;
1876 fecp = fep->hwp;
1877 immap = (immap_t *)IMAP_ADDR; /* pointer to internal registers */
1879 /* Configure all of port D for MII.
1881 immap->im_ioport.iop_pdpar = 0x1fff;
1883 /* Bits moved from Rev. D onward.
1885 if ((_get_IMMR() & 0xffff) < 0x0501)
1886 immap->im_ioport.iop_pddir = 0x1c58; /* Pre rev. D */
1887 else
1888 immap->im_ioport.iop_pddir = 0x1fff; /* Rev. D and later */
1890 /* Set MII speed to 2.5 MHz
1892 fecp->fec_mii_speed = fep->phy_speed =
1893 ((bd->bi_busfreq * 1000000) / 2500000) & 0x7e;
1896 static void __inline__ fec_enable_phy_intr(void)
1898 volatile fec_t *fecp;
1900 fecp = fep->hwp;
1902 /* Enable MII command finished interrupt
1904 fecp->fec_ivec = (FEC_INTERRUPT/2) << 29;
1907 static void __inline__ fec_disable_phy_intr(void)
1911 static void __inline__ fec_phy_ack_intr(void)
1915 static void __inline__ fec_localhw_setup(void)
1917 volatile fec_t *fecp;
1919 fecp = fep->hwp;
1920 fecp->fec_r_hash = PKT_MAXBUF_SIZE;
1921 /* Enable big endian and don't care about SDMA FC.
1923 fecp->fec_fun_code = 0x78000000;
1926 static void __inline__ fec_uncache(unsigned long addr)
1928 pte_t *pte;
1929 pte = va_to_pte(mem_addr);
1930 pte_val(*pte) |= _PAGE_NO_CACHE;
1931 flush_tlb_page(init_mm.mmap, mem_addr);
1934 #endif
1936 /* ------------------------------------------------------------------------- */
1938 static void mii_display_status(struct net_device *dev)
1940 struct fec_enet_private *fep = netdev_priv(dev);
1941 volatile uint *s = &(fep->phy_status);
1943 if (!fep->link && !fep->old_link) {
1944 /* Link is still down - don't print anything */
1945 return;
1948 printk("%s: status: ", dev->name);
1950 if (!fep->link) {
1951 printk("link down");
1952 } else {
1953 printk("link up");
1955 switch(*s & PHY_STAT_SPMASK) {
1956 case PHY_STAT_100FDX: printk(", 100MBit Full Duplex"); break;
1957 case PHY_STAT_100HDX: printk(", 100MBit Half Duplex"); break;
1958 case PHY_STAT_10FDX: printk(", 10MBit Full Duplex"); break;
1959 case PHY_STAT_10HDX: printk(", 10MBit Half Duplex"); break;
1960 default:
1961 printk(", Unknown speed/duplex");
1964 if (*s & PHY_STAT_ANC)
1965 printk(", auto-negotiation complete");
1968 if (*s & PHY_STAT_FAULT)
1969 printk(", remote fault");
1971 printk(".\n");
1974 static void mii_display_config(struct work_struct *work)
1976 struct fec_enet_private *fep = container_of(work, struct fec_enet_private, phy_task);
1977 struct net_device *dev = fep->netdev;
1978 uint status = fep->phy_status;
1981 ** When we get here, phy_task is already removed from
1982 ** the workqueue. It is thus safe to allow to reuse it.
1984 fep->mii_phy_task_queued = 0;
1985 printk("%s: config: auto-negotiation ", dev->name);
1987 if (status & PHY_CONF_ANE)
1988 printk("on");
1989 else
1990 printk("off");
1992 if (status & PHY_CONF_100FDX)
1993 printk(", 100FDX");
1994 if (status & PHY_CONF_100HDX)
1995 printk(", 100HDX");
1996 if (status & PHY_CONF_10FDX)
1997 printk(", 10FDX");
1998 if (status & PHY_CONF_10HDX)
1999 printk(", 10HDX");
2000 if (!(status & PHY_CONF_SPMASK))
2001 printk(", No speed/duplex selected?");
2003 if (status & PHY_CONF_LOOP)
2004 printk(", loopback enabled");
2006 printk(".\n");
2008 fep->sequence_done = 1;
2011 static void mii_relink(struct work_struct *work)
2013 struct fec_enet_private *fep = container_of(work, struct fec_enet_private, phy_task);
2014 struct net_device *dev = fep->netdev;
2015 int duplex;
2018 ** When we get here, phy_task is already removed from
2019 ** the workqueue. It is thus safe to allow to reuse it.
2021 fep->mii_phy_task_queued = 0;
2022 fep->link = (fep->phy_status & PHY_STAT_LINK) ? 1 : 0;
2023 mii_display_status(dev);
2024 fep->old_link = fep->link;
2026 if (fep->link) {
2027 duplex = 0;
2028 if (fep->phy_status
2029 & (PHY_STAT_100FDX | PHY_STAT_10FDX))
2030 duplex = 1;
2031 fec_restart(dev, duplex);
2032 } else
2033 fec_stop(dev);
2035 #if 0
2036 enable_irq(fep->mii_irq);
2037 #endif
2041 /* mii_queue_relink is called in interrupt context from mii_link_interrupt */
2042 static void mii_queue_relink(uint mii_reg, struct net_device *dev)
2044 struct fec_enet_private *fep = netdev_priv(dev);
2047 ** We cannot queue phy_task twice in the workqueue. It
2048 ** would cause an endless loop in the workqueue.
2049 ** Fortunately, if the last mii_relink entry has not yet been
2050 ** executed now, it will do the job for the current interrupt,
2051 ** which is just what we want.
2053 if (fep->mii_phy_task_queued)
2054 return;
2056 fep->mii_phy_task_queued = 1;
2057 INIT_WORK(&fep->phy_task, mii_relink);
2058 schedule_work(&fep->phy_task);
2061 /* mii_queue_config is called in interrupt context from fec_enet_mii */
2062 static void mii_queue_config(uint mii_reg, struct net_device *dev)
2064 struct fec_enet_private *fep = netdev_priv(dev);
2066 if (fep->mii_phy_task_queued)
2067 return;
2069 fep->mii_phy_task_queued = 1;
2070 INIT_WORK(&fep->phy_task, mii_display_config);
2071 schedule_work(&fep->phy_task);
2074 phy_cmd_t const phy_cmd_relink[] = {
2075 { mk_mii_read(MII_REG_CR), mii_queue_relink },
2076 { mk_mii_end, }
2078 phy_cmd_t const phy_cmd_config[] = {
2079 { mk_mii_read(MII_REG_CR), mii_queue_config },
2080 { mk_mii_end, }
2083 /* Read remainder of PHY ID.
2085 static void
2086 mii_discover_phy3(uint mii_reg, struct net_device *dev)
2088 struct fec_enet_private *fep;
2089 int i;
2091 fep = netdev_priv(dev);
2092 fep->phy_id |= (mii_reg & 0xffff);
2093 printk("fec: PHY @ 0x%x, ID 0x%08x", fep->phy_addr, fep->phy_id);
2095 for(i = 0; phy_info[i]; i++) {
2096 if(phy_info[i]->id == (fep->phy_id >> 4))
2097 break;
2100 if (phy_info[i])
2101 printk(" -- %s\n", phy_info[i]->name);
2102 else
2103 printk(" -- unknown PHY!\n");
2105 fep->phy = phy_info[i];
2106 fep->phy_id_done = 1;
2109 /* Scan all of the MII PHY addresses looking for someone to respond
2110 * with a valid ID. This usually happens quickly.
2112 static void
2113 mii_discover_phy(uint mii_reg, struct net_device *dev)
2115 struct fec_enet_private *fep;
2116 volatile fec_t *fecp;
2117 uint phytype;
2119 fep = netdev_priv(dev);
2120 fecp = fep->hwp;
2122 if (fep->phy_addr < 32) {
2123 if ((phytype = (mii_reg & 0xffff)) != 0xffff && phytype != 0) {
2125 /* Got first part of ID, now get remainder.
2127 fep->phy_id = phytype << 16;
2128 mii_queue(dev, mk_mii_read(MII_REG_PHYIR2),
2129 mii_discover_phy3);
2130 } else {
2131 fep->phy_addr++;
2132 mii_queue(dev, mk_mii_read(MII_REG_PHYIR1),
2133 mii_discover_phy);
2135 } else {
2136 printk("FEC: No PHY device found.\n");
2137 /* Disable external MII interface */
2138 fecp->fec_mii_speed = fep->phy_speed = 0;
2139 fec_disable_phy_intr();
2143 /* This interrupt occurs when the PHY detects a link change.
2145 #ifdef CONFIG_RPXCLASSIC
2146 static void
2147 mii_link_interrupt(void *dev_id)
2148 #else
2149 static irqreturn_t
2150 mii_link_interrupt(int irq, void * dev_id)
2151 #endif
2153 struct net_device *dev = dev_id;
2154 struct fec_enet_private *fep = netdev_priv(dev);
2156 fec_phy_ack_intr();
2158 #if 0
2159 disable_irq(fep->mii_irq); /* disable now, enable later */
2160 #endif
2162 mii_do_cmd(dev, fep->phy->ack_int);
2163 mii_do_cmd(dev, phy_cmd_relink); /* restart and display status */
2165 return IRQ_HANDLED;
2168 static int
2169 fec_enet_open(struct net_device *dev)
2171 struct fec_enet_private *fep = netdev_priv(dev);
2173 /* I should reset the ring buffers here, but I don't yet know
2174 * a simple way to do that.
2176 fec_set_mac_address(dev);
2178 fep->sequence_done = 0;
2179 fep->link = 0;
2181 if (fep->phy) {
2182 mii_do_cmd(dev, fep->phy->ack_int);
2183 mii_do_cmd(dev, fep->phy->config);
2184 mii_do_cmd(dev, phy_cmd_config); /* display configuration */
2186 /* Poll until the PHY tells us its configuration
2187 * (not link state).
2188 * Request is initiated by mii_do_cmd above, but answer
2189 * comes by interrupt.
2190 * This should take about 25 usec per register at 2.5 MHz,
2191 * and we read approximately 5 registers.
2193 while(!fep->sequence_done)
2194 schedule();
2196 mii_do_cmd(dev, fep->phy->startup);
2198 /* Set the initial link state to true. A lot of hardware
2199 * based on this device does not implement a PHY interrupt,
2200 * so we are never notified of link change.
2202 fep->link = 1;
2203 } else {
2204 fep->link = 1; /* lets just try it and see */
2205 /* no phy, go full duplex, it's most likely a hub chip */
2206 fec_restart(dev, 1);
2209 netif_start_queue(dev);
2210 fep->opened = 1;
2211 return 0; /* Success */
2214 static int
2215 fec_enet_close(struct net_device *dev)
2217 struct fec_enet_private *fep = netdev_priv(dev);
2219 /* Don't know what to do yet.
2221 fep->opened = 0;
2222 netif_stop_queue(dev);
2223 fec_stop(dev);
2225 return 0;
2228 /* Set or clear the multicast filter for this adaptor.
2229 * Skeleton taken from sunlance driver.
2230 * The CPM Ethernet implementation allows Multicast as well as individual
2231 * MAC address filtering. Some of the drivers check to make sure it is
2232 * a group multicast address, and discard those that are not. I guess I
2233 * will do the same for now, but just remove the test if you want
2234 * individual filtering as well (do the upper net layers want or support
2235 * this kind of feature?).
2238 #define HASH_BITS 6 /* #bits in hash */
2239 #define CRC32_POLY 0xEDB88320
2241 static void set_multicast_list(struct net_device *dev)
2243 struct fec_enet_private *fep;
2244 volatile fec_t *ep;
2245 struct dev_mc_list *dmi;
2246 unsigned int i, j, bit, data, crc;
2247 unsigned char hash;
2249 fep = netdev_priv(dev);
2250 ep = fep->hwp;
2252 if (dev->flags&IFF_PROMISC) {
2253 ep->fec_r_cntrl |= 0x0008;
2254 } else {
2256 ep->fec_r_cntrl &= ~0x0008;
2258 if (dev->flags & IFF_ALLMULTI) {
2259 /* Catch all multicast addresses, so set the
2260 * filter to all 1's.
2262 ep->fec_hash_table_high = 0xffffffff;
2263 ep->fec_hash_table_low = 0xffffffff;
2264 } else {
2265 /* Clear filter and add the addresses in hash register.
2267 ep->fec_hash_table_high = 0;
2268 ep->fec_hash_table_low = 0;
2270 dmi = dev->mc_list;
2272 for (j = 0; j < dev->mc_count; j++, dmi = dmi->next)
2274 /* Only support group multicast for now.
2276 if (!(dmi->dmi_addr[0] & 1))
2277 continue;
2279 /* calculate crc32 value of mac address
2281 crc = 0xffffffff;
2283 for (i = 0; i < dmi->dmi_addrlen; i++)
2285 data = dmi->dmi_addr[i];
2286 for (bit = 0; bit < 8; bit++, data >>= 1)
2288 crc = (crc >> 1) ^
2289 (((crc ^ data) & 1) ? CRC32_POLY : 0);
2293 /* only upper 6 bits (HASH_BITS) are used
2294 which point to specific bit in he hash registers
2296 hash = (crc >> (32 - HASH_BITS)) & 0x3f;
2298 if (hash > 31)
2299 ep->fec_hash_table_high |= 1 << (hash - 32);
2300 else
2301 ep->fec_hash_table_low |= 1 << hash;
2307 /* Set a MAC change in hardware.
2309 static void
2310 fec_set_mac_address(struct net_device *dev)
2312 volatile fec_t *fecp;
2314 fecp = ((struct fec_enet_private *)netdev_priv(dev))->hwp;
2316 /* Set station address. */
2317 fecp->fec_addr_low = dev->dev_addr[3] | (dev->dev_addr[2] << 8) |
2318 (dev->dev_addr[1] << 16) | (dev->dev_addr[0] << 24);
2319 fecp->fec_addr_high = (dev->dev_addr[5] << 16) |
2320 (dev->dev_addr[4] << 24);
2324 /* Initialize the FEC Ethernet on 860T (or ColdFire 5272).
2327 * XXX: We need to clean up on failure exits here.
2329 int __init fec_enet_init(struct net_device *dev)
2331 struct fec_enet_private *fep = netdev_priv(dev);
2332 unsigned long mem_addr;
2333 volatile cbd_t *bdp;
2334 cbd_t *cbd_base;
2335 volatile fec_t *fecp;
2336 int i, j;
2337 static int index = 0;
2339 /* Only allow us to be probed once. */
2340 if (index >= FEC_MAX_PORTS)
2341 return -ENXIO;
2343 /* Allocate memory for buffer descriptors.
2345 mem_addr = __get_free_page(GFP_KERNEL);
2346 if (mem_addr == 0) {
2347 printk("FEC: allocate descriptor memory failed?\n");
2348 return -ENOMEM;
2351 /* Create an Ethernet device instance.
2353 fecp = (volatile fec_t *) fec_hw[index];
2355 fep->index = index;
2356 fep->hwp = fecp;
2357 fep->netdev = dev;
2359 /* Whack a reset. We should wait for this.
2361 fecp->fec_ecntrl = 1;
2362 udelay(10);
2364 /* Set the Ethernet address. If using multiple Enets on the 8xx,
2365 * this needs some work to get unique addresses.
2367 * This is our default MAC address unless the user changes
2368 * it via eth_mac_addr (our dev->set_mac_addr handler).
2370 fec_get_mac(dev);
2372 cbd_base = (cbd_t *)mem_addr;
2373 /* XXX: missing check for allocation failure */
2375 fec_uncache(mem_addr);
2377 /* Set receive and transmit descriptor base.
2379 fep->rx_bd_base = cbd_base;
2380 fep->tx_bd_base = cbd_base + RX_RING_SIZE;
2382 fep->dirty_tx = fep->cur_tx = fep->tx_bd_base;
2383 fep->cur_rx = fep->rx_bd_base;
2385 fep->skb_cur = fep->skb_dirty = 0;
2387 /* Initialize the receive buffer descriptors.
2389 bdp = fep->rx_bd_base;
2390 for (i=0; i<FEC_ENET_RX_PAGES; i++) {
2392 /* Allocate a page.
2394 mem_addr = __get_free_page(GFP_KERNEL);
2395 /* XXX: missing check for allocation failure */
2397 fec_uncache(mem_addr);
2399 /* Initialize the BD for every fragment in the page.
2401 for (j=0; j<FEC_ENET_RX_FRPPG; j++) {
2402 bdp->cbd_sc = BD_ENET_RX_EMPTY;
2403 bdp->cbd_bufaddr = __pa(mem_addr);
2404 mem_addr += FEC_ENET_RX_FRSIZE;
2405 bdp++;
2409 /* Set the last buffer to wrap.
2411 bdp--;
2412 bdp->cbd_sc |= BD_SC_WRAP;
2414 /* ...and the same for transmmit.
2416 bdp = fep->tx_bd_base;
2417 for (i=0, j=FEC_ENET_TX_FRPPG; i<TX_RING_SIZE; i++) {
2418 if (j >= FEC_ENET_TX_FRPPG) {
2419 mem_addr = __get_free_page(GFP_KERNEL);
2420 j = 1;
2421 } else {
2422 mem_addr += FEC_ENET_TX_FRSIZE;
2423 j++;
2425 fep->tx_bounce[i] = (unsigned char *) mem_addr;
2427 /* Initialize the BD for every fragment in the page.
2429 bdp->cbd_sc = 0;
2430 bdp->cbd_bufaddr = 0;
2431 bdp++;
2434 /* Set the last buffer to wrap.
2436 bdp--;
2437 bdp->cbd_sc |= BD_SC_WRAP;
2439 /* Set receive and transmit descriptor base.
2441 fecp->fec_r_des_start = __pa((uint)(fep->rx_bd_base));
2442 fecp->fec_x_des_start = __pa((uint)(fep->tx_bd_base));
2444 /* Install our interrupt handlers. This varies depending on
2445 * the architecture.
2447 fec_request_intrs(dev);
2449 fecp->fec_hash_table_high = 0;
2450 fecp->fec_hash_table_low = 0;
2451 fecp->fec_r_buff_size = PKT_MAXBLR_SIZE;
2452 fecp->fec_ecntrl = 2;
2453 fecp->fec_r_des_active = 0;
2455 dev->base_addr = (unsigned long)fecp;
2457 /* The FEC Ethernet specific entries in the device structure. */
2458 dev->open = fec_enet_open;
2459 dev->hard_start_xmit = fec_enet_start_xmit;
2460 dev->tx_timeout = fec_timeout;
2461 dev->watchdog_timeo = TX_TIMEOUT;
2462 dev->stop = fec_enet_close;
2463 dev->set_multicast_list = set_multicast_list;
2465 for (i=0; i<NMII-1; i++)
2466 mii_cmds[i].mii_next = &mii_cmds[i+1];
2467 mii_free = mii_cmds;
2469 /* setup MII interface */
2470 fec_set_mii(dev, fep);
2472 /* Clear and enable interrupts */
2473 fecp->fec_ievent = 0xffc00000;
2474 fecp->fec_imask = (FEC_ENET_TXF | FEC_ENET_TXB |
2475 FEC_ENET_RXF | FEC_ENET_RXB | FEC_ENET_MII);
2477 /* Queue up command to detect the PHY and initialize the
2478 * remainder of the interface.
2480 fep->phy_id_done = 0;
2481 fep->phy_addr = 0;
2482 mii_queue(dev, mk_mii_read(MII_REG_PHYIR1), mii_discover_phy);
2484 index++;
2485 return 0;
2488 /* This function is called to start or restart the FEC during a link
2489 * change. This only happens when switching between half and full
2490 * duplex.
2492 static void
2493 fec_restart(struct net_device *dev, int duplex)
2495 struct fec_enet_private *fep;
2496 volatile cbd_t *bdp;
2497 volatile fec_t *fecp;
2498 int i;
2500 fep = netdev_priv(dev);
2501 fecp = fep->hwp;
2503 /* Whack a reset. We should wait for this.
2505 fecp->fec_ecntrl = 1;
2506 udelay(10);
2508 /* Clear any outstanding interrupt.
2510 fecp->fec_ievent = 0xffc00000;
2511 fec_enable_phy_intr();
2513 /* Set station address.
2515 fec_set_mac_address(dev);
2517 /* Reset all multicast.
2519 fecp->fec_hash_table_high = 0;
2520 fecp->fec_hash_table_low = 0;
2522 /* Set maximum receive buffer size.
2524 fecp->fec_r_buff_size = PKT_MAXBLR_SIZE;
2526 fec_localhw_setup();
2528 /* Set receive and transmit descriptor base.
2530 fecp->fec_r_des_start = __pa((uint)(fep->rx_bd_base));
2531 fecp->fec_x_des_start = __pa((uint)(fep->tx_bd_base));
2533 fep->dirty_tx = fep->cur_tx = fep->tx_bd_base;
2534 fep->cur_rx = fep->rx_bd_base;
2536 /* Reset SKB transmit buffers.
2538 fep->skb_cur = fep->skb_dirty = 0;
2539 for (i=0; i<=TX_RING_MOD_MASK; i++) {
2540 if (fep->tx_skbuff[i] != NULL) {
2541 dev_kfree_skb_any(fep->tx_skbuff[i]);
2542 fep->tx_skbuff[i] = NULL;
2546 /* Initialize the receive buffer descriptors.
2548 bdp = fep->rx_bd_base;
2549 for (i=0; i<RX_RING_SIZE; i++) {
2551 /* Initialize the BD for every fragment in the page.
2553 bdp->cbd_sc = BD_ENET_RX_EMPTY;
2554 bdp++;
2557 /* Set the last buffer to wrap.
2559 bdp--;
2560 bdp->cbd_sc |= BD_SC_WRAP;
2562 /* ...and the same for transmmit.
2564 bdp = fep->tx_bd_base;
2565 for (i=0; i<TX_RING_SIZE; i++) {
2567 /* Initialize the BD for every fragment in the page.
2569 bdp->cbd_sc = 0;
2570 bdp->cbd_bufaddr = 0;
2571 bdp++;
2574 /* Set the last buffer to wrap.
2576 bdp--;
2577 bdp->cbd_sc |= BD_SC_WRAP;
2579 /* Enable MII mode.
2581 if (duplex) {
2582 fecp->fec_r_cntrl = OPT_FRAME_SIZE | 0x04;/* MII enable */
2583 fecp->fec_x_cntrl = 0x04; /* FD enable */
2584 } else {
2585 /* MII enable|No Rcv on Xmit */
2586 fecp->fec_r_cntrl = OPT_FRAME_SIZE | 0x06;
2587 fecp->fec_x_cntrl = 0x00;
2589 fep->full_duplex = duplex;
2591 /* Set MII speed.
2593 fecp->fec_mii_speed = fep->phy_speed;
2595 /* And last, enable the transmit and receive processing.
2597 fecp->fec_ecntrl = 2;
2598 fecp->fec_r_des_active = 0;
2600 /* Enable interrupts we wish to service.
2602 fecp->fec_imask = (FEC_ENET_TXF | FEC_ENET_TXB |
2603 FEC_ENET_RXF | FEC_ENET_RXB | FEC_ENET_MII);
2606 static void
2607 fec_stop(struct net_device *dev)
2609 volatile fec_t *fecp;
2610 struct fec_enet_private *fep;
2612 fep = netdev_priv(dev);
2613 fecp = fep->hwp;
2616 ** We cannot expect a graceful transmit stop without link !!!
2618 if (fep->link)
2620 fecp->fec_x_cntrl = 0x01; /* Graceful transmit stop */
2621 udelay(10);
2622 if (!(fecp->fec_ievent & FEC_ENET_GRA))
2623 printk("fec_stop : Graceful transmit stop did not complete !\n");
2626 /* Whack a reset. We should wait for this.
2628 fecp->fec_ecntrl = 1;
2629 udelay(10);
2631 /* Clear outstanding MII command interrupts.
2633 fecp->fec_ievent = FEC_ENET_MII;
2634 fec_enable_phy_intr();
2636 fecp->fec_imask = FEC_ENET_MII;
2637 fecp->fec_mii_speed = fep->phy_speed;
2640 static int __init fec_enet_module_init(void)
2642 struct net_device *dev;
2643 int i, j, err;
2644 DECLARE_MAC_BUF(mac);
2646 printk("FEC ENET Version 0.2\n");
2648 for (i = 0; (i < FEC_MAX_PORTS); i++) {
2649 dev = alloc_etherdev(sizeof(struct fec_enet_private));
2650 if (!dev)
2651 return -ENOMEM;
2652 err = fec_enet_init(dev);
2653 if (err) {
2654 free_netdev(dev);
2655 continue;
2657 if (register_netdev(dev) != 0) {
2658 /* XXX: missing cleanup here */
2659 free_netdev(dev);
2660 return -EIO;
2663 printk("%s: ethernet %s\n",
2664 dev->name, print_mac(mac, dev->dev_addr));
2666 return 0;
2669 module_init(fec_enet_module_init);
2671 MODULE_LICENSE("GPL");