afs: destroy work queue on init failure
[wandboard.git] / arch / sh / mm / tlb-sh3.c
blob7a940dbfc2e9d0ecccf71c342b816a9f7bebf577
1 /*
2 * arch/sh/mm/tlb-sh3.c
4 * SH-3 specific TLB operations
6 * Copyright (C) 1999 Niibe Yutaka
7 * Copyright (C) 2002 Paul Mundt
9 * Released under the terms of the GNU GPL v2.0.
11 #include <linux/signal.h>
12 #include <linux/sched.h>
13 #include <linux/kernel.h>
14 #include <linux/errno.h>
15 #include <linux/string.h>
16 #include <linux/types.h>
17 #include <linux/ptrace.h>
18 #include <linux/mman.h>
19 #include <linux/mm.h>
20 #include <linux/smp.h>
21 #include <linux/interrupt.h>
23 #include <asm/system.h>
24 #include <asm/io.h>
25 #include <asm/uaccess.h>
26 #include <asm/pgalloc.h>
27 #include <asm/mmu_context.h>
28 #include <asm/cacheflush.h>
30 void __update_tlb(struct vm_area_struct *vma, unsigned long address, pte_t pte)
32 unsigned long flags, pteval, vpn;
35 * Handle debugger faulting in for debugee.
37 if (vma && current->active_mm != vma->vm_mm)
38 return;
40 local_irq_save(flags);
42 /* Set PTEH register */
43 vpn = (address & MMU_VPN_MASK) | get_asid();
44 __raw_writel(vpn, MMU_PTEH);
46 pteval = pte_val(pte);
48 /* Set PTEL register */
49 pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
50 /* conveniently, we want all the software flags to be 0 anyway */
51 __raw_writel(pteval, MMU_PTEL);
53 /* Load the TLB */
54 asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
55 local_irq_restore(flags);
58 void local_flush_tlb_one(unsigned long asid, unsigned long page)
60 unsigned long addr, data;
61 int i, ways = MMU_NTLB_WAYS;
64 * NOTE: PTEH.ASID should be set to this MM
65 * _AND_ we need to write ASID to the array.
67 * It would be simple if we didn't need to set PTEH.ASID...
69 addr = MMU_TLB_ADDRESS_ARRAY | (page & 0x1F000);
70 data = (page & 0xfffe0000) | asid; /* VALID bit is off */
72 if ((current_cpu_data.flags & CPU_HAS_MMU_PAGE_ASSOC)) {
73 addr |= MMU_PAGE_ASSOC_BIT;
74 ways = 1; /* we already know the way .. */
77 for (i = 0; i < ways; i++)
78 __raw_writel(data, addr + (i << 8));
81 void local_flush_tlb_all(void)
83 unsigned long flags, status;
86 * Flush all the TLB.
88 * Write to the MMU control register's bit:
89 * TF-bit for SH-3, TI-bit for SH-4.
90 * It's same position, bit #2.
92 local_irq_save(flags);
93 status = __raw_readl(MMUCR);
94 status |= 0x04;
95 __raw_writel(status, MMUCR);
96 ctrl_barrier();
97 local_irq_restore(flags);