[ARM] MXC: remove dependency to other include files from irqs.h
[wandboard.git] / arch / arm / plat-mxc / irq.c
blob06862654a89a12b23aeb55e142bc7ef804e4edae
1 /*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
17 * MA 02110-1301, USA.
20 #include <linux/module.h>
21 #include <linux/irq.h>
22 #include <linux/io.h>
23 #include <mach/common.h>
24 #include <asm/mach/irq.h>
26 #define AVIC_BASE IO_ADDRESS(AVIC_BASE_ADDR)
27 #define AVIC_INTCNTL (AVIC_BASE + 0x00) /* int control reg */
28 #define AVIC_NIMASK (AVIC_BASE + 0x04) /* int mask reg */
29 #define AVIC_INTENNUM (AVIC_BASE + 0x08) /* int enable number reg */
30 #define AVIC_INTDISNUM (AVIC_BASE + 0x0C) /* int disable number reg */
31 #define AVIC_INTENABLEH (AVIC_BASE + 0x10) /* int enable reg high */
32 #define AVIC_INTENABLEL (AVIC_BASE + 0x14) /* int enable reg low */
33 #define AVIC_INTTYPEH (AVIC_BASE + 0x18) /* int type reg high */
34 #define AVIC_INTTYPEL (AVIC_BASE + 0x1C) /* int type reg low */
35 #define AVIC_NIPRIORITY(x) (AVIC_BASE + (0x20 + 4 * (7 - (x)))) /* int priority */
36 #define AVIC_NIVECSR (AVIC_BASE + 0x40) /* norm int vector/status */
37 #define AVIC_FIVECSR (AVIC_BASE + 0x44) /* fast int vector/status */
38 #define AVIC_INTSRCH (AVIC_BASE + 0x48) /* int source reg high */
39 #define AVIC_INTSRCL (AVIC_BASE + 0x4C) /* int source reg low */
40 #define AVIC_INTFRCH (AVIC_BASE + 0x50) /* int force reg high */
41 #define AVIC_INTFRCL (AVIC_BASE + 0x54) /* int force reg low */
42 #define AVIC_NIPNDH (AVIC_BASE + 0x58) /* norm int pending high */
43 #define AVIC_NIPNDL (AVIC_BASE + 0x5C) /* norm int pending low */
44 #define AVIC_FIPNDH (AVIC_BASE + 0x60) /* fast int pending high */
45 #define AVIC_FIPNDL (AVIC_BASE + 0x64) /* fast int pending low */
47 #define SYSTEM_PREV_REG IO_ADDRESS(IIM_BASE_ADDR + 0x20)
48 #define SYSTEM_SREV_REG IO_ADDRESS(IIM_BASE_ADDR + 0x24)
49 #define IIM_PROD_REV_SH 3
50 #define IIM_PROD_REV_LEN 5
52 #ifdef CONFIG_MXC_IRQ_PRIOR
53 void imx_irq_set_priority(unsigned char irq, unsigned char prio)
55 unsigned int temp;
56 unsigned int mask = 0x0F << irq % 8 * 4;
58 if (irq > 63)
59 return;
61 temp = __raw_readl(AVIC_NIPRIORITY(irq / 8));
62 temp &= ~mask;
63 temp |= prio & mask;
65 __raw_writel(temp, AVIC_NIPRIORITY(irq / 8));
67 EXPORT_SYMBOL(imx_irq_set_priority);
68 #endif
70 #ifdef CONFIG_FIQ
71 int mxc_set_irq_fiq(unsigned int irq, unsigned int type)
73 unsigned int irqt;
75 if (irq >= MXC_INTERNAL_IRQS)
76 return -EINVAL;
78 if (irq < MXC_INTERNAL_IRQS / 2) {
79 irqt = __raw_readl(AVIC_INTTYPEL) & ~(1 << irq);
80 __raw_writel(irqt | (!!type << irq), AVIC_INTTYPEL);
81 } else {
82 irq -= MXC_INTERNAL_IRQS / 2;
83 irqt = __raw_readl(AVIC_INTTYPEH) & ~(1 << irq);
84 __raw_writel(irqt | (!!type << irq), AVIC_INTTYPEH);
87 return 0;
89 EXPORT_SYMBOL(mxc_set_irq_fiq);
90 #endif /* CONFIG_FIQ */
92 /* Disable interrupt number "irq" in the AVIC */
93 static void mxc_mask_irq(unsigned int irq)
95 __raw_writel(irq, AVIC_INTDISNUM);
98 /* Enable interrupt number "irq" in the AVIC */
99 static void mxc_unmask_irq(unsigned int irq)
101 __raw_writel(irq, AVIC_INTENNUM);
104 static struct irq_chip mxc_avic_chip = {
105 .ack = mxc_mask_irq,
106 .mask = mxc_mask_irq,
107 .unmask = mxc_unmask_irq,
111 * This function initializes the AVIC hardware and disables all the
112 * interrupts. It registers the interrupt enable and disable functions
113 * to the kernel for each interrupt source.
115 void __init mxc_init_irq(void)
117 int i;
119 /* put the AVIC into the reset value with
120 * all interrupts disabled
122 __raw_writel(0, AVIC_INTCNTL);
123 __raw_writel(0x1f, AVIC_NIMASK);
125 /* disable all interrupts */
126 __raw_writel(0, AVIC_INTENABLEH);
127 __raw_writel(0, AVIC_INTENABLEL);
129 /* all IRQ no FIQ */
130 __raw_writel(0, AVIC_INTTYPEH);
131 __raw_writel(0, AVIC_INTTYPEL);
132 for (i = 0; i < MXC_INTERNAL_IRQS; i++) {
133 set_irq_chip(i, &mxc_avic_chip);
134 set_irq_handler(i, handle_level_irq);
135 set_irq_flags(i, IRQF_VALID);
138 /* Set default priority value (0) for all IRQ's */
139 for (i = 0; i < 8; i++)
140 __raw_writel(0, AVIC_NIPRIORITY(i));
142 /* init architectures chained interrupt handler */
143 mxc_register_gpios();
145 #ifdef CONFIG_FIQ
146 /* Initialize FIQ */
147 init_FIQ();
148 #endif
150 printk(KERN_INFO "MXC IRQ initialized\n");