2 * MPC85xx setup and early boot code plus other random bits.
4 * Maintained by Kumar Gala (see MAINTAINERS for contact information)
6 * Copyright 2005 Freescale Semiconductor Inc.
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
14 #include <linux/stddef.h>
15 #include <linux/kernel.h>
16 #include <linux/init.h>
17 #include <linux/errno.h>
18 #include <linux/reboot.h>
19 #include <linux/pci.h>
20 #include <linux/kdev_t.h>
21 #include <linux/major.h>
22 #include <linux/console.h>
23 #include <linux/delay.h>
24 #include <linux/seq_file.h>
25 #include <linux/root_dev.h>
26 #include <linux/initrd.h>
27 #include <linux/module.h>
28 #include <linux/fsl_devices.h>
30 #include <asm/system.h>
31 #include <asm/pgtable.h>
33 #include <asm/atomic.h>
36 #include <asm/machdep.h>
38 #include <asm/bootinfo.h>
39 #include <asm/pci-bridge.h>
40 #include <asm/mpc85xx.h>
42 #include <mm/mmu_decl.h>
46 #include <asm/i8259.h>
48 #include <sysdev/fsl_soc.h>
52 unsigned long isa_io_base
= 0;
53 unsigned long isa_mem_base
= 0;
56 static int cds_pci_slot
= 2;
57 static volatile u8
*cadmus
;
62 #define ARCADIA_HOST_BRIDGE_IDSEL 17
63 #define ARCADIA_2ND_BRIDGE_IDSEL 3
65 extern int mpc85xx_pci2_busno
;
68 mpc85xx_exclude_device(u_char bus
, u_char devfn
)
70 if (bus
== 0 && PCI_SLOT(devfn
) == 0)
71 return PCIBIOS_DEVICE_NOT_FOUND
;
72 if (mpc85xx_pci2_busno
)
73 if (bus
== (mpc85xx_pci2_busno
) && PCI_SLOT(devfn
) == 0)
74 return PCIBIOS_DEVICE_NOT_FOUND
;
75 /* We explicitly do not go past the Tundra 320 Bridge */
76 if ((bus
== 1) && (PCI_SLOT(devfn
) == ARCADIA_2ND_BRIDGE_IDSEL
))
77 return PCIBIOS_DEVICE_NOT_FOUND
;
78 if ((bus
== 0) && (PCI_SLOT(devfn
) == ARCADIA_2ND_BRIDGE_IDSEL
))
79 return PCIBIOS_DEVICE_NOT_FOUND
;
81 return PCIBIOS_SUCCESSFUL
;
85 mpc85xx_cds_pcibios_fixup(void)
90 if ((dev
= pci_get_device(PCI_VENDOR_ID_VIA
,
91 PCI_DEVICE_ID_VIA_82C586_1
, NULL
))) {
93 * U-Boot does not set the enable bits
94 * for the IDE device. Force them on here.
96 pci_read_config_byte(dev
, 0x40, &c
);
97 c
|= 0x03; /* IDE: Chip Enable Bits */
98 pci_write_config_byte(dev
, 0x40, c
);
101 * Since only primary interface works, force the
102 * IDE function to standard primary IDE interrupt
106 pci_write_config_byte(dev
, PCI_INTERRUPT_LINE
, dev
->irq
);
111 * Force legacy USB interrupt routing
113 if ((dev
= pci_get_device(PCI_VENDOR_ID_VIA
,
114 PCI_DEVICE_ID_VIA_82C586_2
, NULL
))) {
116 pci_write_config_byte(dev
, PCI_INTERRUPT_LINE
, 10);
120 if ((dev
= pci_get_device(PCI_VENDOR_ID_VIA
,
121 PCI_DEVICE_ID_VIA_82C586_2
, dev
))) {
123 pci_write_config_byte(dev
, PCI_INTERRUPT_LINE
, 11);
127 /* Now map all the PCI irqs */
129 for_each_pci_dev(dev
)
130 pci_read_irq_line(dev
);
133 #ifdef CONFIG_PPC_I8259
134 #warning The i8259 PIC support is currently broken
135 static void mpc85xx_8259_cascade(unsigned int irq
, struct
136 irq_desc
*desc
, struct pt_regs
*regs
)
138 unsigned int cascade_irq
= i8259_irq(regs
);
140 if (cascade_irq
!= NO_IRQ
)
141 generic_handle_irq(cascade_irq
, regs
);
143 desc
->chip
->eoi(irq
);
145 #endif /* PPC_I8259 */
146 #endif /* CONFIG_PCI */
148 void __init
mpc85xx_cds_pic_init(void)
152 struct device_node
*np
= NULL
;
153 struct device_node
*cascade_node
= NULL
;
156 np
= of_find_node_by_type(np
, "open-pic");
159 printk(KERN_ERR
"Could not find open-pic node\n");
163 if (of_address_to_resource(np
, 0, &r
)) {
164 printk(KERN_ERR
"Failed to map mpic register space\n");
169 mpic
= mpic_alloc(np
, r
.start
,
170 MPIC_PRIMARY
| MPIC_WANTS_RESET
| MPIC_BIG_ENDIAN
,
172 BUG_ON(mpic
== NULL
);
174 /* Return the mpic node */
177 mpic_assign_isu(mpic
, 0, r
.start
+ 0x10200);
178 mpic_assign_isu(mpic
, 1, r
.start
+ 0x10280);
179 mpic_assign_isu(mpic
, 2, r
.start
+ 0x10300);
180 mpic_assign_isu(mpic
, 3, r
.start
+ 0x10380);
181 mpic_assign_isu(mpic
, 4, r
.start
+ 0x10400);
182 mpic_assign_isu(mpic
, 5, r
.start
+ 0x10480);
183 mpic_assign_isu(mpic
, 6, r
.start
+ 0x10500);
184 mpic_assign_isu(mpic
, 7, r
.start
+ 0x10580);
186 /* Used only for 8548 so far, but no harm in
187 * allocating them for everyone */
188 mpic_assign_isu(mpic
, 8, r
.start
+ 0x10600);
189 mpic_assign_isu(mpic
, 9, r
.start
+ 0x10680);
190 mpic_assign_isu(mpic
, 10, r
.start
+ 0x10700);
191 mpic_assign_isu(mpic
, 11, r
.start
+ 0x10780);
193 /* External Interrupts */
194 mpic_assign_isu(mpic
, 12, r
.start
+ 0x10000);
195 mpic_assign_isu(mpic
, 13, r
.start
+ 0x10080);
196 mpic_assign_isu(mpic
, 14, r
.start
+ 0x10100);
200 #ifdef CONFIG_PPC_I8259
201 /* Initialize the i8259 controller */
202 for_each_node_by_type(np
, "interrupt-controller")
203 if (device_is_compatible(np
, "chrp,iic")) {
208 if (cascade_node
== NULL
) {
209 printk(KERN_DEBUG
"Could not find i8259 PIC\n");
213 cascade_irq
= irq_of_parse_and_map(cascade_node
, 0);
214 if (cascade_irq
== NO_IRQ
) {
215 printk(KERN_ERR
"Failed to map cascade interrupt\n");
219 i8259_init(cascade_node
, 0);
220 of_node_put(cascade_node
);
222 set_irq_chained_handler(cascade_irq
, mpc85xx_8259_cascade
);
223 #endif /* CONFIG_PPC_I8259 */
228 * Setup the architecture
231 mpc85xx_cds_setup_arch(void)
233 struct device_node
*cpu
;
235 struct device_node
*np
;
239 ppc_md
.progress("mpc85xx_cds_setup_arch()", 0);
241 cpu
= of_find_node_by_type(NULL
, "cpu");
243 const unsigned int *fp
;
245 fp
= get_property(cpu
, "clock-frequency", NULL
);
247 loops_per_jiffy
= *fp
/ HZ
;
249 loops_per_jiffy
= 500000000 / HZ
;
253 cadmus
= ioremap(CADMUS_BASE
, CADMUS_SIZE
);
254 cds_pci_slot
= ((cadmus
[CM_CSR
] >> 6) & 0x3) + 1;
256 if (ppc_md
.progress
) {
258 snprintf(buf
, 40, "CDS Version = 0x%x in slot %d\n",
259 cadmus
[CM_VER
], cds_pci_slot
);
260 ppc_md
.progress(buf
, 0);
264 for (np
= NULL
; (np
= of_find_node_by_type(np
, "pci")) != NULL
;)
267 ppc_md
.pcibios_fixup
= mpc85xx_cds_pcibios_fixup
;
268 ppc_md
.pci_exclude_device
= mpc85xx_exclude_device
;
271 #ifdef CONFIG_ROOT_NFS
274 ROOT_DEV
= Root_HDA1
;
280 mpc85xx_cds_show_cpuinfo(struct seq_file
*m
)
282 uint pvid
, svid
, phid1
;
283 uint memsize
= total_memory
;
285 pvid
= mfspr(SPRN_PVR
);
286 svid
= mfspr(SPRN_SVR
);
288 seq_printf(m
, "Vendor\t\t: Freescale Semiconductor\n");
289 seq_printf(m
, "Machine\t\t: MPC85xx CDS (0x%x)\n", cadmus
[CM_VER
]);
290 seq_printf(m
, "PVR\t\t: 0x%x\n", pvid
);
291 seq_printf(m
, "SVR\t\t: 0x%x\n", svid
);
293 /* Display cpu Pll setting */
294 phid1
= mfspr(SPRN_HID1
);
295 seq_printf(m
, "PLL setting\t: 0x%x\n", ((phid1
>> 24) & 0x3f));
297 /* Display the amount of memory */
298 seq_printf(m
, "Memory\t\t: %d MB\n", memsize
/ (1024 * 1024));
303 * Called very early, device-tree isn't unflattened
305 static int __init
mpc85xx_cds_probe(void)
307 /* We always match for now, eventually we should look at
308 * the flat dev tree to ensure this is the board we are
314 define_machine(mpc85xx_cds
) {
315 .name
= "MPC85xx CDS",
316 .probe
= mpc85xx_cds_probe
,
317 .setup_arch
= mpc85xx_cds_setup_arch
,
318 .init_IRQ
= mpc85xx_cds_pic_init
,
319 .show_cpuinfo
= mpc85xx_cds_show_cpuinfo
,
320 .get_irq
= mpic_get_irq
,
321 .restart
= mpc85xx_restart
,
322 .calibrate_decr
= generic_calibrate_decr
,
323 .progress
= udbg_progress
,