1 /***********************license start***************
2 * Author: Cavium Networks
4 * Contact: support@caviumnetworks.com
5 * This file is part of the OCTEON SDK
7 * Copyright (c) 2003-2008 Cavium Networks
9 * This file is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License, Version 2, as
11 * published by the Free Software Foundation.
13 * This file is distributed in the hope that it will be useful, but
14 * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16 * NONINFRINGEMENT. See the GNU General Public License for more
19 * You should have received a copy of the GNU General Public License
20 * along with this file; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 * or visit http://www.gnu.org/licenses/.
24 * This file may also be available under a different license from Cavium.
25 * Contact Cavium Networks for more information
26 ***********************license end**************************************/
28 #ifndef __CVMX_PCSX_DEFS_H__
29 #define __CVMX_PCSX_DEFS_H__
31 #define CVMX_PCSX_ANX_ADV_REG(offset, block_id) \
32 CVMX_ADD_IO_SEG(0x00011800B0001010ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
33 #define CVMX_PCSX_ANX_EXT_ST_REG(offset, block_id) \
34 CVMX_ADD_IO_SEG(0x00011800B0001028ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
35 #define CVMX_PCSX_ANX_LP_ABIL_REG(offset, block_id) \
36 CVMX_ADD_IO_SEG(0x00011800B0001018ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
37 #define CVMX_PCSX_ANX_RESULTS_REG(offset, block_id) \
38 CVMX_ADD_IO_SEG(0x00011800B0001020ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
39 #define CVMX_PCSX_INTX_EN_REG(offset, block_id) \
40 CVMX_ADD_IO_SEG(0x00011800B0001088ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
41 #define CVMX_PCSX_INTX_REG(offset, block_id) \
42 CVMX_ADD_IO_SEG(0x00011800B0001080ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
43 #define CVMX_PCSX_LINKX_TIMER_COUNT_REG(offset, block_id) \
44 CVMX_ADD_IO_SEG(0x00011800B0001040ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
45 #define CVMX_PCSX_LOG_ANLX_REG(offset, block_id) \
46 CVMX_ADD_IO_SEG(0x00011800B0001090ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
47 #define CVMX_PCSX_MISCX_CTL_REG(offset, block_id) \
48 CVMX_ADD_IO_SEG(0x00011800B0001078ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
49 #define CVMX_PCSX_MRX_CONTROL_REG(offset, block_id) \
50 CVMX_ADD_IO_SEG(0x00011800B0001000ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
51 #define CVMX_PCSX_MRX_STATUS_REG(offset, block_id) \
52 CVMX_ADD_IO_SEG(0x00011800B0001008ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
53 #define CVMX_PCSX_RXX_STATES_REG(offset, block_id) \
54 CVMX_ADD_IO_SEG(0x00011800B0001058ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
55 #define CVMX_PCSX_RXX_SYNC_REG(offset, block_id) \
56 CVMX_ADD_IO_SEG(0x00011800B0001050ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
57 #define CVMX_PCSX_SGMX_AN_ADV_REG(offset, block_id) \
58 CVMX_ADD_IO_SEG(0x00011800B0001068ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
59 #define CVMX_PCSX_SGMX_LP_ADV_REG(offset, block_id) \
60 CVMX_ADD_IO_SEG(0x00011800B0001070ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
61 #define CVMX_PCSX_TXX_STATES_REG(offset, block_id) \
62 CVMX_ADD_IO_SEG(0x00011800B0001060ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
63 #define CVMX_PCSX_TX_RXX_POLARITY_REG(offset, block_id) \
64 CVMX_ADD_IO_SEG(0x00011800B0001048ull + (((offset) & 3) * 1024) + (((block_id) & 1) * 0x8000000ull))
66 union cvmx_pcsx_anx_adv_reg
{
68 struct cvmx_pcsx_anx_adv_reg_s
{
69 uint64_t reserved_16_63
:48;
71 uint64_t reserved_14_14
:1;
73 uint64_t reserved_9_11
:3;
77 uint64_t reserved_0_4
:5;
79 struct cvmx_pcsx_anx_adv_reg_s cn52xx
;
80 struct cvmx_pcsx_anx_adv_reg_s cn52xxp1
;
81 struct cvmx_pcsx_anx_adv_reg_s cn56xx
;
82 struct cvmx_pcsx_anx_adv_reg_s cn56xxp1
;
85 union cvmx_pcsx_anx_ext_st_reg
{
87 struct cvmx_pcsx_anx_ext_st_reg_s
{
88 uint64_t reserved_16_63
:48;
93 uint64_t reserved_0_11
:12;
95 struct cvmx_pcsx_anx_ext_st_reg_s cn52xx
;
96 struct cvmx_pcsx_anx_ext_st_reg_s cn52xxp1
;
97 struct cvmx_pcsx_anx_ext_st_reg_s cn56xx
;
98 struct cvmx_pcsx_anx_ext_st_reg_s cn56xxp1
;
101 union cvmx_pcsx_anx_lp_abil_reg
{
103 struct cvmx_pcsx_anx_lp_abil_reg_s
{
104 uint64_t reserved_16_63
:48;
108 uint64_t reserved_9_11
:3;
112 uint64_t reserved_0_4
:5;
114 struct cvmx_pcsx_anx_lp_abil_reg_s cn52xx
;
115 struct cvmx_pcsx_anx_lp_abil_reg_s cn52xxp1
;
116 struct cvmx_pcsx_anx_lp_abil_reg_s cn56xx
;
117 struct cvmx_pcsx_anx_lp_abil_reg_s cn56xxp1
;
120 union cvmx_pcsx_anx_results_reg
{
122 struct cvmx_pcsx_anx_results_reg_s
{
123 uint64_t reserved_7_63
:57;
130 struct cvmx_pcsx_anx_results_reg_s cn52xx
;
131 struct cvmx_pcsx_anx_results_reg_s cn52xxp1
;
132 struct cvmx_pcsx_anx_results_reg_s cn56xx
;
133 struct cvmx_pcsx_anx_results_reg_s cn56xxp1
;
136 union cvmx_pcsx_intx_en_reg
{
138 struct cvmx_pcsx_intx_en_reg_s
{
139 uint64_t reserved_12_63
:52;
141 uint64_t sync_bad_en
:1;
142 uint64_t an_bad_en
:1;
143 uint64_t rxlock_en
:1;
147 uint64_t txfifo_en
:1;
148 uint64_t txfifu_en
:1;
149 uint64_t an_err_en
:1;
151 uint64_t lnkspd_en
:1;
153 struct cvmx_pcsx_intx_en_reg_s cn52xx
;
154 struct cvmx_pcsx_intx_en_reg_s cn52xxp1
;
155 struct cvmx_pcsx_intx_en_reg_s cn56xx
;
156 struct cvmx_pcsx_intx_en_reg_s cn56xxp1
;
159 union cvmx_pcsx_intx_reg
{
161 struct cvmx_pcsx_intx_reg_s
{
162 uint64_t reserved_12_63
:52;
176 struct cvmx_pcsx_intx_reg_s cn52xx
;
177 struct cvmx_pcsx_intx_reg_s cn52xxp1
;
178 struct cvmx_pcsx_intx_reg_s cn56xx
;
179 struct cvmx_pcsx_intx_reg_s cn56xxp1
;
182 union cvmx_pcsx_linkx_timer_count_reg
{
184 struct cvmx_pcsx_linkx_timer_count_reg_s
{
185 uint64_t reserved_16_63
:48;
188 struct cvmx_pcsx_linkx_timer_count_reg_s cn52xx
;
189 struct cvmx_pcsx_linkx_timer_count_reg_s cn52xxp1
;
190 struct cvmx_pcsx_linkx_timer_count_reg_s cn56xx
;
191 struct cvmx_pcsx_linkx_timer_count_reg_s cn56xxp1
;
194 union cvmx_pcsx_log_anlx_reg
{
196 struct cvmx_pcsx_log_anlx_reg_s
{
197 uint64_t reserved_4_63
:60;
198 uint64_t lafifovfl
:1;
202 struct cvmx_pcsx_log_anlx_reg_s cn52xx
;
203 struct cvmx_pcsx_log_anlx_reg_s cn52xxp1
;
204 struct cvmx_pcsx_log_anlx_reg_s cn56xx
;
205 struct cvmx_pcsx_log_anlx_reg_s cn56xxp1
;
208 union cvmx_pcsx_miscx_ctl_reg
{
210 struct cvmx_pcsx_miscx_ctl_reg_s
{
211 uint64_t reserved_13_63
:51;
220 struct cvmx_pcsx_miscx_ctl_reg_s cn52xx
;
221 struct cvmx_pcsx_miscx_ctl_reg_s cn52xxp1
;
222 struct cvmx_pcsx_miscx_ctl_reg_s cn56xx
;
223 struct cvmx_pcsx_miscx_ctl_reg_s cn56xxp1
;
226 union cvmx_pcsx_mrx_control_reg
{
228 struct cvmx_pcsx_mrx_control_reg_s
{
229 uint64_t reserved_16_63
:48;
235 uint64_t reserved_10_10
:1;
241 uint64_t reserved_0_4
:5;
243 struct cvmx_pcsx_mrx_control_reg_s cn52xx
;
244 struct cvmx_pcsx_mrx_control_reg_s cn52xxp1
;
245 struct cvmx_pcsx_mrx_control_reg_s cn56xx
;
246 struct cvmx_pcsx_mrx_control_reg_s cn56xxp1
;
249 union cvmx_pcsx_mrx_status_reg
{
251 struct cvmx_pcsx_mrx_status_reg_s
{
252 uint64_t reserved_16_63
:48;
261 uint64_t reserved_7_7
:1;
267 uint64_t reserved_1_1
:1;
270 struct cvmx_pcsx_mrx_status_reg_s cn52xx
;
271 struct cvmx_pcsx_mrx_status_reg_s cn52xxp1
;
272 struct cvmx_pcsx_mrx_status_reg_s cn56xx
;
273 struct cvmx_pcsx_mrx_status_reg_s cn56xxp1
;
276 union cvmx_pcsx_rxx_states_reg
{
278 struct cvmx_pcsx_rxx_states_reg_s
{
279 uint64_t reserved_16_63
:48;
287 struct cvmx_pcsx_rxx_states_reg_s cn52xx
;
288 struct cvmx_pcsx_rxx_states_reg_s cn52xxp1
;
289 struct cvmx_pcsx_rxx_states_reg_s cn56xx
;
290 struct cvmx_pcsx_rxx_states_reg_s cn56xxp1
;
293 union cvmx_pcsx_rxx_sync_reg
{
295 struct cvmx_pcsx_rxx_sync_reg_s
{
296 uint64_t reserved_2_63
:62;
300 struct cvmx_pcsx_rxx_sync_reg_s cn52xx
;
301 struct cvmx_pcsx_rxx_sync_reg_s cn52xxp1
;
302 struct cvmx_pcsx_rxx_sync_reg_s cn56xx
;
303 struct cvmx_pcsx_rxx_sync_reg_s cn56xxp1
;
306 union cvmx_pcsx_sgmx_an_adv_reg
{
308 struct cvmx_pcsx_sgmx_an_adv_reg_s
{
309 uint64_t reserved_16_63
:48;
312 uint64_t reserved_13_13
:1;
315 uint64_t reserved_1_9
:9;
318 struct cvmx_pcsx_sgmx_an_adv_reg_s cn52xx
;
319 struct cvmx_pcsx_sgmx_an_adv_reg_s cn52xxp1
;
320 struct cvmx_pcsx_sgmx_an_adv_reg_s cn56xx
;
321 struct cvmx_pcsx_sgmx_an_adv_reg_s cn56xxp1
;
324 union cvmx_pcsx_sgmx_lp_adv_reg
{
326 struct cvmx_pcsx_sgmx_lp_adv_reg_s
{
327 uint64_t reserved_16_63
:48;
329 uint64_t reserved_13_14
:2;
332 uint64_t reserved_1_9
:9;
335 struct cvmx_pcsx_sgmx_lp_adv_reg_s cn52xx
;
336 struct cvmx_pcsx_sgmx_lp_adv_reg_s cn52xxp1
;
337 struct cvmx_pcsx_sgmx_lp_adv_reg_s cn56xx
;
338 struct cvmx_pcsx_sgmx_lp_adv_reg_s cn56xxp1
;
341 union cvmx_pcsx_txx_states_reg
{
343 struct cvmx_pcsx_txx_states_reg_s
{
344 uint64_t reserved_7_63
:57;
349 struct cvmx_pcsx_txx_states_reg_s cn52xx
;
350 struct cvmx_pcsx_txx_states_reg_s cn52xxp1
;
351 struct cvmx_pcsx_txx_states_reg_s cn56xx
;
352 struct cvmx_pcsx_txx_states_reg_s cn56xxp1
;
355 union cvmx_pcsx_tx_rxx_polarity_reg
{
357 struct cvmx_pcsx_tx_rxx_polarity_reg_s
{
358 uint64_t reserved_4_63
:60;
364 struct cvmx_pcsx_tx_rxx_polarity_reg_s cn52xx
;
365 struct cvmx_pcsx_tx_rxx_polarity_reg_s cn52xxp1
;
366 struct cvmx_pcsx_tx_rxx_polarity_reg_s cn56xx
;
367 struct cvmx_pcsx_tx_rxx_polarity_reg_s cn56xxp1
;