agp: balance ioremap checks
[usb.git] / drivers / char / agp / amd-k7-agp.c
blobf60bca70d1fba99f91cb6573b93d56bd3bea120c
1 /*
2 * AMD K7 AGPGART routines.
3 */
5 #include <linux/module.h>
6 #include <linux/pci.h>
7 #include <linux/init.h>
8 #include <linux/agp_backend.h>
9 #include <linux/gfp.h>
10 #include <linux/page-flags.h>
11 #include <linux/mm.h>
12 #include "agp.h"
14 #define AMD_MMBASE 0x14
15 #define AMD_APSIZE 0xac
16 #define AMD_MODECNTL 0xb0
17 #define AMD_MODECNTL2 0xb2
18 #define AMD_GARTENABLE 0x02 /* In mmio region (16-bit register) */
19 #define AMD_ATTBASE 0x04 /* In mmio region (32-bit register) */
20 #define AMD_TLBFLUSH 0x0c /* In mmio region (32-bit register) */
21 #define AMD_CACHEENTRY 0x10 /* In mmio region (32-bit register) */
23 static struct pci_device_id agp_amdk7_pci_table[];
25 struct amd_page_map {
26 unsigned long *real;
27 unsigned long __iomem *remapped;
30 static struct _amd_irongate_private {
31 volatile u8 __iomem *registers;
32 struct amd_page_map **gatt_pages;
33 int num_tables;
34 } amd_irongate_private;
36 static int amd_create_page_map(struct amd_page_map *page_map)
38 int i;
40 page_map->real = (unsigned long *) __get_free_page(GFP_KERNEL);
41 if (page_map->real == NULL)
42 return -ENOMEM;
44 SetPageReserved(virt_to_page(page_map->real));
45 global_cache_flush();
46 page_map->remapped = ioremap_nocache(virt_to_gart(page_map->real),
47 PAGE_SIZE);
48 if (page_map->remapped == NULL) {
49 ClearPageReserved(virt_to_page(page_map->real));
50 free_page((unsigned long) page_map->real);
51 page_map->real = NULL;
52 return -ENOMEM;
54 global_cache_flush();
56 for (i = 0; i < PAGE_SIZE / sizeof(unsigned long); i++) {
57 writel(agp_bridge->scratch_page, page_map->remapped+i);
58 readl(page_map->remapped+i); /* PCI Posting. */
61 return 0;
64 static void amd_free_page_map(struct amd_page_map *page_map)
66 iounmap(page_map->remapped);
67 ClearPageReserved(virt_to_page(page_map->real));
68 free_page((unsigned long) page_map->real);
71 static void amd_free_gatt_pages(void)
73 int i;
74 struct amd_page_map **tables;
75 struct amd_page_map *entry;
77 tables = amd_irongate_private.gatt_pages;
78 for (i = 0; i < amd_irongate_private.num_tables; i++) {
79 entry = tables[i];
80 if (entry != NULL) {
81 if (entry->real != NULL)
82 amd_free_page_map(entry);
83 kfree(entry);
86 kfree(tables);
87 amd_irongate_private.gatt_pages = NULL;
90 static int amd_create_gatt_pages(int nr_tables)
92 struct amd_page_map **tables;
93 struct amd_page_map *entry;
94 int retval = 0;
95 int i;
97 tables = kzalloc((nr_tables + 1) * sizeof(struct amd_page_map *),GFP_KERNEL);
98 if (tables == NULL)
99 return -ENOMEM;
101 for (i = 0; i < nr_tables; i++) {
102 entry = kzalloc(sizeof(struct amd_page_map), GFP_KERNEL);
103 if (entry == NULL) {
104 while (i > 0) {
105 kfree(tables[i-1]);
106 i--;
108 kfree(tables);
109 retval = -ENOMEM;
110 break;
112 tables[i] = entry;
113 retval = amd_create_page_map(entry);
114 if (retval != 0)
115 break;
117 amd_irongate_private.num_tables = nr_tables;
118 amd_irongate_private.gatt_pages = tables;
120 if (retval != 0)
121 amd_free_gatt_pages();
123 return retval;
126 /* Since we don't need contiguous memory we just try
127 * to get the gatt table once
130 #define GET_PAGE_DIR_OFF(addr) (addr >> 22)
131 #define GET_PAGE_DIR_IDX(addr) (GET_PAGE_DIR_OFF(addr) - \
132 GET_PAGE_DIR_OFF(agp_bridge->gart_bus_addr))
133 #define GET_GATT_OFF(addr) ((addr & 0x003ff000) >> 12)
134 #define GET_GATT(addr) (amd_irongate_private.gatt_pages[\
135 GET_PAGE_DIR_IDX(addr)]->remapped)
137 static int amd_create_gatt_table(struct agp_bridge_data *bridge)
139 struct aper_size_info_lvl2 *value;
140 struct amd_page_map page_dir;
141 unsigned long addr;
142 int retval;
143 u32 temp;
144 int i;
146 value = A_SIZE_LVL2(agp_bridge->current_size);
147 retval = amd_create_page_map(&page_dir);
148 if (retval != 0)
149 return retval;
151 retval = amd_create_gatt_pages(value->num_entries / 1024);
152 if (retval != 0) {
153 amd_free_page_map(&page_dir);
154 return retval;
157 agp_bridge->gatt_table_real = (u32 *)page_dir.real;
158 agp_bridge->gatt_table = (u32 __iomem *)page_dir.remapped;
159 agp_bridge->gatt_bus_addr = virt_to_gart(page_dir.real);
161 /* Get the address for the gart region.
162 * This is a bus address even on the alpha, b/c its
163 * used to program the agp master not the cpu
166 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
167 addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
168 agp_bridge->gart_bus_addr = addr;
170 /* Calculate the agp offset */
171 for (i = 0; i < value->num_entries / 1024; i++, addr += 0x00400000) {
172 writel(virt_to_gart(amd_irongate_private.gatt_pages[i]->real) | 1,
173 page_dir.remapped+GET_PAGE_DIR_OFF(addr));
174 readl(page_dir.remapped+GET_PAGE_DIR_OFF(addr)); /* PCI Posting. */
177 return 0;
180 static int amd_free_gatt_table(struct agp_bridge_data *bridge)
182 struct amd_page_map page_dir;
184 page_dir.real = (unsigned long *)agp_bridge->gatt_table_real;
185 page_dir.remapped = (unsigned long __iomem *)agp_bridge->gatt_table;
187 amd_free_gatt_pages();
188 amd_free_page_map(&page_dir);
189 return 0;
192 static int amd_irongate_fetch_size(void)
194 int i;
195 u32 temp;
196 struct aper_size_info_lvl2 *values;
198 pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
199 temp = (temp & 0x0000000e);
200 values = A_SIZE_LVL2(agp_bridge->driver->aperture_sizes);
201 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
202 if (temp == values[i].size_value) {
203 agp_bridge->previous_size =
204 agp_bridge->current_size = (void *) (values + i);
206 agp_bridge->aperture_size_idx = i;
207 return values[i].size;
211 return 0;
214 static int amd_irongate_configure(void)
216 struct aper_size_info_lvl2 *current_size;
217 u32 temp;
218 u16 enable_reg;
220 current_size = A_SIZE_LVL2(agp_bridge->current_size);
222 /* Get the memory mapped registers */
223 pci_read_config_dword(agp_bridge->dev, AMD_MMBASE, &temp);
224 temp = (temp & PCI_BASE_ADDRESS_MEM_MASK);
225 amd_irongate_private.registers = (volatile u8 __iomem *) ioremap(temp, 4096);
226 if (!amd_irongate_private.registers)
227 return -ENOMEM;
229 /* Write out the address of the gatt table */
230 writel(agp_bridge->gatt_bus_addr, amd_irongate_private.registers+AMD_ATTBASE);
231 readl(amd_irongate_private.registers+AMD_ATTBASE); /* PCI Posting. */
233 /* Write the Sync register */
234 pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL, 0x80);
236 /* Set indexing mode */
237 pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL2, 0x00);
239 /* Write the enable register */
240 enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
241 enable_reg = (enable_reg | 0x0004);
242 writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
243 readw(amd_irongate_private.registers+AMD_GARTENABLE); /* PCI Posting. */
245 /* Write out the size register */
246 pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
247 temp = (((temp & ~(0x0000000e)) | current_size->size_value) | 1);
248 pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
250 /* Flush the tlb */
251 writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
252 readl(amd_irongate_private.registers+AMD_TLBFLUSH); /* PCI Posting.*/
253 return 0;
256 static void amd_irongate_cleanup(void)
258 struct aper_size_info_lvl2 *previous_size;
259 u32 temp;
260 u16 enable_reg;
262 previous_size = A_SIZE_LVL2(agp_bridge->previous_size);
264 enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
265 enable_reg = (enable_reg & ~(0x0004));
266 writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
267 readw(amd_irongate_private.registers+AMD_GARTENABLE); /* PCI Posting. */
269 /* Write back the previous size and disable gart translation */
270 pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
271 temp = ((temp & ~(0x0000000f)) | previous_size->size_value);
272 pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
273 iounmap((void __iomem *) amd_irongate_private.registers);
277 * This routine could be implemented by taking the addresses
278 * written to the GATT, and flushing them individually. However
279 * currently it just flushes the whole table. Which is probably
280 * more efficent, since agp_memory blocks can be a large number of
281 * entries.
284 static void amd_irongate_tlbflush(struct agp_memory *temp)
286 writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
287 readl(amd_irongate_private.registers+AMD_TLBFLUSH); /* PCI Posting. */
290 static int amd_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
292 int i, j, num_entries;
293 unsigned long __iomem *cur_gatt;
294 unsigned long addr;
296 num_entries = A_SIZE_LVL2(agp_bridge->current_size)->num_entries;
298 if (type != 0 || mem->type != 0)
299 return -EINVAL;
301 if ((pg_start + mem->page_count) > num_entries)
302 return -EINVAL;
304 j = pg_start;
305 while (j < (pg_start + mem->page_count)) {
306 addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
307 cur_gatt = GET_GATT(addr);
308 if (!PGE_EMPTY(agp_bridge, readl(cur_gatt+GET_GATT_OFF(addr))))
309 return -EBUSY;
310 j++;
313 if (mem->is_flushed == FALSE) {
314 global_cache_flush();
315 mem->is_flushed = TRUE;
318 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
319 addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
320 cur_gatt = GET_GATT(addr);
321 writel(agp_generic_mask_memory(agp_bridge,
322 mem->memory[i], mem->type), cur_gatt+GET_GATT_OFF(addr));
323 readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
325 amd_irongate_tlbflush(mem);
326 return 0;
329 static int amd_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
331 int i;
332 unsigned long __iomem *cur_gatt;
333 unsigned long addr;
335 if (type != 0 || mem->type != 0)
336 return -EINVAL;
338 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
339 addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
340 cur_gatt = GET_GATT(addr);
341 writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
342 readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
345 amd_irongate_tlbflush(mem);
346 return 0;
349 static const struct aper_size_info_lvl2 amd_irongate_sizes[7] =
351 {2048, 524288, 0x0000000c},
352 {1024, 262144, 0x0000000a},
353 {512, 131072, 0x00000008},
354 {256, 65536, 0x00000006},
355 {128, 32768, 0x00000004},
356 {64, 16384, 0x00000002},
357 {32, 8192, 0x00000000}
360 static const struct gatt_mask amd_irongate_masks[] =
362 {.mask = 1, .type = 0}
365 static const struct agp_bridge_driver amd_irongate_driver = {
366 .owner = THIS_MODULE,
367 .aperture_sizes = amd_irongate_sizes,
368 .size_type = LVL2_APER_SIZE,
369 .num_aperture_sizes = 7,
370 .configure = amd_irongate_configure,
371 .fetch_size = amd_irongate_fetch_size,
372 .cleanup = amd_irongate_cleanup,
373 .tlb_flush = amd_irongate_tlbflush,
374 .mask_memory = agp_generic_mask_memory,
375 .masks = amd_irongate_masks,
376 .agp_enable = agp_generic_enable,
377 .cache_flush = global_cache_flush,
378 .create_gatt_table = amd_create_gatt_table,
379 .free_gatt_table = amd_free_gatt_table,
380 .insert_memory = amd_insert_memory,
381 .remove_memory = amd_remove_memory,
382 .alloc_by_type = agp_generic_alloc_by_type,
383 .free_by_type = agp_generic_free_by_type,
384 .agp_alloc_page = agp_generic_alloc_page,
385 .agp_destroy_page = agp_generic_destroy_page,
386 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
389 static struct agp_device_ids amd_agp_device_ids[] __devinitdata =
392 .device_id = PCI_DEVICE_ID_AMD_FE_GATE_7006,
393 .chipset_name = "Irongate",
396 .device_id = PCI_DEVICE_ID_AMD_FE_GATE_700E,
397 .chipset_name = "761",
400 .device_id = PCI_DEVICE_ID_AMD_FE_GATE_700C,
401 .chipset_name = "760MP",
403 { }, /* dummy final entry, always present */
406 static int __devinit agp_amdk7_probe(struct pci_dev *pdev,
407 const struct pci_device_id *ent)
409 struct agp_bridge_data *bridge;
410 u8 cap_ptr;
411 int j;
413 cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
414 if (!cap_ptr)
415 return -ENODEV;
417 j = ent - agp_amdk7_pci_table;
418 printk(KERN_INFO PFX "Detected AMD %s chipset\n",
419 amd_agp_device_ids[j].chipset_name);
421 bridge = agp_alloc_bridge();
422 if (!bridge)
423 return -ENOMEM;
425 bridge->driver = &amd_irongate_driver;
426 bridge->dev_private_data = &amd_irongate_private,
427 bridge->dev = pdev;
428 bridge->capndx = cap_ptr;
430 /* 751 Errata (22564_B-1.PDF)
431 erratum 20: strobe glitch with Nvidia NV10 GeForce cards.
432 system controller may experience noise due to strong drive strengths
434 if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_7006) {
435 u8 cap_ptr=0;
436 struct pci_dev *gfxcard=NULL;
437 while (!cap_ptr) {
438 gfxcard = pci_get_class(PCI_CLASS_DISPLAY_VGA<<8, gfxcard);
439 if (!gfxcard) {
440 printk (KERN_INFO PFX "Couldn't find an AGP VGA controller.\n");
441 return -ENODEV;
443 cap_ptr = pci_find_capability(gfxcard, PCI_CAP_ID_AGP);
444 if (!cap_ptr) {
445 pci_dev_put(gfxcard);
446 continue;
450 /* With so many variants of NVidia cards, it's simpler just
451 to blacklist them all, and then whitelist them as needed
452 (if necessary at all). */
453 if (gfxcard->vendor == PCI_VENDOR_ID_NVIDIA) {
454 agp_bridge->flags |= AGP_ERRATA_1X;
455 printk (KERN_INFO PFX "AMD 751 chipset with NVidia GeForce detected. Forcing to 1X due to errata.\n");
457 pci_dev_put(gfxcard);
460 /* 761 Errata (23613_F.pdf)
461 * Revisions B0/B1 were a disaster.
462 * erratum 44: SYSCLK/AGPCLK skew causes 2X failures -- Force mode to 1X
463 * erratum 45: Timing problem prevents fast writes -- Disable fast write.
464 * erratum 46: Setup violation on AGP SBA pins - Disable side band addressing.
465 * With this lot disabled, we should prevent lockups. */
466 if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_700E) {
467 if (pdev->revision == 0x10 || pdev->revision == 0x11) {
468 agp_bridge->flags = AGP_ERRATA_FASTWRITES;
469 agp_bridge->flags |= AGP_ERRATA_SBA;
470 agp_bridge->flags |= AGP_ERRATA_1X;
471 printk (KERN_INFO PFX "AMD 761 chipset with errata detected - disabling AGP fast writes & SBA and forcing to 1X.\n");
475 /* Fill in the mode register */
476 pci_read_config_dword(pdev,
477 bridge->capndx+PCI_AGP_STATUS,
478 &bridge->mode);
480 pci_set_drvdata(pdev, bridge);
481 return agp_add_bridge(bridge);
484 static void __devexit agp_amdk7_remove(struct pci_dev *pdev)
486 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
488 agp_remove_bridge(bridge);
489 agp_put_bridge(bridge);
492 /* must be the same order as name table above */
493 static struct pci_device_id agp_amdk7_pci_table[] = {
495 .class = (PCI_CLASS_BRIDGE_HOST << 8),
496 .class_mask = ~0,
497 .vendor = PCI_VENDOR_ID_AMD,
498 .device = PCI_DEVICE_ID_AMD_FE_GATE_7006,
499 .subvendor = PCI_ANY_ID,
500 .subdevice = PCI_ANY_ID,
503 .class = (PCI_CLASS_BRIDGE_HOST << 8),
504 .class_mask = ~0,
505 .vendor = PCI_VENDOR_ID_AMD,
506 .device = PCI_DEVICE_ID_AMD_FE_GATE_700E,
507 .subvendor = PCI_ANY_ID,
508 .subdevice = PCI_ANY_ID,
511 .class = (PCI_CLASS_BRIDGE_HOST << 8),
512 .class_mask = ~0,
513 .vendor = PCI_VENDOR_ID_AMD,
514 .device = PCI_DEVICE_ID_AMD_FE_GATE_700C,
515 .subvendor = PCI_ANY_ID,
516 .subdevice = PCI_ANY_ID,
521 MODULE_DEVICE_TABLE(pci, agp_amdk7_pci_table);
523 static struct pci_driver agp_amdk7_pci_driver = {
524 .name = "agpgart-amdk7",
525 .id_table = agp_amdk7_pci_table,
526 .probe = agp_amdk7_probe,
527 .remove = agp_amdk7_remove,
530 static int __init agp_amdk7_init(void)
532 if (agp_off)
533 return -EINVAL;
534 return pci_register_driver(&agp_amdk7_pci_driver);
537 static void __exit agp_amdk7_cleanup(void)
539 pci_unregister_driver(&agp_amdk7_pci_driver);
542 module_init(agp_amdk7_init);
543 module_exit(agp_amdk7_cleanup);
545 MODULE_LICENSE("GPL and additional rights");