Working nand, mtdparts and proper machine ID (1999)
[u-boot-openmoko/mini2440.git] / include / configs / TQM823L.h
blob100be7cab1f1cfe7717239050cf0c9b3319e9e51
1 /*
2 * (C) Copyright 2000-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
6 * project.
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
25 * board/config.h - configuration options, board specific
28 #ifndef __CONFIG_H
29 #define __CONFIG_H
32 * High Level Configuration Options
33 * (easy to change)
36 #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
37 #define CONFIG_TQM823L 1 /* ...on a TQM8xxL module */
39 #ifdef CONFIG_LCD /* with LCD controller ? */
40 #define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
41 #endif
43 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
44 #undef CONFIG_8xx_CONS_SMC2
45 #undef CONFIG_8xx_CONS_NONE
46 #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
48 #define CONFIG_BOOTCOUNT_LIMIT
50 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
52 #define CONFIG_BOARD_TYPES 1 /* support board types */
54 #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
56 #undef CONFIG_BOOTARGS
58 #define CONFIG_EXTRA_ENV_SETTINGS \
59 "netdev=eth0\0" \
60 "nfsargs=setenv bootargs root=/dev/nfs rw " \
61 "nfsroot=${serverip}:${rootpath}\0" \
62 "ramargs=setenv bootargs root=/dev/ram rw\0" \
63 "addip=setenv bootargs ${bootargs} " \
64 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
65 ":${hostname}:${netdev}:off panic=1\0" \
66 "flash_nfs=run nfsargs addip;" \
67 "bootm ${kernel_addr}\0" \
68 "flash_self=run ramargs addip;" \
69 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
70 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
71 "rootpath=/opt/eldk/ppc_8xx\0" \
72 "bootfile=/tftpboot/TQM823L/uImage\0" \
73 "fdt_addr=40040000\0" \
74 "kernel_addr=40060000\0" \
75 "ramdisk_addr=40200000\0" \
77 #define CONFIG_BOOTCOMMAND "run flash_self"
79 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
80 #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
82 #undef CONFIG_WATCHDOG /* watchdog disabled */
84 #if defined(CONFIG_LCD)
85 # undef CONFIG_STATUS_LED /* disturbs display */
86 #else
87 # define CONFIG_STATUS_LED 1 /* Status LED enabled */
88 #endif /* CONFIG_LCD */
90 #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
93 * BOOTP options
95 #define CONFIG_BOOTP_SUBNETMASK
96 #define CONFIG_BOOTP_GATEWAY
97 #define CONFIG_BOOTP_HOSTNAME
98 #define CONFIG_BOOTP_BOOTPATH
99 #define CONFIG_BOOTP_BOOTFILESIZE
102 #define CONFIG_MAC_PARTITION
103 #define CONFIG_DOS_PARTITION
105 #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
109 * Command line configuration.
111 #include <config_cmd_default.h>
113 #define CONFIG_CMD_ASKENV
114 #define CONFIG_CMD_DATE
115 #define CONFIG_CMD_DHCP
116 #define CONFIG_CMD_IDE
117 #define CONFIG_CMD_NFS
118 #define CONFIG_CMD_SNTP
120 #ifdef CONFIG_SPLASH_SCREEN
121 #define CONFIG_CMD_BMP
122 #endif
126 * Miscellaneous configurable options
128 #define CFG_LONGHELP /* undef to save memory */
129 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
131 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
132 #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
133 #ifdef CFG_HUSH_PARSER
134 #define CFG_PROMPT_HUSH_PS2 "> "
135 #endif
137 #if defined(CONFIG_CMD_KGDB)
138 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
139 #else
140 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
141 #endif
142 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
143 #define CFG_MAXARGS 16 /* max number of command args */
144 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
146 #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
147 #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
149 #define CFG_LOAD_ADDR 0x100000 /* default load address */
151 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
153 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
156 * Low Level Configuration Settings
157 * (address mappings, register initial values, etc.)
158 * You should know what you are doing if you make changes here.
160 /*-----------------------------------------------------------------------
161 * Internal Memory Mapped Register
163 #define CFG_IMMR 0xFFF00000
165 /*-----------------------------------------------------------------------
166 * Definitions for initial stack pointer and data area (in DPRAM)
168 #define CFG_INIT_RAM_ADDR CFG_IMMR
169 #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
170 #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
171 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
172 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
174 /*-----------------------------------------------------------------------
175 * Start addresses for the final memory configuration
176 * (Set up by the startup code)
177 * Please note that CFG_SDRAM_BASE _must_ start at 0
179 #define CFG_SDRAM_BASE 0x00000000
180 #define CFG_FLASH_BASE 0x40000000
181 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
182 #define CFG_MONITOR_BASE CFG_FLASH_BASE
183 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
186 * For booting Linux, the board info and command line data
187 * have to be in the first 8 MB of memory, since this is
188 * the maximum mapped by the Linux kernel during initialization.
190 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
192 /*-----------------------------------------------------------------------
193 * FLASH organization
196 /* use CFI flash driver */
197 #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
198 #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
199 #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
200 #define CFG_FLASH_EMPTY_INFO
201 #define CFG_FLASH_USE_BUFFER_WRITE 1
202 #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
203 #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
205 #define CFG_ENV_IS_IN_FLASH 1
206 #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
207 #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
209 /* Address and size of Redundant Environment Sector */
210 #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
211 #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
213 #define CFG_USE_PPCENV /* Environment embedded in sect .ppcenv */
215 /*-----------------------------------------------------------------------
216 * Hardware Information Block
218 #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
219 #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
220 #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
222 /*-----------------------------------------------------------------------
223 * Cache Configuration
225 #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
226 #if defined(CONFIG_CMD_KGDB)
227 #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
228 #endif
230 /*-----------------------------------------------------------------------
231 * SYPCR - System Protection Control 11-9
232 * SYPCR can only be written once after reset!
233 *-----------------------------------------------------------------------
234 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
236 #if defined(CONFIG_WATCHDOG)
237 #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
238 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
239 #else
240 #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
241 #endif
243 /*-----------------------------------------------------------------------
244 * SIUMCR - SIU Module Configuration 11-6
245 *-----------------------------------------------------------------------
246 * PCMCIA config., multi-function pin tri-state
248 #ifndef CONFIG_CAN_DRIVER
249 #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
250 #else /* we must activate GPL5 in the SIUMCR for CAN */
251 #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
252 #endif /* CONFIG_CAN_DRIVER */
254 /*-----------------------------------------------------------------------
255 * TBSCR - Time Base Status and Control 11-26
256 *-----------------------------------------------------------------------
257 * Clear Reference Interrupt Status, Timebase freezing enabled
259 #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
261 /*-----------------------------------------------------------------------
262 * RTCSC - Real-Time Clock Status and Control Register 11-27
263 *-----------------------------------------------------------------------
265 #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
267 /*-----------------------------------------------------------------------
268 * PISCR - Periodic Interrupt Status and Control 11-31
269 *-----------------------------------------------------------------------
270 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
272 #define CFG_PISCR (PISCR_PS | PISCR_PITF)
274 /*-----------------------------------------------------------------------
275 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
276 *-----------------------------------------------------------------------
277 * Reset PLL lock status sticky bit, timer expired status bit and timer
278 * interrupt status bit
280 #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
282 /*-----------------------------------------------------------------------
283 * SCCR - System Clock and reset Control Register 15-27
284 *-----------------------------------------------------------------------
285 * Set clock output, timebase and RTC source and divider,
286 * power management and some other internal clocks
288 #define SCCR_MASK SCCR_EBDF11
289 #define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
290 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
291 SCCR_DFALCD00)
293 /*-----------------------------------------------------------------------
294 * PCMCIA stuff
295 *-----------------------------------------------------------------------
298 #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
299 #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
300 #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
301 #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
302 #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
303 #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
304 #define CFG_PCMCIA_IO_ADDR (0xEC000000)
305 #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
307 /*-----------------------------------------------------------------------
308 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
309 *-----------------------------------------------------------------------
312 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
314 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
315 #undef CONFIG_IDE_LED /* LED for ide not supported */
316 #undef CONFIG_IDE_RESET /* reset for ide not supported */
318 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
319 #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
321 #define CFG_ATA_IDE0_OFFSET 0x0000
323 #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
325 /* Offset for data I/O */
326 #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
328 /* Offset for normal register accesses */
329 #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
331 /* Offset for alternate registers */
332 #define CFG_ATA_ALT_OFFSET 0x0100
334 /*-----------------------------------------------------------------------
336 *-----------------------------------------------------------------------
339 #define CFG_DER 0
342 * Init Memory Controller:
344 * BR0/1 and OR0/1 (FLASH)
347 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
348 #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
350 /* used to re-map FLASH both when starting from SRAM or FLASH:
351 * restrict access enough to keep SRAM working (if any)
352 * but not too much to meddle with FLASH accesses
354 #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
355 #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
358 * FLASH timing:
360 #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
361 OR_SCY_3_CLK | OR_EHTR | OR_BI)
363 #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
364 #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
365 #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
367 #define CFG_OR1_REMAP CFG_OR0_REMAP
368 #define CFG_OR1_PRELIM CFG_OR0_PRELIM
369 #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
372 * BR2/3 and OR2/3 (SDRAM)
375 #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
376 #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
377 #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
379 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
380 #define CFG_OR_TIMING_SDRAM 0x00000A00
382 #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
383 #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
385 #ifndef CONFIG_CAN_DRIVER
386 #define CFG_OR3_PRELIM CFG_OR2_PRELIM
387 #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
388 #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
389 #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
390 #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
391 #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
392 #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
393 BR_PS_8 | BR_MS_UPMB | BR_V )
394 #endif /* CONFIG_CAN_DRIVER */
397 * Memory Periodic Timer Prescaler
399 * The Divider for PTA (refresh timer) configuration is based on an
400 * example SDRAM configuration (64 MBit, one bank). The adjustment to
401 * the number of chip selects (NCS) and the actually needed refresh
402 * rate is done by setting MPTPR.
404 * PTA is calculated from
405 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
407 * gclk CPU clock (not bus clock!)
408 * Trefresh Refresh cycle * 4 (four word bursts used)
410 * 4096 Rows from SDRAM example configuration
411 * 1000 factor s -> ms
412 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
413 * 4 Number of refresh cycles per period
414 * 64 Refresh cycle in ms per number of rows
415 * --------------------------------------------
416 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
418 * 50 MHz => 50.000.000 / Divider = 98
419 * 66 Mhz => 66.000.000 / Divider = 129
420 * 80 Mhz => 80.000.000 / Divider = 156
423 #define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
424 #define CFG_MAMR_PTA 98
427 * For 16 MBit, refresh rates could be 31.3 us
428 * (= 64 ms / 2K = 125 / quad bursts).
429 * For a simpler initialization, 15.6 us is used instead.
431 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
432 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
434 #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
435 #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
437 /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
438 #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
439 #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
442 * MAMR settings for SDRAM
445 /* 8 column SDRAM */
446 #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
447 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
448 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
449 /* 9 column SDRAM */
450 #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
451 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
452 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
456 * Internal Definitions
458 * Boot Flags
460 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
461 #define BOOTFLAG_WARM 0x02 /* Software reboot */
463 #endif /* __CONFIG_H */