GUI: Fix Tomato RAF theme for all builds. Compilation typo.
[tomato.git] / release / src-rt-6.x.4708 / linux / linux-2.6.36 / arch / arm / mach-ixp2000 / ixdp2x01.c
blob4ae8760f652f43a5f556d9c9d9c4d7ec7356e58d
1 /*
2 * arch/arm/mach-ixp2000/ixdp2x01.c
4 * Code common to Intel IXDP2401 and IXDP2801 platforms
6 * Original Author: Andrzej Mialkowski <andrzej.mialkowski@intel.com>
7 * Maintainer: Deepak Saxena <dsaxena@plexity.net>
9 * Copyright (C) 2002-2003 Intel Corp.
10 * Copyright (C) 2003-2004 MontaVista Software, Inc.
12 * This program is free software; you can redistribute it and/or modify it
13 * under the terms of the GNU General Public License as published by the
14 * Free Software Foundation; either version 2 of the License, or (at your
15 * option) any later version.
18 #include <linux/kernel.h>
19 #include <linux/init.h>
20 #include <linux/mm.h>
21 #include <linux/sched.h>
22 #include <linux/interrupt.h>
23 #include <linux/bitops.h>
24 #include <linux/pci.h>
25 #include <linux/ioport.h>
26 #include <linux/delay.h>
27 #include <linux/serial.h>
28 #include <linux/tty.h>
29 #include <linux/serial_core.h>
30 #include <linux/platform_device.h>
31 #include <linux/serial_8250.h>
32 #include <linux/io.h>
34 #include <asm/irq.h>
35 #include <asm/pgtable.h>
36 #include <asm/page.h>
37 #include <asm/system.h>
38 #include <mach/hardware.h>
39 #include <asm/mach-types.h>
41 #include <asm/mach/pci.h>
42 #include <asm/mach/map.h>
43 #include <asm/mach/irq.h>
44 #include <asm/mach/time.h>
45 #include <asm/mach/arch.h>
46 #include <asm/mach/flash.h>
48 /*************************************************************************
49 * IXDP2x01 IRQ Handling
50 *************************************************************************/
51 static void ixdp2x01_irq_mask(unsigned int irq)
53 ixp2000_reg_wrb(IXDP2X01_INT_MASK_SET_REG,
54 IXP2000_BOARD_IRQ_MASK(irq));
57 static void ixdp2x01_irq_unmask(unsigned int irq)
59 ixp2000_reg_write(IXDP2X01_INT_MASK_CLR_REG,
60 IXP2000_BOARD_IRQ_MASK(irq));
63 static u32 valid_irq_mask;
65 static void ixdp2x01_irq_handler(unsigned int irq, struct irq_desc *desc)
67 u32 ex_interrupt;
68 int i;
70 desc->chip->mask(irq);
72 ex_interrupt = *IXDP2X01_INT_STAT_REG & valid_irq_mask;
74 if (!ex_interrupt) {
75 printk(KERN_ERR "Spurious IXDP2X01 CPLD interrupt!\n");
76 return;
79 for (i = 0; i < IXP2000_BOARD_IRQS; i++) {
80 if (ex_interrupt & (1 << i)) {
81 int cpld_irq = IXP2000_BOARD_IRQ(0) + i;
82 generic_handle_irq(cpld_irq);
86 desc->chip->unmask(irq);
89 static struct irq_chip ixdp2x01_irq_chip = {
90 .mask = ixdp2x01_irq_mask,
91 .ack = ixdp2x01_irq_mask,
92 .unmask = ixdp2x01_irq_unmask
96 * We only do anything if we are the master NPU on the board.
97 * The slave NPU only has the ethernet chip going directly to
98 * the PCIB interrupt input.
100 void __init ixdp2x01_init_irq(void)
102 int irq = 0;
104 /* initialize chip specific interrupts */
105 ixp2000_init_irq();
107 if (machine_is_ixdp2401())
108 valid_irq_mask = IXDP2401_VALID_IRQ_MASK;
109 else
110 valid_irq_mask = IXDP2801_VALID_IRQ_MASK;
112 /* Mask all interrupts from CPLD, disable simulation */
113 ixp2000_reg_write(IXDP2X01_INT_MASK_SET_REG, 0xffffffff);
114 ixp2000_reg_wrb(IXDP2X01_INT_SIM_REG, 0);
116 for (irq = NR_IXP2000_IRQS; irq < NR_IXDP2X01_IRQS; irq++) {
117 if (irq & valid_irq_mask) {
118 set_irq_chip(irq, &ixdp2x01_irq_chip);
119 set_irq_handler(irq, handle_level_irq);
120 set_irq_flags(irq, IRQF_VALID);
121 } else {
122 set_irq_flags(irq, 0);
126 /* Hook into PCI interrupts */
127 set_irq_chained_handler(IRQ_IXP2000_PCIB, ixdp2x01_irq_handler);
131 /*************************************************************************
132 * IXDP2x01 memory map
133 *************************************************************************/
134 static struct map_desc ixdp2x01_io_desc __initdata = {
135 .virtual = IXDP2X01_VIRT_CPLD_BASE,
136 .pfn = __phys_to_pfn(IXDP2X01_PHYS_CPLD_BASE),
137 .length = IXDP2X01_CPLD_REGION_SIZE,
138 .type = MT_DEVICE
141 static void __init ixdp2x01_map_io(void)
143 ixp2000_map_io();
144 iotable_init(&ixdp2x01_io_desc, 1);
148 /*************************************************************************
149 * IXDP2x01 serial ports
150 *************************************************************************/
151 static struct plat_serial8250_port ixdp2x01_serial_port1[] = {
153 .mapbase = (unsigned long)IXDP2X01_UART1_PHYS_BASE,
154 .membase = (char *)IXDP2X01_UART1_VIRT_BASE,
155 .irq = IRQ_IXDP2X01_UART1,
156 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
157 .iotype = UPIO_MEM32,
158 .regshift = 2,
159 .uartclk = IXDP2X01_UART_CLK,
164 static struct resource ixdp2x01_uart_resource1 = {
165 .start = IXDP2X01_UART1_PHYS_BASE,
166 .end = IXDP2X01_UART1_PHYS_BASE + 0xffff,
167 .flags = IORESOURCE_MEM,
170 static struct platform_device ixdp2x01_serial_device1 = {
171 .name = "serial8250",
172 .id = PLAT8250_DEV_PLATFORM1,
173 .dev = {
174 .platform_data = ixdp2x01_serial_port1,
176 .num_resources = 1,
177 .resource = &ixdp2x01_uart_resource1,
180 static struct plat_serial8250_port ixdp2x01_serial_port2[] = {
182 .mapbase = (unsigned long)IXDP2X01_UART2_PHYS_BASE,
183 .membase = (char *)IXDP2X01_UART2_VIRT_BASE,
184 .irq = IRQ_IXDP2X01_UART2,
185 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
186 .iotype = UPIO_MEM32,
187 .regshift = 2,
188 .uartclk = IXDP2X01_UART_CLK,
193 static struct resource ixdp2x01_uart_resource2 = {
194 .start = IXDP2X01_UART2_PHYS_BASE,
195 .end = IXDP2X01_UART2_PHYS_BASE + 0xffff,
196 .flags = IORESOURCE_MEM,
199 static struct platform_device ixdp2x01_serial_device2 = {
200 .name = "serial8250",
201 .id = PLAT8250_DEV_PLATFORM2,
202 .dev = {
203 .platform_data = ixdp2x01_serial_port2,
205 .num_resources = 1,
206 .resource = &ixdp2x01_uart_resource2,
209 static void ixdp2x01_uart_init(void)
211 platform_device_register(&ixdp2x01_serial_device1);
212 platform_device_register(&ixdp2x01_serial_device2);
216 /*************************************************************************
217 * IXDP2x01 timer tick configuration
218 *************************************************************************/
219 static unsigned int ixdp2x01_clock;
221 static int __init ixdp2x01_clock_setup(char *str)
223 ixdp2x01_clock = simple_strtoul(str, NULL, 10);
225 return 1;
228 __setup("ixdp2x01_clock=", ixdp2x01_clock_setup);
230 static void __init ixdp2x01_timer_init(void)
232 if (!ixdp2x01_clock)
233 ixdp2x01_clock = 50000000;
235 ixp2000_init_time(ixdp2x01_clock);
238 static struct sys_timer ixdp2x01_timer = {
239 .init = ixdp2x01_timer_init,
240 .offset = ixp2000_gettimeoffset,
243 /*************************************************************************
244 * IXDP2x01 PCI
245 *************************************************************************/
246 void __init ixdp2x01_pci_preinit(void)
248 ixp2000_reg_write(IXP2000_PCI_ADDR_EXT, 0x00000000);
249 ixp2000_pci_preinit();
250 pcibios_setup("firmware");
253 #define DEVPIN(dev, pin) ((pin) | ((dev) << 3))
255 static int __init ixdp2x01_pci_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
257 u8 bus = dev->bus->number;
258 u32 devpin = DEVPIN(PCI_SLOT(dev->devfn), pin);
259 struct pci_bus *tmp_bus = dev->bus;
261 /* Primary bus, no interrupts here */
262 if (bus == 0) {
263 return -1;
266 /* Lookup first leaf in bus tree */
267 while ((tmp_bus->parent != NULL) && (tmp_bus->parent->parent != NULL)) {
268 tmp_bus = tmp_bus->parent;
271 /* Select between known bridges */
272 switch (tmp_bus->self->devfn | (tmp_bus->self->bus->number << 8)) {
273 /* Device is located after first MB bridge */
274 case 0x0008:
275 if (tmp_bus == dev->bus) {
276 /* Device is located directly after first MB bridge */
277 switch (devpin) {
278 case DEVPIN(1, 1): /* Onboard 82546 ch 0 */
279 if (machine_is_ixdp2401())
280 return IRQ_IXDP2401_INTA_82546;
281 return -1;
282 case DEVPIN(1, 2): /* Onboard 82546 ch 1 */
283 if (machine_is_ixdp2401())
284 return IRQ_IXDP2401_INTB_82546;
285 return -1;
286 case DEVPIN(0, 1): /* PMC INTA# */
287 return IRQ_IXDP2X01_SPCI_PMC_INTA;
288 case DEVPIN(0, 2): /* PMC INTB# */
289 return IRQ_IXDP2X01_SPCI_PMC_INTB;
290 case DEVPIN(0, 3): /* PMC INTC# */
291 return IRQ_IXDP2X01_SPCI_PMC_INTC;
292 case DEVPIN(0, 4): /* PMC INTD# */
293 return IRQ_IXDP2X01_SPCI_PMC_INTD;
296 break;
297 case 0x0010:
298 if (tmp_bus == dev->bus) {
299 /* Device is located directly after second MB bridge */
300 /* Secondary bus of second bridge */
301 switch (devpin) {
302 case DEVPIN(0, 1): /* DB#0 */
303 return IRQ_IXDP2X01_SPCI_DB_0;
304 case DEVPIN(1, 1): /* DB#1 */
305 return IRQ_IXDP2X01_SPCI_DB_1;
307 } else {
308 /* Device is located indirectly after second MB bridge */
309 /* Not supported now */
311 break;
314 return -1;
318 static int ixdp2x01_pci_setup(int nr, struct pci_sys_data *sys)
320 sys->mem_offset = 0xe0000000;
322 if (machine_is_ixdp2801() || machine_is_ixdp28x5())
323 sys->mem_offset -= ((*IXP2000_PCI_ADDR_EXT & 0xE000) << 16);
325 return ixp2000_pci_setup(nr, sys);
328 struct hw_pci ixdp2x01_pci __initdata = {
329 .nr_controllers = 1,
330 .setup = ixdp2x01_pci_setup,
331 .preinit = ixdp2x01_pci_preinit,
332 .scan = ixp2000_pci_scan_bus,
333 .map_irq = ixdp2x01_pci_map_irq,
336 int __init ixdp2x01_pci_init(void)
338 if (machine_is_ixdp2401() || machine_is_ixdp2801() ||\
339 machine_is_ixdp28x5())
340 pci_common_init(&ixdp2x01_pci);
342 return 0;
345 subsys_initcall(ixdp2x01_pci_init);
347 /*************************************************************************
348 * IXDP2x01 Machine Initialization
349 *************************************************************************/
350 static struct flash_platform_data ixdp2x01_flash_platform_data = {
351 .map_name = "cfi_probe",
352 .width = 1,
355 static unsigned long ixdp2x01_flash_bank_setup(unsigned long ofs)
357 ixp2000_reg_wrb(IXDP2X01_CPLD_FLASH_REG,
358 ((ofs >> IXDP2X01_FLASH_WINDOW_BITS) | IXDP2X01_CPLD_FLASH_INTERN));
359 return (ofs & IXDP2X01_FLASH_WINDOW_MASK);
362 static struct ixp2000_flash_data ixdp2x01_flash_data = {
363 .platform_data = &ixdp2x01_flash_platform_data,
364 .bank_setup = ixdp2x01_flash_bank_setup
367 static struct resource ixdp2x01_flash_resource = {
368 .start = 0xc4000000,
369 .end = 0xc4000000 + 0x01ffffff,
370 .flags = IORESOURCE_MEM,
373 static struct platform_device ixdp2x01_flash = {
374 .name = "IXP2000-Flash",
375 .id = 0,
376 .dev = {
377 .platform_data = &ixdp2x01_flash_data,
379 .num_resources = 1,
380 .resource = &ixdp2x01_flash_resource,
383 static struct ixp2000_i2c_pins ixdp2x01_i2c_gpio_pins = {
384 .sda_pin = IXDP2X01_GPIO_SDA,
385 .scl_pin = IXDP2X01_GPIO_SCL,
388 static struct platform_device ixdp2x01_i2c_controller = {
389 .name = "IXP2000-I2C",
390 .id = 0,
391 .dev = {
392 .platform_data = &ixdp2x01_i2c_gpio_pins,
394 .num_resources = 0
397 static struct platform_device *ixdp2x01_devices[] __initdata = {
398 &ixdp2x01_flash,
399 &ixdp2x01_i2c_controller
402 static void __init ixdp2x01_init_machine(void)
404 ixp2000_reg_wrb(IXDP2X01_CPLD_FLASH_REG,
405 (IXDP2X01_CPLD_FLASH_BANK_MASK | IXDP2X01_CPLD_FLASH_INTERN));
407 ixdp2x01_flash_data.nr_banks =
408 ((*IXDP2X01_CPLD_FLASH_REG & IXDP2X01_CPLD_FLASH_BANK_MASK) + 1);
410 platform_add_devices(ixdp2x01_devices, ARRAY_SIZE(ixdp2x01_devices));
411 ixp2000_uart_init();
412 ixdp2x01_uart_init();
416 #ifdef CONFIG_ARCH_IXDP2401
417 MACHINE_START(IXDP2401, "Intel IXDP2401 Development Platform")
418 /* Maintainer: MontaVista Software, Inc. */
419 .phys_io = IXP2000_UART_PHYS_BASE,
420 .io_pg_offst = ((IXP2000_UART_VIRT_BASE) >> 18) & 0xfffc,
421 .boot_params = 0x00000100,
422 .map_io = ixdp2x01_map_io,
423 .init_irq = ixdp2x01_init_irq,
424 .timer = &ixdp2x01_timer,
425 .init_machine = ixdp2x01_init_machine,
426 MACHINE_END
427 #endif
429 #ifdef CONFIG_ARCH_IXDP2801
430 MACHINE_START(IXDP2801, "Intel IXDP2801 Development Platform")
431 /* Maintainer: MontaVista Software, Inc. */
432 .phys_io = IXP2000_UART_PHYS_BASE,
433 .io_pg_offst = ((IXP2000_UART_VIRT_BASE) >> 18) & 0xfffc,
434 .boot_params = 0x00000100,
435 .map_io = ixdp2x01_map_io,
436 .init_irq = ixdp2x01_init_irq,
437 .timer = &ixdp2x01_timer,
438 .init_machine = ixdp2x01_init_machine,
439 MACHINE_END
442 * IXDP28x5 is basically an IXDP2801 with a different CPU but Intel
443 * changed the machine ID in the bootloader
445 MACHINE_START(IXDP28X5, "Intel IXDP2805/2855 Development Platform")
446 /* Maintainer: MontaVista Software, Inc. */
447 .phys_io = IXP2000_UART_PHYS_BASE,
448 .io_pg_offst = ((IXP2000_UART_VIRT_BASE) >> 18) & 0xfffc,
449 .boot_params = 0x00000100,
450 .map_io = ixdp2x01_map_io,
451 .init_irq = ixdp2x01_init_irq,
452 .timer = &ixdp2x01_timer,
453 .init_machine = ixdp2x01_init_machine,
454 MACHINE_END
455 #endif