GUI: Fix Tomato RAF theme for all builds. Compilation typo.
[tomato.git] / release / src-rt-6.x.4708 / include / hndsoc.h
blob83430194ccc6a0e1bda8de06689a4c07029fe5a0
1 /*
2 * Broadcom HND chip & on-chip-interconnect-related definitions.
4 * Copyright (C) 2012, Broadcom Corporation. All Rights Reserved.
5 *
6 * Permission to use, copy, modify, and/or distribute this software for any
7 * purpose with or without fee is hereby granted, provided that the above
8 * copyright notice and this permission notice appear in all copies.
9 *
10 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
13 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
15 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
16 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 * $Id: hndsoc.h 365038 2012-10-26 08:49:46Z $
21 #ifndef _HNDSOC_H
22 #define _HNDSOC_H
24 /* Include the soci specific files */
25 #include <sbconfig.h>
26 #include <aidmp.h>
29 * SOC Interconnect Address Map.
30 * All regions may not exist on all chips.
32 #define SI_SDRAM_BASE 0x00000000 /* Physical SDRAM */
33 #define SI_PCI_MEM 0x08000000 /* Host Mode sb2pcitranslation0 (64 MB) */
34 #define SI_PCI_MEM_SZ (64 * 1024 * 1024)
35 #define SI_PCI_CFG 0x0c000000 /* Host Mode sb2pcitranslation1 (64 MB) */
36 #define SI_SDRAM_SWAPPED 0x10000000 /* Byteswapped Physical SDRAM */
37 #define SI_SDRAM_R2 0x80000000 /* Region 2 for sdram (512 MB) */
39 #ifdef SI_ENUM_BASE_VARIABLE
40 #define SI_ENUM_BASE (sii->pub.si_enum_base)
41 #else
42 #define SI_ENUM_BASE 0x18000000 /* Enumeration space base */
43 #endif /* SI_ENUM_BASE_VARIABLE */
45 #define SI_WRAP_BASE 0x18100000 /* Wrapper space base */
46 #define SI_CORE_SIZE 0x1000 /* each core gets 4Kbytes for registers */
48 #define SI_MAXCORES 32 /* NorthStar has more cores */
50 #define SI_FASTRAM 0x19000000 /* On-chip RAM on chips that also have DDR */
51 #define SI_FASTRAM_SWAPPED 0x19800000
53 #define SI_FLASH2 0x1c000000 /* Flash Region 2 (region 1 shadowed here) */
54 #define SI_FLASH2_SZ 0x02000000 /* Size of Flash Region 2 */
55 #define SI_ARMCM3_ROM 0x1e000000 /* ARM Cortex-M3 ROM */
56 #define SI_FLASH1 0x1fc00000 /* MIPS Flash Region 1 */
57 #define SI_FLASH1_SZ 0x00400000 /* MIPS Size of Flash Region 1 */
58 #define SI_FLASH_WINDOW 0x01000000 /* Flash XIP Window */
60 #define SI_NS_NANDFLASH 0x1c000000 /* NorthStar NAND flash base */
61 #define SI_NS_NORFLASH 0x1e000000 /* NorthStar NOR flash base */
62 #define SI_NS_ROM 0xfffd0000 /* NorthStar ROM */
63 #define SI_NS_FLASH_WINDOW 0x02000000 /* NorthStar Flash XIP Window */
65 #define SI_ARM7S_ROM 0x20000000 /* ARM7TDMI-S ROM */
66 #define SI_ARMCR4_ROM 0x000f0000 /* ARM Cortex-R4 ROM */
67 #define SI_ARMCM3_SRAM2 0x60000000 /* ARM Cortex-M3 SRAM Region 2 */
68 #define SI_ARM7S_SRAM2 0x80000000 /* ARM7TDMI-S SRAM Region 2 */
69 #define SI_ARM_FLASH1 0xffff0000 /* ARM Flash Region 1 */
70 #define SI_ARM_FLASH1_SZ 0x00010000 /* ARM Size of Flash Region 1 */
72 #define SI_PCI_DMA 0x40000000 /* Client Mode sb2pcitranslation2 (1 GB) */
73 #define SI_PCI_DMA2 0x80000000 /* Client Mode sb2pcitranslation2 (1 GB) */
74 #define SI_PCI_DMA_SZ 0x40000000 /* Client Mode sb2pcitranslation2 size in bytes */
75 #define SI_PCIE_DMA_L32 0x00000000 /* PCIE Client Mode sb2pcitranslation2
76 * (2 ZettaBytes), low 32 bits
78 #define SI_PCIE_DMA_H32 0x80000000 /* PCIE Client Mode sb2pcitranslation2
79 * (2 ZettaBytes), high 32 bits
82 /* core codes */
83 #define NODEV_CORE_ID 0x700 /* Invalid coreid */
84 #define CC_CORE_ID 0x800 /* chipcommon core */
85 #define ILINE20_CORE_ID 0x801 /* iline20 core */
86 #define SRAM_CORE_ID 0x802 /* sram core */
87 #define SDRAM_CORE_ID 0x803 /* sdram core */
88 #define PCI_CORE_ID 0x804 /* pci core */
89 #define MIPS_CORE_ID 0x805 /* mips core */
90 #define ENET_CORE_ID 0x806 /* enet mac core */
91 #define CODEC_CORE_ID 0x807 /* v90 codec core */
92 #define USB_CORE_ID 0x808 /* usb 1.1 host/device core */
93 #define ADSL_CORE_ID 0x809 /* ADSL core */
94 #define ILINE100_CORE_ID 0x80a /* iline100 core */
95 #define IPSEC_CORE_ID 0x80b /* ipsec core */
96 #define UTOPIA_CORE_ID 0x80c /* utopia core */
97 #define PCMCIA_CORE_ID 0x80d /* pcmcia core */
98 #define SOCRAM_CORE_ID 0x80e /* internal memory core */
99 #define MEMC_CORE_ID 0x80f /* memc sdram core */
100 #define OFDM_CORE_ID 0x810 /* OFDM phy core */
101 #define EXTIF_CORE_ID 0x811 /* external interface core */
102 #define D11_CORE_ID 0x812 /* 802.11 MAC core */
103 #define APHY_CORE_ID 0x813 /* 802.11a phy core */
104 #define BPHY_CORE_ID 0x814 /* 802.11b phy core */
105 #define GPHY_CORE_ID 0x815 /* 802.11g phy core */
106 #define MIPS33_CORE_ID 0x816 /* mips3302 core */
107 #define USB11H_CORE_ID 0x817 /* usb 1.1 host core */
108 #define USB11D_CORE_ID 0x818 /* usb 1.1 device core */
109 #define USB20H_CORE_ID 0x819 /* usb 2.0 host core */
110 #define USB20D_CORE_ID 0x81a /* usb 2.0 device core */
111 #define SDIOH_CORE_ID 0x81b /* sdio host core */
112 #define ROBO_CORE_ID 0x81c /* roboswitch core */
113 #define ATA100_CORE_ID 0x81d /* parallel ATA core */
114 #define SATAXOR_CORE_ID 0x81e /* serial ATA & XOR DMA core */
115 #define GIGETH_CORE_ID 0x81f /* gigabit ethernet core */
116 #define PCIE_CORE_ID 0x820 /* pci express core */
117 #define NPHY_CORE_ID 0x821 /* 802.11n 2x2 phy core */
118 #define SRAMC_CORE_ID 0x822 /* SRAM controller core */
119 #define MINIMAC_CORE_ID 0x823 /* MINI MAC/phy core */
120 #define ARM11_CORE_ID 0x824 /* ARM 1176 core */
121 #define ARM7S_CORE_ID 0x825 /* ARM7tdmi-s core */
122 #define LPPHY_CORE_ID 0x826 /* 802.11a/b/g phy core */
123 #define PMU_CORE_ID 0x827 /* PMU core */
124 #define SSNPHY_CORE_ID 0x828 /* 802.11n single-stream phy core */
125 #define SDIOD_CORE_ID 0x829 /* SDIO device core */
126 #define ARMCM3_CORE_ID 0x82a /* ARM Cortex M3 core */
127 #define HTPHY_CORE_ID 0x82b /* 802.11n 4x4 phy core */
128 #define MIPS74K_CORE_ID 0x82c /* mips 74k core */
129 #define GMAC_CORE_ID 0x82d /* Gigabit MAC core */
130 #define DMEMC_CORE_ID 0x82e /* DDR1/2 memory controller core */
131 #define PCIERC_CORE_ID 0x82f /* PCIE Root Complex core */
132 #define OCP_CORE_ID 0x830 /* OCP2OCP bridge core */
133 #define SC_CORE_ID 0x831 /* shared common core */
134 #define AHB_CORE_ID 0x832 /* OCP2AHB bridge core */
135 #define SPIH_CORE_ID 0x833 /* SPI host core */
136 #define I2S_CORE_ID 0x834 /* I2S core */
137 #define DMEMS_CORE_ID 0x835 /* SDR/DDR1 memory controller core */
138 #define DEF_SHIM_COMP 0x837 /* SHIM component in ubus/6362 */
140 #define ACPHY_CORE_ID 0x83b /* Dot11 ACPHY */
141 #define PCIE2_CORE_ID 0x83c /* pci express Gen2 core */
142 #define USB30D_CORE_ID 0x83d /* usb 3.0 device core */
143 #define ARMCR4_CORE_ID 0x83e /* ARM CR4 CPU */
144 #define APB_BRIDGE_CORE_ID 0x135 /* APB bridge core ID */
145 #define AXI_CORE_ID 0x301 /* AXI/GPV core ID */
146 #define EROM_CORE_ID 0x366 /* EROM core ID */
147 #define OOB_ROUTER_CORE_ID 0x367 /* OOB router core ID */
148 #define DEF_AI_COMP 0xfff /* Default component, in ai chips it maps all
149 * unused address ranges
152 #define CC_4706_CORE_ID 0x500 /* chipcommon core */
153 #define NS_PCIEG2_CORE_ID 0x501 /* PCIE Gen 2 core */
154 #define NS_DMA_CORE_ID 0x502 /* DMA core */
155 #define NS_SDIO3_CORE_ID 0x503 /* SDIO3 core */
156 #define NS_USB20_CORE_ID 0x504 /* USB2.0 core */
157 #define NS_USB30_CORE_ID 0x505 /* USB3.0 core */
158 #define NS_A9JTAG_CORE_ID 0x506 /* ARM Cortex A9 JTAG core */
159 #define NS_DDR23_CORE_ID 0x507 /* Denali DDR2/DDR3 memory controller */
160 #define NS_ROM_CORE_ID 0x508 /* ROM core */
161 #define NS_NAND_CORE_ID 0x509 /* NAND flash controller core */
162 #define NS_QSPI_CORE_ID 0x50a /* SPI flash controller core */
163 #define NS_CCB_CORE_ID 0x50b /* ChipcommonB core */
164 #define SOCRAM_4706_CORE_ID 0x50e /* internal memory core */
165 #define NS_SOCRAM_CORE_ID SOCRAM_4706_CORE_ID
166 #define ARMCA9_CORE_ID 0x510 /* ARM Cortex A9 core (ihost) */
167 #define NS_IHOST_CORE_ID ARMCA9_CORE_ID /* ARM Cortex A9 core (ihost) */
168 #define GMAC_COMMON_4706_CORE_ID 0x5dc /* Gigabit MAC core */
169 #define GMAC_4706_CORE_ID 0x52d /* Gigabit MAC core */
170 #define AMEMC_CORE_ID 0x52e /* DDR1/2 memory controller core */
171 #define ALTA_CORE_ID 0x534 /* I2S core */
172 #define DDR23_PHY_CORE_ID 0x5dd
174 #define SI_PCI1_MEM 0x40000000 /* Host Mode sb2pcitranslation0 (64 MB) */
175 #define SI_PCI1_CFG 0x44000000 /* Host Mode sb2pcitranslation1 (64 MB) */
176 #define SI_PCIE1_DMA_H32 0xc0000000 /* PCIE Client Mode sb2pcitranslation2
177 * (2 ZettaBytes), high 32 bits
179 #define CC_4706B0_CORE_REV 0x8000001f /* chipcommon core */
180 #define SOCRAM_4706B0_CORE_REV 0x80000005 /* internal memory core */
181 #define GMAC_4706B0_CORE_REV 0x80000000 /* Gigabit MAC core */
183 /* There are TWO constants on all HND chips: SI_ENUM_BASE above,
184 * and chipcommon being the first core:
186 #define SI_CC_IDX 0
188 /* SOC Interconnect types (aka chip types) */
189 #define SOCI_SB 0
190 #define SOCI_AI 1
191 #define SOCI_UBUS 2
192 #define SOCI_NAI 3
194 /* Common core control flags */
195 #define SICF_BIST_EN 0x8000
196 #define SICF_PME_EN 0x4000
197 #define SICF_CORE_BITS 0x3ffc
198 #define SICF_FGC 0x0002
199 #define SICF_CLOCK_EN 0x0001
201 /* Common core status flags */
202 #define SISF_BIST_DONE 0x8000
203 #define SISF_BIST_ERROR 0x4000
204 #define SISF_GATED_CLK 0x2000
205 #define SISF_DMA64 0x1000
206 #define SISF_CORE_BITS 0x0fff
208 /* Norstar core status flags */
209 #define SISF_NS_BOOTDEV_MASK 0x0003 /* ROM core */
210 #define SISF_NS_BOOTDEV_NOR 0x0000 /* ROM core */
211 #define SISF_NS_BOOTDEV_NAND 0x0001 /* ROM core */
212 #define SISF_NS_BOOTDEV_ROM 0x0002 /* ROM core */
213 #define SISF_NS_BOOTDEV_OFFLOAD 0x0003 /* ROM core */
214 #define SISF_NS_SKUVEC_MASK 0x000c /* ROM core */
216 /* A register that is common to all cores to
217 * communicate w/PMU regarding clock control.
219 #define SI_CLK_CTL_ST 0x1e0 /* clock control and status */
221 /* clk_ctl_st register */
222 #define CCS_FORCEALP 0x00000001 /* force ALP request */
223 #define CCS_FORCEHT 0x00000002 /* force HT request */
224 #define CCS_FORCEILP 0x00000004 /* force ILP request */
225 #define CCS_ALPAREQ 0x00000008 /* ALP Avail Request */
226 #define CCS_HTAREQ 0x00000010 /* HT Avail Request */
227 #define CCS_FORCEHWREQOFF 0x00000020 /* Force HW Clock Request Off */
228 #define CCS_HQCLKREQ 0x00000040 /* HQ Clock Required */
229 #define CCS_USBCLKREQ 0x00000100 /* USB Clock Req */
230 #define CCS_ERSRC_REQ_MASK 0x00000700 /* external resource requests */
231 #define CCS_ERSRC_REQ_SHIFT 8
232 #define CCS_ALPAVAIL 0x00010000 /* ALP is available */
233 #define CCS_HTAVAIL 0x00020000 /* HT is available */
234 #define CCS_BP_ON_APL 0x00040000 /* RO: Backplane is running on ALP clock */
235 #define CCS_BP_ON_HT 0x00080000 /* RO: Backplane is running on HT clock */
236 #define CCS_ERSRC_STS_MASK 0x07000000 /* external resource status */
237 #define CCS_ERSRC_STS_SHIFT 24
239 #define CCS0_HTAVAIL 0x00010000 /* HT avail in chipc and pcmcia on 4328a0 */
240 #define CCS0_ALPAVAIL 0x00020000 /* ALP avail in chipc and pcmcia on 4328a0 */
242 /* Not really related to SOC Interconnect, but a couple of software
243 * conventions for the use the flash space:
246 /* Minumum amount of flash we support */
247 #define FLASH_MIN 0x00020000 /* Minimum flash size */
249 /* A boot/binary may have an embedded block that describes its size */
250 #define BISZ_OFFSET 0x3e0 /* At this offset into the binary */
251 #define BISZ_MAGIC 0x4249535a /* Marked with this value: 'BISZ' */
252 #define BISZ_MAGIC_IDX 0 /* Word 0: magic */
253 #define BISZ_TXTST_IDX 1 /* 1: text start */
254 #define BISZ_TXTEND_IDX 2 /* 2: text end */
255 #define BISZ_DATAST_IDX 3 /* 3: data start */
256 #define BISZ_DATAEND_IDX 4 /* 4: data end */
257 #define BISZ_BSSST_IDX 5 /* 5: bss start */
258 #define BISZ_BSSEND_IDX 6 /* 6: bss end */
259 #define BISZ_SIZE 7 /* descriptor size in 32-bit integers */
261 /* Boot/Kernel related defintion and functions */
262 #define SOC_BOOTDEV_ROM 0x00000001
263 #define SOC_BOOTDEV_PFLASH 0x00000002
264 #define SOC_BOOTDEV_SFLASH 0x00000004
265 #define SOC_BOOTDEV_NANDFLASH 0x00000008
267 #define SOC_KNLDEV_NORFLASH 0x00000002
268 #define SOC_KNLDEV_NANDFLASH 0x00000004
270 #ifndef _LANGUAGE_ASSEMBLY
271 int soc_boot_dev(void *sih);
272 int soc_knl_dev(void *sih);
273 #endif /* _LANGUAGE_ASSEMBLY */
275 #endif /* _HNDSOC_H */