allow coexistance of N build and AC build.
[tomato.git] / release / src-rt-6.x / linux / linux-2.6 / arch / i386 / kernel / io_apic.c
blob97ba3055e63eeb0b6656720f55b571f9820f45e8
1 /*
2 * Intel IO-APIC support for multi-Pentium hosts.
4 * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
23 #include <linux/mm.h>
24 #include <linux/interrupt.h>
25 #include <linux/init.h>
26 #include <linux/delay.h>
27 #include <linux/sched.h>
28 #include <linux/mc146818rtc.h>
29 #include <linux/compiler.h>
30 #include <linux/acpi.h>
31 #include <linux/module.h>
32 #include <linux/sysdev.h>
33 #include <linux/pci.h>
34 #include <linux/msi.h>
35 #include <linux/htirq.h>
36 #include <linux/freezer.h>
37 #include <linux/kthread.h>
39 #include <asm/io.h>
40 #include <asm/smp.h>
41 #include <asm/desc.h>
42 #include <asm/timer.h>
43 #include <asm/i8259.h>
44 #include <asm/nmi.h>
45 #include <asm/msidef.h>
46 #include <asm/hypertransport.h>
48 #include <mach_apic.h>
49 #include <mach_apicdef.h>
51 #include "io_ports.h"
53 int (*ioapic_renumber_irq)(int ioapic, int irq);
54 atomic_t irq_mis_count;
56 /* Where if anywhere is the i8259 connect in external int mode */
57 static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
59 static DEFINE_SPINLOCK(ioapic_lock);
60 static DEFINE_SPINLOCK(vector_lock);
62 int timer_over_8254 __initdata = 1;
65 * Is the SiS APIC rmw bug present ?
66 * -1 = don't know, 0 = no, 1 = yes
68 int sis_apic_bug = -1;
71 * # of IRQ routing registers
73 int nr_ioapic_registers[MAX_IO_APICS];
75 static int disable_timer_pin_1 __initdata;
78 * Rough estimation of how many shared IRQs there are, can
79 * be changed anytime.
81 #define MAX_PLUS_SHARED_IRQS NR_IRQS
82 #define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)
85 * This is performance-critical, we want to do it O(1)
87 * the indexing order of this array favors 1:1 mappings
88 * between pins and IRQs.
91 static struct irq_pin_list {
92 int apic, pin, next;
93 } irq_2_pin[PIN_MAP_SIZE];
95 struct io_apic {
96 unsigned int index;
97 unsigned int unused[3];
98 unsigned int data;
101 static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
103 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
104 + (mp_ioapics[idx].mpc_apicaddr & ~PAGE_MASK);
107 static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
109 struct io_apic __iomem *io_apic = io_apic_base(apic);
110 writel(reg, &io_apic->index);
111 return readl(&io_apic->data);
114 static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
116 struct io_apic __iomem *io_apic = io_apic_base(apic);
117 writel(reg, &io_apic->index);
118 writel(value, &io_apic->data);
122 * Re-write a value: to be used for read-modify-write
123 * cycles where the read already set up the index register.
125 * Older SiS APIC requires we rewrite the index register
127 static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
129 volatile struct io_apic __iomem *io_apic = io_apic_base(apic);
130 if (sis_apic_bug)
131 writel(reg, &io_apic->index);
132 writel(value, &io_apic->data);
135 union entry_union {
136 struct { u32 w1, w2; };
137 struct IO_APIC_route_entry entry;
140 static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
142 union entry_union eu;
143 unsigned long flags;
144 spin_lock_irqsave(&ioapic_lock, flags);
145 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
146 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
147 spin_unlock_irqrestore(&ioapic_lock, flags);
148 return eu.entry;
152 * When we write a new IO APIC routing entry, we need to write the high
153 * word first! If the mask bit in the low word is clear, we will enable
154 * the interrupt, and we need to make sure the entry is fully populated
155 * before that happens.
157 static void
158 __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
160 union entry_union eu;
161 eu.entry = e;
162 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
163 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
166 static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
168 unsigned long flags;
169 spin_lock_irqsave(&ioapic_lock, flags);
170 __ioapic_write_entry(apic, pin, e);
171 spin_unlock_irqrestore(&ioapic_lock, flags);
175 * When we mask an IO APIC routing entry, we need to write the low
176 * word first, in order to set the mask bit before we change the
177 * high bits!
179 static void ioapic_mask_entry(int apic, int pin)
181 unsigned long flags;
182 union entry_union eu = { .entry.mask = 1 };
184 spin_lock_irqsave(&ioapic_lock, flags);
185 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
186 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
187 spin_unlock_irqrestore(&ioapic_lock, flags);
191 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
192 * shared ISA-space IRQs, so we have to support them. We are super
193 * fast in the common case, and fast for shared ISA-space IRQs.
195 static void add_pin_to_irq(unsigned int irq, int apic, int pin)
197 static int first_free_entry = NR_IRQS;
198 struct irq_pin_list *entry = irq_2_pin + irq;
200 while (entry->next)
201 entry = irq_2_pin + entry->next;
203 if (entry->pin != -1) {
204 entry->next = first_free_entry;
205 entry = irq_2_pin + entry->next;
206 if (++first_free_entry >= PIN_MAP_SIZE)
207 panic("io_apic.c: whoops");
209 entry->apic = apic;
210 entry->pin = pin;
214 * Reroute an IRQ to a different pin.
216 static void __init replace_pin_at_irq(unsigned int irq,
217 int oldapic, int oldpin,
218 int newapic, int newpin)
220 struct irq_pin_list *entry = irq_2_pin + irq;
222 while (1) {
223 if (entry->apic == oldapic && entry->pin == oldpin) {
224 entry->apic = newapic;
225 entry->pin = newpin;
227 if (!entry->next)
228 break;
229 entry = irq_2_pin + entry->next;
233 static void __modify_IO_APIC_irq (unsigned int irq, unsigned long enable, unsigned long disable)
235 struct irq_pin_list *entry = irq_2_pin + irq;
236 unsigned int pin, reg;
238 for (;;) {
239 pin = entry->pin;
240 if (pin == -1)
241 break;
242 reg = io_apic_read(entry->apic, 0x10 + pin*2);
243 reg &= ~disable;
244 reg |= enable;
245 io_apic_modify(entry->apic, 0x10 + pin*2, reg);
246 if (!entry->next)
247 break;
248 entry = irq_2_pin + entry->next;
252 /* mask = 1 */
253 static void __mask_IO_APIC_irq (unsigned int irq)
255 __modify_IO_APIC_irq(irq, 0x00010000, 0);
258 /* mask = 0 */
259 static void __unmask_IO_APIC_irq (unsigned int irq)
261 __modify_IO_APIC_irq(irq, 0, 0x00010000);
264 /* mask = 1, trigger = 0 */
265 static void __mask_and_edge_IO_APIC_irq (unsigned int irq)
267 __modify_IO_APIC_irq(irq, 0x00010000, 0x00008000);
270 /* mask = 0, trigger = 1 */
271 static void __unmask_and_level_IO_APIC_irq (unsigned int irq)
273 __modify_IO_APIC_irq(irq, 0x00008000, 0x00010000);
276 static void mask_IO_APIC_irq (unsigned int irq)
278 unsigned long flags;
280 spin_lock_irqsave(&ioapic_lock, flags);
281 __mask_IO_APIC_irq(irq);
282 spin_unlock_irqrestore(&ioapic_lock, flags);
285 static void unmask_IO_APIC_irq (unsigned int irq)
287 unsigned long flags;
289 spin_lock_irqsave(&ioapic_lock, flags);
290 __unmask_IO_APIC_irq(irq);
291 spin_unlock_irqrestore(&ioapic_lock, flags);
294 static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
296 struct IO_APIC_route_entry entry;
298 /* Check delivery_mode to be sure we're not clearing an SMI pin */
299 entry = ioapic_read_entry(apic, pin);
300 if (entry.delivery_mode == dest_SMI)
301 return;
304 * Disable it in the IO-APIC irq-routing table:
306 ioapic_mask_entry(apic, pin);
309 static void clear_IO_APIC (void)
311 int apic, pin;
313 for (apic = 0; apic < nr_ioapics; apic++)
314 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
315 clear_IO_APIC_pin(apic, pin);
318 #ifdef CONFIG_SMP
319 static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t cpumask)
321 unsigned long flags;
322 int pin;
323 struct irq_pin_list *entry = irq_2_pin + irq;
324 unsigned int apicid_value;
325 cpumask_t tmp;
327 cpus_and(tmp, cpumask, cpu_online_map);
328 if (cpus_empty(tmp))
329 tmp = TARGET_CPUS;
331 cpus_and(cpumask, tmp, CPU_MASK_ALL);
333 apicid_value = cpu_mask_to_apicid(cpumask);
334 /* Prepare to do the io_apic_write */
335 apicid_value = apicid_value << 24;
336 spin_lock_irqsave(&ioapic_lock, flags);
337 for (;;) {
338 pin = entry->pin;
339 if (pin == -1)
340 break;
341 io_apic_write(entry->apic, 0x10 + 1 + pin*2, apicid_value);
342 if (!entry->next)
343 break;
344 entry = irq_2_pin + entry->next;
346 irq_desc[irq].affinity = cpumask;
347 spin_unlock_irqrestore(&ioapic_lock, flags);
350 #if defined(CONFIG_IRQBALANCE)
351 # include <asm/processor.h> /* kernel_thread() */
352 # include <linux/kernel_stat.h> /* kstat */
353 # include <linux/slab.h> /* kmalloc() */
354 # include <linux/timer.h> /* time_after() */
356 #ifdef CONFIG_BALANCED_IRQ_DEBUG
357 # define TDprintk(x...) do { printk("<%ld:%s:%d>: ", jiffies, __FILE__, __LINE__); printk(x); } while (0)
358 # define Dprintk(x...) do { TDprintk(x); } while (0)
359 # else
360 # define TDprintk(x...)
361 # define Dprintk(x...)
362 # endif
364 #define IRQBALANCE_CHECK_ARCH -999
365 #define MAX_BALANCED_IRQ_INTERVAL (5*HZ)
366 #define MIN_BALANCED_IRQ_INTERVAL (HZ/2)
367 #define BALANCED_IRQ_MORE_DELTA (HZ/10)
368 #define BALANCED_IRQ_LESS_DELTA (HZ)
370 static int irqbalance_disabled __read_mostly = IRQBALANCE_CHECK_ARCH;
371 static int physical_balance __read_mostly;
372 static long balanced_irq_interval __read_mostly = MAX_BALANCED_IRQ_INTERVAL;
374 static struct irq_cpu_info {
375 unsigned long * last_irq;
376 unsigned long * irq_delta;
377 unsigned long irq;
378 } irq_cpu_data[NR_CPUS];
380 #define CPU_IRQ(cpu) (irq_cpu_data[cpu].irq)
381 #define LAST_CPU_IRQ(cpu,irq) (irq_cpu_data[cpu].last_irq[irq])
382 #define IRQ_DELTA(cpu,irq) (irq_cpu_data[cpu].irq_delta[irq])
384 #define IDLE_ENOUGH(cpu,now) \
385 (idle_cpu(cpu) && ((now) - per_cpu(irq_stat, (cpu)).idle_timestamp > 1))
387 #define IRQ_ALLOWED(cpu, allowed_mask) cpu_isset(cpu, allowed_mask)
389 #define CPU_TO_PACKAGEINDEX(i) (first_cpu(cpu_sibling_map[i]))
391 static cpumask_t balance_irq_affinity[NR_IRQS] = {
392 [0 ... NR_IRQS-1] = CPU_MASK_ALL
395 void set_balance_irq_affinity(unsigned int irq, cpumask_t mask)
397 balance_irq_affinity[irq] = mask;
400 static unsigned long move(int curr_cpu, cpumask_t allowed_mask,
401 unsigned long now, int direction)
403 int search_idle = 1;
404 int cpu = curr_cpu;
406 goto inside;
408 do {
409 if (unlikely(cpu == curr_cpu))
410 search_idle = 0;
411 inside:
412 if (direction == 1) {
413 cpu++;
414 if (cpu >= NR_CPUS)
415 cpu = 0;
416 } else {
417 cpu--;
418 if (cpu == -1)
419 cpu = NR_CPUS-1;
421 } while (!cpu_online(cpu) || !IRQ_ALLOWED(cpu,allowed_mask) ||
422 (search_idle && !IDLE_ENOUGH(cpu,now)));
424 return cpu;
427 static inline void balance_irq(int cpu, int irq)
429 unsigned long now = jiffies;
430 cpumask_t allowed_mask;
431 unsigned int new_cpu;
433 if (irqbalance_disabled)
434 return;
436 cpus_and(allowed_mask, cpu_online_map, balance_irq_affinity[irq]);
437 new_cpu = move(cpu, allowed_mask, now, 1);
438 if (cpu != new_cpu) {
439 set_pending_irq(irq, cpumask_of_cpu(new_cpu));
443 static inline void rotate_irqs_among_cpus(unsigned long useful_load_threshold)
445 int i, j;
446 Dprintk("Rotating IRQs among CPUs.\n");
447 for_each_online_cpu(i) {
448 for (j = 0; j < NR_IRQS; j++) {
449 if (!irq_desc[j].action)
450 continue;
451 /* Is it a significant load ? */
452 if (IRQ_DELTA(CPU_TO_PACKAGEINDEX(i),j) <
453 useful_load_threshold)
454 continue;
455 balance_irq(i, j);
458 balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
459 balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
460 return;
463 static void do_irq_balance(void)
465 int i, j;
466 unsigned long max_cpu_irq = 0, min_cpu_irq = (~0);
467 unsigned long move_this_load = 0;
468 int max_loaded = 0, min_loaded = 0;
469 int load;
470 unsigned long useful_load_threshold = balanced_irq_interval + 10;
471 int selected_irq;
472 int tmp_loaded, first_attempt = 1;
473 unsigned long tmp_cpu_irq;
474 unsigned long imbalance = 0;
475 cpumask_t allowed_mask, target_cpu_mask, tmp;
477 for_each_possible_cpu(i) {
478 int package_index;
479 CPU_IRQ(i) = 0;
480 if (!cpu_online(i))
481 continue;
482 package_index = CPU_TO_PACKAGEINDEX(i);
483 for (j = 0; j < NR_IRQS; j++) {
484 unsigned long value_now, delta;
485 /* Is this an active IRQ or balancing disabled ? */
486 if (!irq_desc[j].action || irq_balancing_disabled(j))
487 continue;
488 if ( package_index == i )
489 IRQ_DELTA(package_index,j) = 0;
490 /* Determine the total count per processor per IRQ */
491 value_now = (unsigned long) kstat_cpu(i).irqs[j];
493 /* Determine the activity per processor per IRQ */
494 delta = value_now - LAST_CPU_IRQ(i,j);
496 /* Update last_cpu_irq[][] for the next time */
497 LAST_CPU_IRQ(i,j) = value_now;
499 /* Ignore IRQs whose rate is less than the clock */
500 if (delta < useful_load_threshold)
501 continue;
502 /* update the load for the processor or package total */
503 IRQ_DELTA(package_index,j) += delta;
505 /* Keep track of the higher numbered sibling as well */
506 if (i != package_index)
507 CPU_IRQ(i) += delta;
509 * We have sibling A and sibling B in the package
511 * cpu_irq[A] = load for cpu A + load for cpu B
512 * cpu_irq[B] = load for cpu B
514 CPU_IRQ(package_index) += delta;
517 /* Find the least loaded processor package */
518 for_each_online_cpu(i) {
519 if (i != CPU_TO_PACKAGEINDEX(i))
520 continue;
521 if (min_cpu_irq > CPU_IRQ(i)) {
522 min_cpu_irq = CPU_IRQ(i);
523 min_loaded = i;
526 max_cpu_irq = ULONG_MAX;
528 tryanothercpu:
529 /* Look for heaviest loaded processor.
530 * We may come back to get the next heaviest loaded processor.
531 * Skip processors with trivial loads.
533 tmp_cpu_irq = 0;
534 tmp_loaded = -1;
535 for_each_online_cpu(i) {
536 if (i != CPU_TO_PACKAGEINDEX(i))
537 continue;
538 if (max_cpu_irq <= CPU_IRQ(i))
539 continue;
540 if (tmp_cpu_irq < CPU_IRQ(i)) {
541 tmp_cpu_irq = CPU_IRQ(i);
542 tmp_loaded = i;
546 if (tmp_loaded == -1) {
547 /* In the case of small number of heavy interrupt sources,
548 * loading some of the cpus too much. We use Ingo's original
549 * approach to rotate them around.
551 if (!first_attempt && imbalance >= useful_load_threshold) {
552 rotate_irqs_among_cpus(useful_load_threshold);
553 return;
555 goto not_worth_the_effort;
558 first_attempt = 0; /* heaviest search */
559 max_cpu_irq = tmp_cpu_irq; /* load */
560 max_loaded = tmp_loaded; /* processor */
561 imbalance = (max_cpu_irq - min_cpu_irq) / 2;
563 Dprintk("max_loaded cpu = %d\n", max_loaded);
564 Dprintk("min_loaded cpu = %d\n", min_loaded);
565 Dprintk("max_cpu_irq load = %ld\n", max_cpu_irq);
566 Dprintk("min_cpu_irq load = %ld\n", min_cpu_irq);
567 Dprintk("load imbalance = %lu\n", imbalance);
569 /* if imbalance is less than approx 10% of max load, then
570 * observe diminishing returns action. - quit
572 if (imbalance < (max_cpu_irq >> 3)) {
573 Dprintk("Imbalance too trivial\n");
574 goto not_worth_the_effort;
577 tryanotherirq:
578 /* if we select an IRQ to move that can't go where we want, then
579 * see if there is another one to try.
581 move_this_load = 0;
582 selected_irq = -1;
583 for (j = 0; j < NR_IRQS; j++) {
584 /* Is this an active IRQ? */
585 if (!irq_desc[j].action)
586 continue;
587 if (imbalance <= IRQ_DELTA(max_loaded,j))
588 continue;
589 /* Try to find the IRQ that is closest to the imbalance
590 * without going over.
592 if (move_this_load < IRQ_DELTA(max_loaded,j)) {
593 move_this_load = IRQ_DELTA(max_loaded,j);
594 selected_irq = j;
597 if (selected_irq == -1) {
598 goto tryanothercpu;
601 imbalance = move_this_load;
603 /* For physical_balance case, we accumlated both load
604 * values in the one of the siblings cpu_irq[],
605 * to use the same code for physical and logical processors
606 * as much as possible.
608 * NOTE: the cpu_irq[] array holds the sum of the load for
609 * sibling A and sibling B in the slot for the lowest numbered
610 * sibling (A), _AND_ the load for sibling B in the slot for
611 * the higher numbered sibling.
613 * We seek the least loaded sibling by making the comparison
614 * (A+B)/2 vs B
616 load = CPU_IRQ(min_loaded) >> 1;
617 for_each_cpu_mask(j, cpu_sibling_map[min_loaded]) {
618 if (load > CPU_IRQ(j)) {
619 /* This won't change cpu_sibling_map[min_loaded] */
620 load = CPU_IRQ(j);
621 min_loaded = j;
625 cpus_and(allowed_mask,
626 cpu_online_map,
627 balance_irq_affinity[selected_irq]);
628 target_cpu_mask = cpumask_of_cpu(min_loaded);
629 cpus_and(tmp, target_cpu_mask, allowed_mask);
631 if (!cpus_empty(tmp)) {
633 Dprintk("irq = %d moved to cpu = %d\n",
634 selected_irq, min_loaded);
635 /* mark for change destination */
636 set_pending_irq(selected_irq, cpumask_of_cpu(min_loaded));
638 /* Since we made a change, come back sooner to
639 * check for more variation.
641 balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
642 balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
643 return;
645 goto tryanotherirq;
647 not_worth_the_effort:
649 * if we did not find an IRQ to move, then adjust the time interval
650 * upward
652 balanced_irq_interval = min((long)MAX_BALANCED_IRQ_INTERVAL,
653 balanced_irq_interval + BALANCED_IRQ_MORE_DELTA);
654 Dprintk("IRQ worth rotating not found\n");
655 return;
658 static int balanced_irq(void *unused)
660 int i;
661 unsigned long prev_balance_time = jiffies;
662 long time_remaining = balanced_irq_interval;
664 /* push everything to CPU 0 to give us a starting point. */
665 for (i = 0 ; i < NR_IRQS ; i++) {
666 irq_desc[i].pending_mask = cpumask_of_cpu(0);
667 set_pending_irq(i, cpumask_of_cpu(0));
670 for ( ; ; ) {
671 time_remaining = schedule_timeout_interruptible(time_remaining);
672 try_to_freeze();
673 if (time_after(jiffies,
674 prev_balance_time+balanced_irq_interval)) {
675 preempt_disable();
676 do_irq_balance();
677 prev_balance_time = jiffies;
678 time_remaining = balanced_irq_interval;
679 preempt_enable();
682 return 0;
685 static int __init balanced_irq_init(void)
687 int i;
688 struct cpuinfo_x86 *c;
689 cpumask_t tmp;
691 cpus_shift_right(tmp, cpu_online_map, 2);
692 c = &boot_cpu_data;
693 /* When not overwritten by the command line ask subarchitecture. */
694 if (irqbalance_disabled == IRQBALANCE_CHECK_ARCH)
695 irqbalance_disabled = NO_BALANCE_IRQ;
696 if (irqbalance_disabled)
697 return 0;
699 /* disable irqbalance completely if there is only one processor online */
700 if (num_online_cpus() < 2) {
701 irqbalance_disabled = 1;
702 return 0;
705 * Enable physical balance only if more than 1 physical processor
706 * is present
708 if (smp_num_siblings > 1 && !cpus_empty(tmp))
709 physical_balance = 1;
711 for_each_online_cpu(i) {
712 irq_cpu_data[i].irq_delta = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
713 irq_cpu_data[i].last_irq = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
714 if (irq_cpu_data[i].irq_delta == NULL || irq_cpu_data[i].last_irq == NULL) {
715 printk(KERN_ERR "balanced_irq_init: out of memory");
716 goto failed;
718 memset(irq_cpu_data[i].irq_delta,0,sizeof(unsigned long) * NR_IRQS);
719 memset(irq_cpu_data[i].last_irq,0,sizeof(unsigned long) * NR_IRQS);
722 printk(KERN_INFO "Starting balanced_irq\n");
723 if (!IS_ERR(kthread_run(balanced_irq, NULL, "kirqd")))
724 return 0;
725 printk(KERN_ERR "balanced_irq_init: failed to spawn balanced_irq");
726 failed:
727 for_each_possible_cpu(i) {
728 kfree(irq_cpu_data[i].irq_delta);
729 irq_cpu_data[i].irq_delta = NULL;
730 kfree(irq_cpu_data[i].last_irq);
731 irq_cpu_data[i].last_irq = NULL;
733 return 0;
736 int __devinit irqbalance_disable(char *str)
738 irqbalance_disabled = 1;
739 return 1;
742 __setup("noirqbalance", irqbalance_disable);
744 late_initcall(balanced_irq_init);
745 #endif /* CONFIG_IRQBALANCE */
746 #endif /* CONFIG_SMP */
748 #ifndef CONFIG_SMP
749 void fastcall send_IPI_self(int vector)
751 unsigned int cfg;
754 * Wait for idle.
756 apic_wait_icr_idle();
757 cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
759 * Send the IPI. The write to APIC_ICR fires this off.
761 apic_write_around(APIC_ICR, cfg);
763 #endif /* !CONFIG_SMP */
767 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
768 * specific CPU-side IRQs.
771 #define MAX_PIRQS 8
772 static int pirq_entries [MAX_PIRQS];
773 static int pirqs_enabled;
774 int skip_ioapic_setup;
776 static int __init ioapic_setup(char *str)
778 skip_ioapic_setup = 1;
779 return 1;
782 __setup("noapic", ioapic_setup);
784 static int __init ioapic_pirq_setup(char *str)
786 int i, max;
787 int ints[MAX_PIRQS+1];
789 get_options(str, ARRAY_SIZE(ints), ints);
791 for (i = 0; i < MAX_PIRQS; i++)
792 pirq_entries[i] = -1;
794 pirqs_enabled = 1;
795 apic_printk(APIC_VERBOSE, KERN_INFO
796 "PIRQ redirection, working around broken MP-BIOS.\n");
797 max = MAX_PIRQS;
798 if (ints[0] < MAX_PIRQS)
799 max = ints[0];
801 for (i = 0; i < max; i++) {
802 apic_printk(APIC_VERBOSE, KERN_DEBUG
803 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
805 * PIRQs are mapped upside down, usually.
807 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
809 return 1;
812 __setup("pirq=", ioapic_pirq_setup);
815 * Find the IRQ entry number of a certain pin.
817 static int find_irq_entry(int apic, int pin, int type)
819 int i;
821 for (i = 0; i < mp_irq_entries; i++)
822 if (mp_irqs[i].mpc_irqtype == type &&
823 (mp_irqs[i].mpc_dstapic == mp_ioapics[apic].mpc_apicid ||
824 mp_irqs[i].mpc_dstapic == MP_APIC_ALL) &&
825 mp_irqs[i].mpc_dstirq == pin)
826 return i;
828 return -1;
832 * Find the pin to which IRQ[irq] (ISA) is connected
834 static int __init find_isa_irq_pin(int irq, int type)
836 int i;
838 for (i = 0; i < mp_irq_entries; i++) {
839 int lbus = mp_irqs[i].mpc_srcbus;
841 if ((mp_bus_id_to_type[lbus] == MP_BUS_ISA ||
842 mp_bus_id_to_type[lbus] == MP_BUS_EISA ||
843 mp_bus_id_to_type[lbus] == MP_BUS_MCA
844 ) &&
845 (mp_irqs[i].mpc_irqtype == type) &&
846 (mp_irqs[i].mpc_srcbusirq == irq))
848 return mp_irqs[i].mpc_dstirq;
850 return -1;
853 static int __init find_isa_irq_apic(int irq, int type)
855 int i;
857 for (i = 0; i < mp_irq_entries; i++) {
858 int lbus = mp_irqs[i].mpc_srcbus;
860 if ((mp_bus_id_to_type[lbus] == MP_BUS_ISA ||
861 mp_bus_id_to_type[lbus] == MP_BUS_EISA ||
862 mp_bus_id_to_type[lbus] == MP_BUS_MCA
863 ) &&
864 (mp_irqs[i].mpc_irqtype == type) &&
865 (mp_irqs[i].mpc_srcbusirq == irq))
866 break;
868 if (i < mp_irq_entries) {
869 int apic;
870 for(apic = 0; apic < nr_ioapics; apic++) {
871 if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic)
872 return apic;
876 return -1;
880 * Find a specific PCI IRQ entry.
881 * Not an __init, possibly needed by modules
883 static int pin_2_irq(int idx, int apic, int pin);
885 int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
887 int apic, i, best_guess = -1;
889 apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, "
890 "slot:%d, pin:%d.\n", bus, slot, pin);
891 if (mp_bus_id_to_pci_bus[bus] == -1) {
892 printk(KERN_WARNING "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
893 return -1;
895 for (i = 0; i < mp_irq_entries; i++) {
896 int lbus = mp_irqs[i].mpc_srcbus;
898 for (apic = 0; apic < nr_ioapics; apic++)
899 if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic ||
900 mp_irqs[i].mpc_dstapic == MP_APIC_ALL)
901 break;
903 if ((mp_bus_id_to_type[lbus] == MP_BUS_PCI) &&
904 !mp_irqs[i].mpc_irqtype &&
905 (bus == lbus) &&
906 (slot == ((mp_irqs[i].mpc_srcbusirq >> 2) & 0x1f))) {
907 int irq = pin_2_irq(i,apic,mp_irqs[i].mpc_dstirq);
909 if (!(apic || IO_APIC_IRQ(irq)))
910 continue;
912 if (pin == (mp_irqs[i].mpc_srcbusirq & 3))
913 return irq;
915 * Use the first all-but-pin matching entry as a
916 * best-guess fuzzy result for broken mptables.
918 if (best_guess < 0)
919 best_guess = irq;
922 return best_guess;
924 EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
927 * This function currently is only a helper for the i386 smp boot process where
928 * we need to reprogram the ioredtbls to cater for the cpus which have come online
929 * so mask in all cases should simply be TARGET_CPUS
931 #ifdef CONFIG_SMP
932 void __init setup_ioapic_dest(void)
934 int pin, ioapic, irq, irq_entry;
936 if (skip_ioapic_setup == 1)
937 return;
939 for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
940 for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
941 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
942 if (irq_entry == -1)
943 continue;
944 irq = pin_2_irq(irq_entry, ioapic, pin);
945 set_ioapic_affinity_irq(irq, TARGET_CPUS);
950 #endif
953 * EISA Edge/Level control register, ELCR
955 static int EISA_ELCR(unsigned int irq)
957 if (irq < 16) {
958 unsigned int port = 0x4d0 + (irq >> 3);
959 return (inb(port) >> (irq & 7)) & 1;
961 apic_printk(APIC_VERBOSE, KERN_INFO
962 "Broken MPtable reports ISA irq %d\n", irq);
963 return 0;
966 /* EISA interrupts are always polarity zero and can be edge or level
967 * trigger depending on the ELCR value. If an interrupt is listed as
968 * EISA conforming in the MP table, that means its trigger type must
969 * be read in from the ELCR */
971 #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].mpc_srcbusirq))
972 #define default_EISA_polarity(idx) (0)
974 /* ISA interrupts are always polarity zero edge triggered,
975 * when listed as conforming in the MP table. */
977 #define default_ISA_trigger(idx) (0)
978 #define default_ISA_polarity(idx) (0)
980 /* PCI interrupts are always polarity one level triggered,
981 * when listed as conforming in the MP table. */
983 #define default_PCI_trigger(idx) (1)
984 #define default_PCI_polarity(idx) (1)
986 /* MCA interrupts are always polarity zero level triggered,
987 * when listed as conforming in the MP table. */
989 #define default_MCA_trigger(idx) (1)
990 #define default_MCA_polarity(idx) (0)
992 static int __init MPBIOS_polarity(int idx)
994 int bus = mp_irqs[idx].mpc_srcbus;
995 int polarity;
998 * Determine IRQ line polarity (high active or low active):
1000 switch (mp_irqs[idx].mpc_irqflag & 3)
1002 case 0: /* conforms, ie. bus-type dependent polarity */
1004 switch (mp_bus_id_to_type[bus])
1006 case MP_BUS_ISA: /* ISA pin */
1008 polarity = default_ISA_polarity(idx);
1009 break;
1011 case MP_BUS_EISA: /* EISA pin */
1013 polarity = default_EISA_polarity(idx);
1014 break;
1016 case MP_BUS_PCI: /* PCI pin */
1018 polarity = default_PCI_polarity(idx);
1019 break;
1021 case MP_BUS_MCA: /* MCA pin */
1023 polarity = default_MCA_polarity(idx);
1024 break;
1026 default:
1028 printk(KERN_WARNING "broken BIOS!!\n");
1029 polarity = 1;
1030 break;
1033 break;
1035 case 1: /* high active */
1037 polarity = 0;
1038 break;
1040 case 2: /* reserved */
1042 printk(KERN_WARNING "broken BIOS!!\n");
1043 polarity = 1;
1044 break;
1046 case 3: /* low active */
1048 polarity = 1;
1049 break;
1051 default: /* invalid */
1053 printk(KERN_WARNING "broken BIOS!!\n");
1054 polarity = 1;
1055 break;
1058 return polarity;
1061 static int MPBIOS_trigger(int idx)
1063 int bus = mp_irqs[idx].mpc_srcbus;
1064 int trigger;
1067 * Determine IRQ trigger mode (edge or level sensitive):
1069 switch ((mp_irqs[idx].mpc_irqflag>>2) & 3)
1071 case 0: /* conforms, ie. bus-type dependent */
1073 switch (mp_bus_id_to_type[bus])
1075 case MP_BUS_ISA: /* ISA pin */
1077 trigger = default_ISA_trigger(idx);
1078 break;
1080 case MP_BUS_EISA: /* EISA pin */
1082 trigger = default_EISA_trigger(idx);
1083 break;
1085 case MP_BUS_PCI: /* PCI pin */
1087 trigger = default_PCI_trigger(idx);
1088 break;
1090 case MP_BUS_MCA: /* MCA pin */
1092 trigger = default_MCA_trigger(idx);
1093 break;
1095 default:
1097 printk(KERN_WARNING "broken BIOS!!\n");
1098 trigger = 1;
1099 break;
1102 break;
1104 case 1: /* edge */
1106 trigger = 0;
1107 break;
1109 case 2: /* reserved */
1111 printk(KERN_WARNING "broken BIOS!!\n");
1112 trigger = 1;
1113 break;
1115 case 3: /* level */
1117 trigger = 1;
1118 break;
1120 default: /* invalid */
1122 printk(KERN_WARNING "broken BIOS!!\n");
1123 trigger = 0;
1124 break;
1127 return trigger;
1130 static inline int irq_polarity(int idx)
1132 return MPBIOS_polarity(idx);
1135 static inline int irq_trigger(int idx)
1137 return MPBIOS_trigger(idx);
1140 static int pin_2_irq(int idx, int apic, int pin)
1142 int irq, i;
1143 int bus = mp_irqs[idx].mpc_srcbus;
1146 * Debugging check, we are in big trouble if this message pops up!
1148 if (mp_irqs[idx].mpc_dstirq != pin)
1149 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
1151 switch (mp_bus_id_to_type[bus])
1153 case MP_BUS_ISA: /* ISA pin */
1154 case MP_BUS_EISA:
1155 case MP_BUS_MCA:
1157 irq = mp_irqs[idx].mpc_srcbusirq;
1158 break;
1160 case MP_BUS_PCI: /* PCI pin */
1163 * PCI IRQs are mapped in order
1165 i = irq = 0;
1166 while (i < apic)
1167 irq += nr_ioapic_registers[i++];
1168 irq += pin;
1171 * For MPS mode, so far only needed by ES7000 platform
1173 if (ioapic_renumber_irq)
1174 irq = ioapic_renumber_irq(apic, irq);
1176 break;
1178 default:
1180 printk(KERN_ERR "unknown bus type %d.\n",bus);
1181 irq = 0;
1182 break;
1187 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1189 if ((pin >= 16) && (pin <= 23)) {
1190 if (pirq_entries[pin-16] != -1) {
1191 if (!pirq_entries[pin-16]) {
1192 apic_printk(APIC_VERBOSE, KERN_DEBUG
1193 "disabling PIRQ%d\n", pin-16);
1194 } else {
1195 irq = pirq_entries[pin-16];
1196 apic_printk(APIC_VERBOSE, KERN_DEBUG
1197 "using PIRQ%d -> IRQ %d\n",
1198 pin-16, irq);
1202 return irq;
1205 static inline int IO_APIC_irq_trigger(int irq)
1207 int apic, idx, pin;
1209 for (apic = 0; apic < nr_ioapics; apic++) {
1210 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1211 idx = find_irq_entry(apic,pin,mp_INT);
1212 if ((idx != -1) && (irq == pin_2_irq(idx,apic,pin)))
1213 return irq_trigger(idx);
1217 * nonexistent IRQs are edge default
1219 return 0;
1222 /* irq_vectors is indexed by the sum of all RTEs in all I/O APICs. */
1223 static u8 irq_vector[NR_IRQ_VECTORS] __read_mostly = { FIRST_DEVICE_VECTOR , 0 };
1225 static int __assign_irq_vector(int irq)
1227 static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
1228 int vector, offset, i;
1230 BUG_ON((unsigned)irq >= NR_IRQ_VECTORS);
1232 if (irq_vector[irq] > 0)
1233 return irq_vector[irq];
1235 vector = current_vector;
1236 offset = current_offset;
1237 next:
1238 vector += 8;
1239 if (vector >= FIRST_SYSTEM_VECTOR) {
1240 offset = (offset + 1) % 8;
1241 vector = FIRST_DEVICE_VECTOR + offset;
1243 if (vector == current_vector)
1244 return -ENOSPC;
1245 if (vector == SYSCALL_VECTOR)
1246 goto next;
1247 for (i = 0; i < NR_IRQ_VECTORS; i++)
1248 if (irq_vector[i] == vector)
1249 goto next;
1251 current_vector = vector;
1252 current_offset = offset;
1253 irq_vector[irq] = vector;
1255 return vector;
1258 static int assign_irq_vector(int irq)
1260 unsigned long flags;
1261 int vector;
1263 spin_lock_irqsave(&vector_lock, flags);
1264 vector = __assign_irq_vector(irq);
1265 spin_unlock_irqrestore(&vector_lock, flags);
1267 return vector;
1269 static struct irq_chip ioapic_chip;
1271 #define IOAPIC_AUTO -1
1272 #define IOAPIC_EDGE 0
1273 #define IOAPIC_LEVEL 1
1275 static void ioapic_register_intr(int irq, int vector, unsigned long trigger)
1277 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1278 trigger == IOAPIC_LEVEL) {
1279 irq_desc[irq].status |= IRQ_LEVEL;
1280 set_irq_chip_and_handler_name(irq, &ioapic_chip,
1281 handle_fasteoi_irq, "fasteoi");
1282 } else {
1283 irq_desc[irq].status &= ~IRQ_LEVEL;
1284 set_irq_chip_and_handler_name(irq, &ioapic_chip,
1285 handle_edge_irq, "edge");
1287 set_intr_gate(vector, interrupt[irq]);
1290 static void __init setup_IO_APIC_irqs(void)
1292 struct IO_APIC_route_entry entry;
1293 int apic, pin, idx, irq, first_notcon = 1, vector;
1294 unsigned long flags;
1296 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1298 for (apic = 0; apic < nr_ioapics; apic++) {
1299 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1302 * add it to the IO-APIC irq-routing table:
1304 memset(&entry,0,sizeof(entry));
1306 entry.delivery_mode = INT_DELIVERY_MODE;
1307 entry.dest_mode = INT_DEST_MODE;
1308 entry.mask = 0; /* enable IRQ */
1309 entry.dest.logical.logical_dest =
1310 cpu_mask_to_apicid(TARGET_CPUS);
1312 idx = find_irq_entry(apic,pin,mp_INT);
1313 if (idx == -1) {
1314 if (first_notcon) {
1315 apic_printk(APIC_VERBOSE, KERN_DEBUG
1316 " IO-APIC (apicid-pin) %d-%d",
1317 mp_ioapics[apic].mpc_apicid,
1318 pin);
1319 first_notcon = 0;
1320 } else
1321 apic_printk(APIC_VERBOSE, ", %d-%d",
1322 mp_ioapics[apic].mpc_apicid, pin);
1323 continue;
1326 entry.trigger = irq_trigger(idx);
1327 entry.polarity = irq_polarity(idx);
1329 if (irq_trigger(idx)) {
1330 entry.trigger = 1;
1331 entry.mask = 1;
1334 irq = pin_2_irq(idx, apic, pin);
1336 * skip adding the timer int on secondary nodes, which causes
1337 * a small but painful rift in the time-space continuum
1339 if (multi_timer_check(apic, irq))
1340 continue;
1341 else
1342 add_pin_to_irq(irq, apic, pin);
1344 if (!apic && !IO_APIC_IRQ(irq))
1345 continue;
1347 if (IO_APIC_IRQ(irq)) {
1348 vector = assign_irq_vector(irq);
1349 entry.vector = vector;
1350 ioapic_register_intr(irq, vector, IOAPIC_AUTO);
1352 if (!apic && (irq < 16))
1353 disable_8259A_irq(irq);
1355 spin_lock_irqsave(&ioapic_lock, flags);
1356 __ioapic_write_entry(apic, pin, entry);
1357 spin_unlock_irqrestore(&ioapic_lock, flags);
1361 if (!first_notcon)
1362 apic_printk(APIC_VERBOSE, " not connected.\n");
1366 * Set up the 8259A-master output pin:
1368 static void __init setup_ExtINT_IRQ0_pin(unsigned int apic, unsigned int pin, int vector)
1370 struct IO_APIC_route_entry entry;
1372 memset(&entry,0,sizeof(entry));
1374 disable_8259A_irq(0);
1376 /* mask LVT0 */
1377 apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
1380 * We use logical delivery to get the timer IRQ
1381 * to the first CPU.
1383 entry.dest_mode = INT_DEST_MODE;
1384 entry.mask = 0; /* unmask IRQ now */
1385 entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
1386 entry.delivery_mode = INT_DELIVERY_MODE;
1387 entry.polarity = 0;
1388 entry.trigger = 0;
1389 entry.vector = vector;
1392 * The timer IRQ doesn't have to know that behind the
1393 * scene we have a 8259A-master in AEOI mode ...
1395 irq_desc[0].chip = &ioapic_chip;
1396 set_irq_handler(0, handle_edge_irq);
1399 * Add it to the IO-APIC irq-routing table:
1401 ioapic_write_entry(apic, pin, entry);
1403 enable_8259A_irq(0);
1406 void __init print_IO_APIC(void)
1408 int apic, i;
1409 union IO_APIC_reg_00 reg_00;
1410 union IO_APIC_reg_01 reg_01;
1411 union IO_APIC_reg_02 reg_02;
1412 union IO_APIC_reg_03 reg_03;
1413 unsigned long flags;
1415 if (apic_verbosity == APIC_QUIET)
1416 return;
1418 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1419 for (i = 0; i < nr_ioapics; i++)
1420 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1421 mp_ioapics[i].mpc_apicid, nr_ioapic_registers[i]);
1424 * We are a bit conservative about what we expect. We have to
1425 * know about every hardware change ASAP.
1427 printk(KERN_INFO "testing the IO APIC.......................\n");
1429 for (apic = 0; apic < nr_ioapics; apic++) {
1431 spin_lock_irqsave(&ioapic_lock, flags);
1432 reg_00.raw = io_apic_read(apic, 0);
1433 reg_01.raw = io_apic_read(apic, 1);
1434 if (reg_01.bits.version >= 0x10)
1435 reg_02.raw = io_apic_read(apic, 2);
1436 if (reg_01.bits.version >= 0x20)
1437 reg_03.raw = io_apic_read(apic, 3);
1438 spin_unlock_irqrestore(&ioapic_lock, flags);
1440 printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mpc_apicid);
1441 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1442 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1443 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1444 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
1446 printk(KERN_DEBUG ".... register #01: %08X\n", reg_01.raw);
1447 printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
1449 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1450 printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
1453 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1454 * but the value of reg_02 is read as the previous read register
1455 * value, so ignore it if reg_02 == reg_01.
1457 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1458 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1459 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
1463 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1464 * or reg_03, but the value of reg_0[23] is read as the previous read
1465 * register value, so ignore it if reg_03 == reg_0[12].
1467 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1468 reg_03.raw != reg_01.raw) {
1469 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1470 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
1473 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1475 printk(KERN_DEBUG " NR Log Phy Mask Trig IRR Pol"
1476 " Stat Dest Deli Vect: \n");
1478 for (i = 0; i <= reg_01.bits.entries; i++) {
1479 struct IO_APIC_route_entry entry;
1481 entry = ioapic_read_entry(apic, i);
1483 printk(KERN_DEBUG " %02x %03X %02X ",
1485 entry.dest.logical.logical_dest,
1486 entry.dest.physical.physical_dest
1489 printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
1490 entry.mask,
1491 entry.trigger,
1492 entry.irr,
1493 entry.polarity,
1494 entry.delivery_status,
1495 entry.dest_mode,
1496 entry.delivery_mode,
1497 entry.vector
1501 printk(KERN_DEBUG "IRQ to pin mappings:\n");
1502 for (i = 0; i < NR_IRQS; i++) {
1503 struct irq_pin_list *entry = irq_2_pin + i;
1504 if (entry->pin < 0)
1505 continue;
1506 printk(KERN_DEBUG "IRQ%d ", i);
1507 for (;;) {
1508 printk("-> %d:%d", entry->apic, entry->pin);
1509 if (!entry->next)
1510 break;
1511 entry = irq_2_pin + entry->next;
1513 printk("\n");
1516 printk(KERN_INFO ".................................... done.\n");
1518 return;
1521 #if 0
1523 static void print_APIC_bitfield (int base)
1525 unsigned int v;
1526 int i, j;
1528 if (apic_verbosity == APIC_QUIET)
1529 return;
1531 printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
1532 for (i = 0; i < 8; i++) {
1533 v = apic_read(base + i*0x10);
1534 for (j = 0; j < 32; j++) {
1535 if (v & (1<<j))
1536 printk("1");
1537 else
1538 printk("0");
1540 printk("\n");
1544 void /*__init*/ print_local_APIC(void * dummy)
1546 unsigned int v, ver, maxlvt;
1548 if (apic_verbosity == APIC_QUIET)
1549 return;
1551 printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1552 smp_processor_id(), hard_smp_processor_id());
1553 v = apic_read(APIC_ID);
1554 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, GET_APIC_ID(v));
1555 v = apic_read(APIC_LVR);
1556 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1557 ver = GET_APIC_VERSION(v);
1558 maxlvt = lapic_get_maxlvt();
1560 v = apic_read(APIC_TASKPRI);
1561 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1563 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1564 v = apic_read(APIC_ARBPRI);
1565 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1566 v & APIC_ARBPRI_MASK);
1567 v = apic_read(APIC_PROCPRI);
1568 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1571 v = apic_read(APIC_EOI);
1572 printk(KERN_DEBUG "... APIC EOI: %08x\n", v);
1573 v = apic_read(APIC_RRR);
1574 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1575 v = apic_read(APIC_LDR);
1576 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1577 v = apic_read(APIC_DFR);
1578 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1579 v = apic_read(APIC_SPIV);
1580 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1582 printk(KERN_DEBUG "... APIC ISR field:\n");
1583 print_APIC_bitfield(APIC_ISR);
1584 printk(KERN_DEBUG "... APIC TMR field:\n");
1585 print_APIC_bitfield(APIC_TMR);
1586 printk(KERN_DEBUG "... APIC IRR field:\n");
1587 print_APIC_bitfield(APIC_IRR);
1589 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1590 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1591 apic_write(APIC_ESR, 0);
1592 v = apic_read(APIC_ESR);
1593 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1596 v = apic_read(APIC_ICR);
1597 printk(KERN_DEBUG "... APIC ICR: %08x\n", v);
1598 v = apic_read(APIC_ICR2);
1599 printk(KERN_DEBUG "... APIC ICR2: %08x\n", v);
1601 v = apic_read(APIC_LVTT);
1602 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1604 if (maxlvt > 3) { /* PC is LVT#4. */
1605 v = apic_read(APIC_LVTPC);
1606 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1608 v = apic_read(APIC_LVT0);
1609 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1610 v = apic_read(APIC_LVT1);
1611 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1613 if (maxlvt > 2) { /* ERR is LVT#3. */
1614 v = apic_read(APIC_LVTERR);
1615 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1618 v = apic_read(APIC_TMICT);
1619 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1620 v = apic_read(APIC_TMCCT);
1621 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1622 v = apic_read(APIC_TDCR);
1623 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1624 printk("\n");
1627 void print_all_local_APICs (void)
1629 on_each_cpu(print_local_APIC, NULL, 1, 1);
1632 void /*__init*/ print_PIC(void)
1634 unsigned int v;
1635 unsigned long flags;
1637 if (apic_verbosity == APIC_QUIET)
1638 return;
1640 printk(KERN_DEBUG "\nprinting PIC contents\n");
1642 spin_lock_irqsave(&i8259A_lock, flags);
1644 v = inb(0xa1) << 8 | inb(0x21);
1645 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1647 v = inb(0xa0) << 8 | inb(0x20);
1648 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1650 outb(0x0b,0xa0);
1651 outb(0x0b,0x20);
1652 v = inb(0xa0) << 8 | inb(0x20);
1653 outb(0x0a,0xa0);
1654 outb(0x0a,0x20);
1656 spin_unlock_irqrestore(&i8259A_lock, flags);
1658 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1660 v = inb(0x4d1) << 8 | inb(0x4d0);
1661 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1664 #endif /* 0 */
1666 static void __init enable_IO_APIC(void)
1668 union IO_APIC_reg_01 reg_01;
1669 int i8259_apic, i8259_pin;
1670 int i, apic;
1671 unsigned long flags;
1673 for (i = 0; i < PIN_MAP_SIZE; i++) {
1674 irq_2_pin[i].pin = -1;
1675 irq_2_pin[i].next = 0;
1677 if (!pirqs_enabled)
1678 for (i = 0; i < MAX_PIRQS; i++)
1679 pirq_entries[i] = -1;
1682 * The number of IO-APIC IRQ registers (== #pins):
1684 for (apic = 0; apic < nr_ioapics; apic++) {
1685 spin_lock_irqsave(&ioapic_lock, flags);
1686 reg_01.raw = io_apic_read(apic, 1);
1687 spin_unlock_irqrestore(&ioapic_lock, flags);
1688 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
1690 for(apic = 0; apic < nr_ioapics; apic++) {
1691 int pin;
1692 /* See if any of the pins is in ExtINT mode */
1693 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1694 struct IO_APIC_route_entry entry;
1695 entry = ioapic_read_entry(apic, pin);
1698 /* If the interrupt line is enabled and in ExtInt mode
1699 * I have found the pin where the i8259 is connected.
1701 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1702 ioapic_i8259.apic = apic;
1703 ioapic_i8259.pin = pin;
1704 goto found_i8259;
1708 found_i8259:
1709 /* Look to see what if the MP table has reported the ExtINT */
1710 /* If we could not find the appropriate pin by looking at the ioapic
1711 * the i8259 probably is not connected the ioapic but give the
1712 * mptable a chance anyway.
1714 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1715 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1716 /* Trust the MP table if nothing is setup in the hardware */
1717 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1718 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1719 ioapic_i8259.pin = i8259_pin;
1720 ioapic_i8259.apic = i8259_apic;
1722 /* Complain if the MP table and the hardware disagree */
1723 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1724 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1726 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
1730 * Do not trust the IO-APIC being empty at bootup
1732 clear_IO_APIC();
1736 * Not an __init, needed by the reboot code
1738 void disable_IO_APIC(void)
1741 * Clear the IO-APIC before rebooting:
1743 clear_IO_APIC();
1746 * If the i8259 is routed through an IOAPIC
1747 * Put that IOAPIC in virtual wire mode
1748 * so legacy interrupts can be delivered.
1750 if (ioapic_i8259.pin != -1) {
1751 struct IO_APIC_route_entry entry;
1753 memset(&entry, 0, sizeof(entry));
1754 entry.mask = 0; /* Enabled */
1755 entry.trigger = 0; /* Edge */
1756 entry.irr = 0;
1757 entry.polarity = 0; /* High */
1758 entry.delivery_status = 0;
1759 entry.dest_mode = 0; /* Physical */
1760 entry.delivery_mode = dest_ExtINT; /* ExtInt */
1761 entry.vector = 0;
1762 entry.dest.physical.physical_dest =
1763 GET_APIC_ID(apic_read(APIC_ID));
1766 * Add it to the IO-APIC irq-routing table:
1768 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1770 disconnect_bsp_APIC(ioapic_i8259.pin != -1);
1774 * function to set the IO-APIC physical IDs based on the
1775 * values stored in the MPC table.
1777 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
1780 #ifndef CONFIG_X86_NUMAQ
1781 static void __init setup_ioapic_ids_from_mpc(void)
1783 union IO_APIC_reg_00 reg_00;
1784 physid_mask_t phys_id_present_map;
1785 int apic;
1786 int i;
1787 unsigned char old_id;
1788 unsigned long flags;
1791 * Don't check I/O APIC IDs for xAPIC systems. They have
1792 * no meaning without the serial APIC bus.
1794 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
1795 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
1796 return;
1798 * This is broken; anything with a real cpu count has to
1799 * circumvent this idiocy regardless.
1801 phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);
1804 * Set the IOAPIC ID to the value stored in the MPC table.
1806 for (apic = 0; apic < nr_ioapics; apic++) {
1808 /* Read the register 0 value */
1809 spin_lock_irqsave(&ioapic_lock, flags);
1810 reg_00.raw = io_apic_read(apic, 0);
1811 spin_unlock_irqrestore(&ioapic_lock, flags);
1813 old_id = mp_ioapics[apic].mpc_apicid;
1815 if (mp_ioapics[apic].mpc_apicid >= get_physical_broadcast()) {
1816 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1817 apic, mp_ioapics[apic].mpc_apicid);
1818 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1819 reg_00.bits.ID);
1820 mp_ioapics[apic].mpc_apicid = reg_00.bits.ID;
1824 * Sanity check, is the ID really free? Every APIC in a
1825 * system must have a unique ID or we get lots of nice
1826 * 'stuck on smp_invalidate_needed IPI wait' messages.
1828 if (check_apicid_used(phys_id_present_map,
1829 mp_ioapics[apic].mpc_apicid)) {
1830 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1831 apic, mp_ioapics[apic].mpc_apicid);
1832 for (i = 0; i < get_physical_broadcast(); i++)
1833 if (!physid_isset(i, phys_id_present_map))
1834 break;
1835 if (i >= get_physical_broadcast())
1836 panic("Max APIC ID exceeded!\n");
1837 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1839 physid_set(i, phys_id_present_map);
1840 mp_ioapics[apic].mpc_apicid = i;
1841 } else {
1842 physid_mask_t tmp;
1843 tmp = apicid_to_cpu_present(mp_ioapics[apic].mpc_apicid);
1844 apic_printk(APIC_VERBOSE, "Setting %d in the "
1845 "phys_id_present_map\n",
1846 mp_ioapics[apic].mpc_apicid);
1847 physids_or(phys_id_present_map, phys_id_present_map, tmp);
1852 * We need to adjust the IRQ routing table
1853 * if the ID changed.
1855 if (old_id != mp_ioapics[apic].mpc_apicid)
1856 for (i = 0; i < mp_irq_entries; i++)
1857 if (mp_irqs[i].mpc_dstapic == old_id)
1858 mp_irqs[i].mpc_dstapic
1859 = mp_ioapics[apic].mpc_apicid;
1862 * Read the right value from the MPC table and
1863 * write it into the ID register.
1865 apic_printk(APIC_VERBOSE, KERN_INFO
1866 "...changing IO-APIC physical APIC ID to %d ...",
1867 mp_ioapics[apic].mpc_apicid);
1869 reg_00.bits.ID = mp_ioapics[apic].mpc_apicid;
1870 spin_lock_irqsave(&ioapic_lock, flags);
1871 io_apic_write(apic, 0, reg_00.raw);
1872 spin_unlock_irqrestore(&ioapic_lock, flags);
1875 * Sanity check
1877 spin_lock_irqsave(&ioapic_lock, flags);
1878 reg_00.raw = io_apic_read(apic, 0);
1879 spin_unlock_irqrestore(&ioapic_lock, flags);
1880 if (reg_00.bits.ID != mp_ioapics[apic].mpc_apicid)
1881 printk("could not set ID!\n");
1882 else
1883 apic_printk(APIC_VERBOSE, " ok.\n");
1886 #else
1887 static void __init setup_ioapic_ids_from_mpc(void) { }
1888 #endif
1890 int no_timer_check __initdata;
1892 static int __init notimercheck(char *s)
1894 no_timer_check = 1;
1895 return 1;
1897 __setup("no_timer_check", notimercheck);
1900 * There is a nasty bug in some older SMP boards, their mptable lies
1901 * about the timer IRQ. We do the following to work around the situation:
1903 * - timer IRQ defaults to IO-APIC IRQ
1904 * - if this function detects that timer IRQs are defunct, then we fall
1905 * back to ISA timer IRQs
1907 int __init timer_irq_works(void)
1909 unsigned long t1 = jiffies;
1911 if (no_timer_check)
1912 return 1;
1914 local_irq_enable();
1915 /* Let ten ticks pass... */
1916 mdelay((10 * 1000) / HZ);
1919 * Expect a few ticks at least, to be sure some possible
1920 * glue logic does not lock up after one or two first
1921 * ticks in a non-ExtINT mode. Also the local APIC
1922 * might have cached one ExtINT interrupt. Finally, at
1923 * least one tick may be lost due to delays.
1925 if (jiffies - t1 > 4)
1926 return 1;
1928 return 0;
1932 * In the SMP+IOAPIC case it might happen that there are an unspecified
1933 * number of pending IRQ events unhandled. These cases are very rare,
1934 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
1935 * better to do it this way as thus we do not have to be aware of
1936 * 'pending' interrupts in the IRQ path, except at this point.
1939 * Edge triggered needs to resend any interrupt
1940 * that was delayed but this is now handled in the device
1941 * independent code.
1945 * Startup quirk:
1947 * Starting up a edge-triggered IO-APIC interrupt is
1948 * nasty - we need to make sure that we get the edge.
1949 * If it is already asserted for some reason, we need
1950 * return 1 to indicate that is was pending.
1952 * This is not complete - we should be able to fake
1953 * an edge even if it isn't on the 8259A...
1955 * (We do this for level-triggered IRQs too - it cannot hurt.)
1957 static unsigned int startup_ioapic_irq(unsigned int irq)
1959 int was_pending = 0;
1960 unsigned long flags;
1962 spin_lock_irqsave(&ioapic_lock, flags);
1963 if (irq < 16) {
1964 disable_8259A_irq(irq);
1965 if (i8259A_irq_pending(irq))
1966 was_pending = 1;
1968 __unmask_IO_APIC_irq(irq);
1969 spin_unlock_irqrestore(&ioapic_lock, flags);
1971 return was_pending;
1974 static void ack_ioapic_irq(unsigned int irq)
1976 move_native_irq(irq);
1977 ack_APIC_irq();
1980 static void ack_ioapic_quirk_irq(unsigned int irq)
1982 unsigned long v;
1983 int i;
1985 move_native_irq(irq);
1987 * It appears there is an erratum which affects at least version 0x11
1988 * of I/O APIC (that's the 82093AA and cores integrated into various
1989 * chipsets). Under certain conditions a level-triggered interrupt is
1990 * erroneously delivered as edge-triggered one but the respective IRR
1991 * bit gets set nevertheless. As a result the I/O unit expects an EOI
1992 * message but it will never arrive and further interrupts are blocked
1993 * from the source. The exact reason is so far unknown, but the
1994 * phenomenon was observed when two consecutive interrupt requests
1995 * from a given source get delivered to the same CPU and the source is
1996 * temporarily disabled in between.
1998 * A workaround is to simulate an EOI message manually. We achieve it
1999 * by setting the trigger mode to edge and then to level when the edge
2000 * trigger mode gets detected in the TMR of a local APIC for a
2001 * level-triggered interrupt. We mask the source for the time of the
2002 * operation to prevent an edge-triggered interrupt escaping meanwhile.
2003 * The idea is from Manfred Spraul. --macro
2005 i = irq_vector[irq];
2007 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
2009 ack_APIC_irq();
2011 if (!(v & (1 << (i & 0x1f)))) {
2012 atomic_inc(&irq_mis_count);
2013 spin_lock(&ioapic_lock);
2014 __mask_and_edge_IO_APIC_irq(irq);
2015 __unmask_and_level_IO_APIC_irq(irq);
2016 spin_unlock(&ioapic_lock);
2020 static int ioapic_retrigger_irq(unsigned int irq)
2022 send_IPI_self(irq_vector[irq]);
2024 return 1;
2027 static struct irq_chip ioapic_chip __read_mostly = {
2028 .name = "IO-APIC",
2029 .startup = startup_ioapic_irq,
2030 .mask = mask_IO_APIC_irq,
2031 .unmask = unmask_IO_APIC_irq,
2032 .ack = ack_ioapic_irq,
2033 .eoi = ack_ioapic_quirk_irq,
2034 #ifdef CONFIG_SMP
2035 .set_affinity = set_ioapic_affinity_irq,
2036 #endif
2037 .retrigger = ioapic_retrigger_irq,
2041 static inline void init_IO_APIC_traps(void)
2043 int irq;
2046 * NOTE! The local APIC isn't very good at handling
2047 * multiple interrupts at the same interrupt level.
2048 * As the interrupt level is determined by taking the
2049 * vector number and shifting that right by 4, we
2050 * want to spread these out a bit so that they don't
2051 * all fall in the same interrupt level.
2053 * Also, we've got to be careful not to trash gate
2054 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2056 for (irq = 0; irq < NR_IRQS ; irq++) {
2057 int tmp = irq;
2058 if (IO_APIC_IRQ(tmp) && !irq_vector[tmp]) {
2060 * Hmm.. We don't have an entry for this,
2061 * so default to an old-fashioned 8259
2062 * interrupt if we can..
2064 if (irq < 16)
2065 make_8259A_irq(irq);
2066 else
2067 /* Strange. Oh, well.. */
2068 irq_desc[irq].chip = &no_irq_chip;
2074 * The local APIC irq-chip implementation:
2077 static void ack_apic(unsigned int irq)
2079 ack_APIC_irq();
2082 static void mask_lapic_irq (unsigned int irq)
2084 unsigned long v;
2086 v = apic_read(APIC_LVT0);
2087 apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
2090 static void unmask_lapic_irq (unsigned int irq)
2092 unsigned long v;
2094 v = apic_read(APIC_LVT0);
2095 apic_write_around(APIC_LVT0, v & ~APIC_LVT_MASKED);
2098 static struct irq_chip lapic_chip __read_mostly = {
2099 .name = "local-APIC-edge",
2100 .mask = mask_lapic_irq,
2101 .unmask = unmask_lapic_irq,
2102 .eoi = ack_apic,
2105 static void setup_nmi (void)
2108 * Dirty trick to enable the NMI watchdog ...
2109 * We put the 8259A master into AEOI mode and
2110 * unmask on all local APICs LVT0 as NMI.
2112 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2113 * is from Maciej W. Rozycki - so we do not have to EOI from
2114 * the NMI handler or the timer interrupt.
2116 apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2118 on_each_cpu(enable_NMI_through_LVT0, NULL, 1, 1);
2120 apic_printk(APIC_VERBOSE, " done.\n");
2124 * This looks a bit hackish but it's about the only one way of sending
2125 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2126 * not support the ExtINT mode, unfortunately. We need to send these
2127 * cycles as some i82489DX-based boards have glue logic that keeps the
2128 * 8259A interrupt line asserted until INTA. --macro
2130 static inline void unlock_ExtINT_logic(void)
2132 int apic, pin, i;
2133 struct IO_APIC_route_entry entry0, entry1;
2134 unsigned char save_control, save_freq_select;
2136 pin = find_isa_irq_pin(8, mp_INT);
2137 if (pin == -1) {
2138 WARN_ON_ONCE(1);
2139 return;
2141 apic = find_isa_irq_apic(8, mp_INT);
2142 if (apic == -1) {
2143 WARN_ON_ONCE(1);
2144 return;
2147 entry0 = ioapic_read_entry(apic, pin);
2148 clear_IO_APIC_pin(apic, pin);
2150 memset(&entry1, 0, sizeof(entry1));
2152 entry1.dest_mode = 0; /* physical delivery */
2153 entry1.mask = 0; /* unmask IRQ now */
2154 entry1.dest.physical.physical_dest = hard_smp_processor_id();
2155 entry1.delivery_mode = dest_ExtINT;
2156 entry1.polarity = entry0.polarity;
2157 entry1.trigger = 0;
2158 entry1.vector = 0;
2160 ioapic_write_entry(apic, pin, entry1);
2162 save_control = CMOS_READ(RTC_CONTROL);
2163 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2164 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2165 RTC_FREQ_SELECT);
2166 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2168 i = 100;
2169 while (i-- > 0) {
2170 mdelay(10);
2171 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2172 i -= 10;
2175 CMOS_WRITE(save_control, RTC_CONTROL);
2176 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2177 clear_IO_APIC_pin(apic, pin);
2179 ioapic_write_entry(apic, pin, entry0);
2182 int timer_uses_ioapic_pin_0;
2185 * This code may look a bit paranoid, but it's supposed to cooperate with
2186 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2187 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2188 * fanatically on his truly buggy board.
2190 static inline void __init check_timer(void)
2192 int apic1, pin1, apic2, pin2;
2193 int vector;
2196 * get/set the timer IRQ vector:
2198 disable_8259A_irq(0);
2199 vector = assign_irq_vector(0);
2200 set_intr_gate(vector, interrupt[0]);
2203 * Subtle, code in do_timer_interrupt() expects an AEOI
2204 * mode for the 8259A whenever interrupts are routed
2205 * through I/O APICs. Also IRQ0 has to be enabled in
2206 * the 8259A which implies the virtual wire has to be
2207 * disabled in the local APIC.
2209 apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2210 init_8259A(1);
2211 timer_ack = 1;
2212 if (timer_over_8254 > 0)
2213 enable_8259A_irq(0);
2215 pin1 = find_isa_irq_pin(0, mp_INT);
2216 apic1 = find_isa_irq_apic(0, mp_INT);
2217 pin2 = ioapic_i8259.pin;
2218 apic2 = ioapic_i8259.apic;
2220 if (pin1 == 0)
2221 timer_uses_ioapic_pin_0 = 1;
2223 printk(KERN_INFO "..TIMER: vector=0x%02X apic1=%d pin1=%d apic2=%d pin2=%d\n",
2224 vector, apic1, pin1, apic2, pin2);
2226 if (pin1 != -1) {
2228 * Ok, does IRQ0 through the IOAPIC work?
2230 unmask_IO_APIC_irq(0);
2231 if (timer_irq_works()) {
2232 if (nmi_watchdog == NMI_IO_APIC) {
2233 disable_8259A_irq(0);
2234 setup_nmi();
2235 enable_8259A_irq(0);
2237 if (disable_timer_pin_1 > 0)
2238 clear_IO_APIC_pin(0, pin1);
2239 return;
2241 clear_IO_APIC_pin(apic1, pin1);
2242 printk(KERN_ERR "..MP-BIOS bug: 8254 timer not connected to "
2243 "IO-APIC\n");
2246 printk(KERN_INFO "...trying to set up timer (IRQ0) through the 8259A ... ");
2247 if (pin2 != -1) {
2248 printk("\n..... (found pin %d) ...", pin2);
2250 * legacy devices should be connected to IO APIC #0
2252 setup_ExtINT_IRQ0_pin(apic2, pin2, vector);
2253 if (timer_irq_works()) {
2254 printk("works.\n");
2255 if (pin1 != -1)
2256 replace_pin_at_irq(0, apic1, pin1, apic2, pin2);
2257 else
2258 add_pin_to_irq(0, apic2, pin2);
2259 if (nmi_watchdog == NMI_IO_APIC) {
2260 setup_nmi();
2262 return;
2265 * Cleanup, just in case ...
2267 clear_IO_APIC_pin(apic2, pin2);
2269 printk(" failed.\n");
2271 if (nmi_watchdog == NMI_IO_APIC) {
2272 printk(KERN_WARNING "timer doesn't work through the IO-APIC - disabling NMI Watchdog!\n");
2273 nmi_watchdog = 0;
2276 printk(KERN_INFO "...trying to set up timer as Virtual Wire IRQ...");
2278 disable_8259A_irq(0);
2279 set_irq_chip_and_handler_name(0, &lapic_chip, handle_fasteoi_irq,
2280 "fasteoi");
2281 apic_write_around(APIC_LVT0, APIC_DM_FIXED | vector); /* Fixed mode */
2282 enable_8259A_irq(0);
2284 if (timer_irq_works()) {
2285 printk(" works.\n");
2286 return;
2288 apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | vector);
2289 printk(" failed.\n");
2291 printk(KERN_INFO "...trying to set up timer as ExtINT IRQ...");
2293 timer_ack = 0;
2294 init_8259A(0);
2295 make_8259A_irq(0);
2296 apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
2298 unlock_ExtINT_logic();
2300 if (timer_irq_works()) {
2301 printk(" works.\n");
2302 return;
2304 printk(" failed :(.\n");
2305 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
2306 "report. Then try booting with the 'noapic' option");
2311 * IRQ's that are handled by the PIC in the MPS IOAPIC case.
2312 * - IRQ2 is the cascade IRQ, and cannot be a io-apic IRQ.
2313 * Linux doesn't really care, as it's not actually used
2314 * for any interrupt handling anyway.
2316 #define PIC_IRQS (1 << PIC_CASCADE_IR)
2318 void __init setup_IO_APIC(void)
2320 enable_IO_APIC();
2322 if (acpi_ioapic)
2323 io_apic_irqs = ~0; /* all IRQs go through IOAPIC */
2324 else
2325 io_apic_irqs = ~PIC_IRQS;
2327 printk("ENABLING IO-APIC IRQs\n");
2330 * Set up IO-APIC IRQ routing.
2332 if (!acpi_ioapic)
2333 setup_ioapic_ids_from_mpc();
2334 sync_Arb_IDs();
2335 setup_IO_APIC_irqs();
2336 init_IO_APIC_traps();
2337 check_timer();
2338 if (!acpi_ioapic)
2339 print_IO_APIC();
2342 static int __init setup_disable_8254_timer(char *s)
2344 timer_over_8254 = -1;
2345 return 1;
2347 static int __init setup_enable_8254_timer(char *s)
2349 timer_over_8254 = 2;
2350 return 1;
2353 __setup("disable_8254_timer", setup_disable_8254_timer);
2354 __setup("enable_8254_timer", setup_enable_8254_timer);
2357 * Called after all the initialization is done. If we didnt find any
2358 * APIC bugs then we can allow the modify fast path
2361 static int __init io_apic_bug_finalize(void)
2363 if(sis_apic_bug == -1)
2364 sis_apic_bug = 0;
2365 return 0;
2368 late_initcall(io_apic_bug_finalize);
2370 struct sysfs_ioapic_data {
2371 struct sys_device dev;
2372 struct IO_APIC_route_entry entry[0];
2374 static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
2376 static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
2378 struct IO_APIC_route_entry *entry;
2379 struct sysfs_ioapic_data *data;
2380 int i;
2382 data = container_of(dev, struct sysfs_ioapic_data, dev);
2383 entry = data->entry;
2384 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
2385 entry[i] = ioapic_read_entry(dev->id, i);
2387 return 0;
2390 static int ioapic_resume(struct sys_device *dev)
2392 struct IO_APIC_route_entry *entry;
2393 struct sysfs_ioapic_data *data;
2394 unsigned long flags;
2395 union IO_APIC_reg_00 reg_00;
2396 int i;
2398 data = container_of(dev, struct sysfs_ioapic_data, dev);
2399 entry = data->entry;
2401 spin_lock_irqsave(&ioapic_lock, flags);
2402 reg_00.raw = io_apic_read(dev->id, 0);
2403 if (reg_00.bits.ID != mp_ioapics[dev->id].mpc_apicid) {
2404 reg_00.bits.ID = mp_ioapics[dev->id].mpc_apicid;
2405 io_apic_write(dev->id, 0, reg_00.raw);
2407 spin_unlock_irqrestore(&ioapic_lock, flags);
2408 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
2409 ioapic_write_entry(dev->id, i, entry[i]);
2411 return 0;
2414 static struct sysdev_class ioapic_sysdev_class = {
2415 set_kset_name("ioapic"),
2416 .suspend = ioapic_suspend,
2417 .resume = ioapic_resume,
2420 static int __init ioapic_init_sysfs(void)
2422 struct sys_device * dev;
2423 int i, size, error = 0;
2425 error = sysdev_class_register(&ioapic_sysdev_class);
2426 if (error)
2427 return error;
2429 for (i = 0; i < nr_ioapics; i++ ) {
2430 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
2431 * sizeof(struct IO_APIC_route_entry);
2432 mp_ioapic_data[i] = kmalloc(size, GFP_KERNEL);
2433 if (!mp_ioapic_data[i]) {
2434 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
2435 continue;
2437 memset(mp_ioapic_data[i], 0, size);
2438 dev = &mp_ioapic_data[i]->dev;
2439 dev->id = i;
2440 dev->cls = &ioapic_sysdev_class;
2441 error = sysdev_register(dev);
2442 if (error) {
2443 kfree(mp_ioapic_data[i]);
2444 mp_ioapic_data[i] = NULL;
2445 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
2446 continue;
2450 return 0;
2453 device_initcall(ioapic_init_sysfs);
2456 * Dynamic irq allocate and deallocation
2458 int create_irq(void)
2460 /* Allocate an unused irq */
2461 int irq, new, vector = 0;
2462 unsigned long flags;
2464 irq = -ENOSPC;
2465 spin_lock_irqsave(&vector_lock, flags);
2466 for (new = (NR_IRQS - 1); new >= 0; new--) {
2467 if (platform_legacy_irq(new))
2468 continue;
2469 if (irq_vector[new] != 0)
2470 continue;
2471 vector = __assign_irq_vector(new);
2472 if (likely(vector > 0))
2473 irq = new;
2474 break;
2476 spin_unlock_irqrestore(&vector_lock, flags);
2478 if (irq >= 0) {
2479 set_intr_gate(vector, interrupt[irq]);
2480 dynamic_irq_init(irq);
2482 return irq;
2485 void destroy_irq(unsigned int irq)
2487 unsigned long flags;
2489 dynamic_irq_cleanup(irq);
2491 spin_lock_irqsave(&vector_lock, flags);
2492 irq_vector[irq] = 0;
2493 spin_unlock_irqrestore(&vector_lock, flags);
2497 * MSI mesage composition
2499 #ifdef CONFIG_PCI_MSI
2500 static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
2502 int vector;
2503 unsigned dest;
2505 vector = assign_irq_vector(irq);
2506 if (vector >= 0) {
2507 dest = cpu_mask_to_apicid(TARGET_CPUS);
2509 msg->address_hi = MSI_ADDR_BASE_HI;
2510 msg->address_lo =
2511 MSI_ADDR_BASE_LO |
2512 ((INT_DEST_MODE == 0) ?
2513 MSI_ADDR_DEST_MODE_PHYSICAL:
2514 MSI_ADDR_DEST_MODE_LOGICAL) |
2515 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
2516 MSI_ADDR_REDIRECTION_CPU:
2517 MSI_ADDR_REDIRECTION_LOWPRI) |
2518 MSI_ADDR_DEST_ID(dest);
2520 msg->data =
2521 MSI_DATA_TRIGGER_EDGE |
2522 MSI_DATA_LEVEL_ASSERT |
2523 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
2524 MSI_DATA_DELIVERY_FIXED:
2525 MSI_DATA_DELIVERY_LOWPRI) |
2526 MSI_DATA_VECTOR(vector);
2528 return vector;
2531 #ifdef CONFIG_SMP
2532 static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
2534 struct msi_msg msg;
2535 unsigned int dest;
2536 cpumask_t tmp;
2537 int vector;
2539 cpus_and(tmp, mask, cpu_online_map);
2540 if (cpus_empty(tmp))
2541 tmp = TARGET_CPUS;
2543 vector = assign_irq_vector(irq);
2544 if (vector < 0)
2545 return;
2547 dest = cpu_mask_to_apicid(mask);
2549 read_msi_msg(irq, &msg);
2551 msg.data &= ~MSI_DATA_VECTOR_MASK;
2552 msg.data |= MSI_DATA_VECTOR(vector);
2553 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
2554 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
2556 write_msi_msg(irq, &msg);
2557 irq_desc[irq].affinity = mask;
2559 #endif /* CONFIG_SMP */
2562 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
2563 * which implement the MSI or MSI-X Capability Structure.
2565 static struct irq_chip msi_chip = {
2566 .name = "PCI-MSI",
2567 .unmask = unmask_msi_irq,
2568 .mask = mask_msi_irq,
2569 .ack = ack_ioapic_irq,
2570 #ifdef CONFIG_SMP
2571 .set_affinity = set_msi_irq_affinity,
2572 #endif
2573 .retrigger = ioapic_retrigger_irq,
2576 int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
2578 struct msi_msg msg;
2579 int irq, ret;
2580 irq = create_irq();
2581 if (irq < 0)
2582 return irq;
2584 ret = msi_compose_msg(dev, irq, &msg);
2585 if (ret < 0) {
2586 destroy_irq(irq);
2587 return ret;
2590 set_irq_msi(irq, desc);
2591 write_msi_msg(irq, &msg);
2593 set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq,
2594 "edge");
2596 return 0;
2599 void arch_teardown_msi_irq(unsigned int irq)
2601 destroy_irq(irq);
2604 #endif /* CONFIG_PCI_MSI */
2607 * Hypertransport interrupt support
2609 #ifdef CONFIG_HT_IRQ
2611 #ifdef CONFIG_SMP
2613 static void target_ht_irq(unsigned int irq, unsigned int dest)
2615 struct ht_irq_msg msg;
2616 fetch_ht_irq_msg(irq, &msg);
2618 msg.address_lo &= ~(HT_IRQ_LOW_DEST_ID_MASK);
2619 msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
2621 msg.address_lo |= HT_IRQ_LOW_DEST_ID(dest);
2622 msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
2624 write_ht_irq_msg(irq, &msg);
2627 static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
2629 unsigned int dest;
2630 cpumask_t tmp;
2632 cpus_and(tmp, mask, cpu_online_map);
2633 if (cpus_empty(tmp))
2634 tmp = TARGET_CPUS;
2636 cpus_and(mask, tmp, CPU_MASK_ALL);
2638 dest = cpu_mask_to_apicid(mask);
2640 target_ht_irq(irq, dest);
2641 irq_desc[irq].affinity = mask;
2643 #endif
2645 static struct irq_chip ht_irq_chip = {
2646 .name = "PCI-HT",
2647 .mask = mask_ht_irq,
2648 .unmask = unmask_ht_irq,
2649 .ack = ack_ioapic_irq,
2650 #ifdef CONFIG_SMP
2651 .set_affinity = set_ht_irq_affinity,
2652 #endif
2653 .retrigger = ioapic_retrigger_irq,
2656 int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
2658 int vector;
2660 vector = assign_irq_vector(irq);
2661 if (vector >= 0) {
2662 struct ht_irq_msg msg;
2663 unsigned dest;
2664 cpumask_t tmp;
2666 cpus_clear(tmp);
2667 cpu_set(vector >> 8, tmp);
2668 dest = cpu_mask_to_apicid(tmp);
2670 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
2672 msg.address_lo =
2673 HT_IRQ_LOW_BASE |
2674 HT_IRQ_LOW_DEST_ID(dest) |
2675 HT_IRQ_LOW_VECTOR(vector) |
2676 ((INT_DEST_MODE == 0) ?
2677 HT_IRQ_LOW_DM_PHYSICAL :
2678 HT_IRQ_LOW_DM_LOGICAL) |
2679 HT_IRQ_LOW_RQEOI_EDGE |
2680 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
2681 HT_IRQ_LOW_MT_FIXED :
2682 HT_IRQ_LOW_MT_ARBITRATED) |
2683 HT_IRQ_LOW_IRQ_MASKED;
2685 write_ht_irq_msg(irq, &msg);
2687 set_irq_chip_and_handler_name(irq, &ht_irq_chip,
2688 handle_edge_irq, "edge");
2690 return vector;
2692 #endif /* CONFIG_HT_IRQ */
2694 /* --------------------------------------------------------------------------
2695 ACPI-based IOAPIC Configuration
2696 -------------------------------------------------------------------------- */
2698 #ifdef CONFIG_ACPI
2700 int __init io_apic_get_unique_id (int ioapic, int apic_id)
2702 union IO_APIC_reg_00 reg_00;
2703 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
2704 physid_mask_t tmp;
2705 unsigned long flags;
2706 int i = 0;
2709 * The P4 platform supports up to 256 APIC IDs on two separate APIC
2710 * buses (one for LAPICs, one for IOAPICs), where predecessors only
2711 * supports up to 16 on one shared APIC bus.
2713 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
2714 * advantage of new APIC bus architecture.
2717 if (physids_empty(apic_id_map))
2718 apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);
2720 spin_lock_irqsave(&ioapic_lock, flags);
2721 reg_00.raw = io_apic_read(ioapic, 0);
2722 spin_unlock_irqrestore(&ioapic_lock, flags);
2724 if (apic_id >= get_physical_broadcast()) {
2725 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
2726 "%d\n", ioapic, apic_id, reg_00.bits.ID);
2727 apic_id = reg_00.bits.ID;
2731 * Every APIC in a system must have a unique ID or we get lots of nice
2732 * 'stuck on smp_invalidate_needed IPI wait' messages.
2734 if (check_apicid_used(apic_id_map, apic_id)) {
2736 for (i = 0; i < get_physical_broadcast(); i++) {
2737 if (!check_apicid_used(apic_id_map, i))
2738 break;
2741 if (i == get_physical_broadcast())
2742 panic("Max apic_id exceeded!\n");
2744 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
2745 "trying %d\n", ioapic, apic_id, i);
2747 apic_id = i;
2750 tmp = apicid_to_cpu_present(apic_id);
2751 physids_or(apic_id_map, apic_id_map, tmp);
2753 if (reg_00.bits.ID != apic_id) {
2754 reg_00.bits.ID = apic_id;
2756 spin_lock_irqsave(&ioapic_lock, flags);
2757 io_apic_write(ioapic, 0, reg_00.raw);
2758 reg_00.raw = io_apic_read(ioapic, 0);
2759 spin_unlock_irqrestore(&ioapic_lock, flags);
2761 /* Sanity check */
2762 if (reg_00.bits.ID != apic_id) {
2763 printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
2764 return -1;
2768 apic_printk(APIC_VERBOSE, KERN_INFO
2769 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
2771 return apic_id;
2775 int __init io_apic_get_version (int ioapic)
2777 union IO_APIC_reg_01 reg_01;
2778 unsigned long flags;
2780 spin_lock_irqsave(&ioapic_lock, flags);
2781 reg_01.raw = io_apic_read(ioapic, 1);
2782 spin_unlock_irqrestore(&ioapic_lock, flags);
2784 return reg_01.bits.version;
2788 int __init io_apic_get_redir_entries (int ioapic)
2790 union IO_APIC_reg_01 reg_01;
2791 unsigned long flags;
2793 spin_lock_irqsave(&ioapic_lock, flags);
2794 reg_01.raw = io_apic_read(ioapic, 1);
2795 spin_unlock_irqrestore(&ioapic_lock, flags);
2797 return reg_01.bits.entries;
2801 int io_apic_set_pci_routing (int ioapic, int pin, int irq, int edge_level, int active_high_low)
2803 struct IO_APIC_route_entry entry;
2804 unsigned long flags;
2806 if (!IO_APIC_IRQ(irq)) {
2807 printk(KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
2808 ioapic);
2809 return -EINVAL;
2813 * Generate a PCI IRQ routing entry and program the IOAPIC accordingly.
2814 * Note that we mask (disable) IRQs now -- these get enabled when the
2815 * corresponding device driver registers for this IRQ.
2818 memset(&entry,0,sizeof(entry));
2820 entry.delivery_mode = INT_DELIVERY_MODE;
2821 entry.dest_mode = INT_DEST_MODE;
2822 entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
2823 entry.trigger = edge_level;
2824 entry.polarity = active_high_low;
2825 entry.mask = 1;
2828 * IRQs < 16 are already in the irq_2_pin[] map
2830 if (irq >= 16)
2831 add_pin_to_irq(irq, ioapic, pin);
2833 entry.vector = assign_irq_vector(irq);
2835 apic_printk(APIC_DEBUG, KERN_DEBUG "IOAPIC[%d]: Set PCI routing entry "
2836 "(%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i)\n", ioapic,
2837 mp_ioapics[ioapic].mpc_apicid, pin, entry.vector, irq,
2838 edge_level, active_high_low);
2840 ioapic_register_intr(irq, entry.vector, edge_level);
2842 if (!ioapic && (irq < 16))
2843 disable_8259A_irq(irq);
2845 spin_lock_irqsave(&ioapic_lock, flags);
2846 __ioapic_write_entry(ioapic, pin, entry);
2847 spin_unlock_irqrestore(&ioapic_lock, flags);
2849 return 0;
2852 #endif /* CONFIG_ACPI */
2854 static int __init parse_disable_timer_pin_1(char *arg)
2856 disable_timer_pin_1 = 1;
2857 return 0;
2859 early_param("disable_timer_pin_1", parse_disable_timer_pin_1);
2861 static int __init parse_enable_timer_pin_1(char *arg)
2863 disable_timer_pin_1 = -1;
2864 return 0;
2866 early_param("enable_timer_pin_1", parse_enable_timer_pin_1);
2868 static int __init parse_noapic(char *arg)
2870 /* disable IO-APIC */
2871 disable_ioapic_setup();
2872 return 0;
2874 early_param("noapic", parse_noapic);