1 #ifndef __ASM_POWERPC_PCI_H
2 #define __ASM_POWERPC_PCI_H
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
12 #include <linux/types.h>
13 #include <linux/slab.h>
14 #include <linux/string.h>
15 #include <linux/dma-mapping.h>
17 #include <asm/machdep.h>
18 #include <asm/scatterlist.h>
21 #include <asm/pci-bridge.h>
23 #include <asm-generic/pci-dma-compat.h>
25 #define PCIBIOS_MIN_IO 0x1000
26 #define PCIBIOS_MIN_MEM 0x10000000
30 /* Values for the `which' argument to sys_pciconfig_iobase syscall. */
31 #define IOBASE_BRIDGE_NUMBER 0
32 #define IOBASE_MEMORY 1
34 #define IOBASE_ISA_IO 3
35 #define IOBASE_ISA_MEM 4
38 * Set this to 1 if you want the kernel to re-assign all PCI
41 extern int pci_assign_all_buses
;
42 #define pcibios_assign_all_busses() (pci_assign_all_buses)
44 #define pcibios_scan_all_fns(a, b) 0
46 static inline void pcibios_set_master(struct pci_dev
*dev
)
48 /* No special bus mastering setup handling */
51 static inline void pcibios_penalize_isa_irq(int irq
, int active
)
53 /* We don't do dynamic PCI IRQ allocation */
56 #define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
57 static inline int pci_get_legacy_ide_irq(struct pci_dev
*dev
, int channel
)
59 if (ppc_md
.pci_get_legacy_ide_irq
)
60 return ppc_md
.pci_get_legacy_ide_irq(dev
, channel
);
61 return channel
? 15 : 14;
67 * We want to avoid touching the cacheline size or MWI bit.
68 * pSeries firmware sets the cacheline size (which is not the cpu cacheline
69 * size in all cases) and hardware treats MWI the same as memory write.
71 #define PCI_DISABLE_MWI
74 extern void set_pci_dma_ops(struct dma_mapping_ops
*dma_ops
);
75 extern struct dma_mapping_ops
*get_pci_dma_ops(void);
77 /* For DAC DMA, we currently don't support it by default, but
78 * we let 64-bit platforms override this.
80 static inline int pci_dac_dma_supported(struct pci_dev
*hwdev
,u64 mask
)
82 struct dma_mapping_ops
*d
= get_pci_dma_ops();
84 if (d
&& d
->dac_dma_supported
)
85 return d
->dac_dma_supported(&hwdev
->dev
, mask
);
89 static inline void pci_dma_burst_advice(struct pci_dev
*pdev
,
90 enum pci_dma_burst_strategy
*strat
,
91 unsigned long *strategy_parameter
)
93 unsigned long cacheline_size
;
96 pci_read_config_byte(pdev
, PCI_CACHE_LINE_SIZE
, &byte
);
98 cacheline_size
= 1024;
100 cacheline_size
= (int) byte
* 4;
102 *strat
= PCI_DMA_BURST_MULTIPLE
;
103 *strategy_parameter
= cacheline_size
;
105 #else /* CONFIG_PCI */
106 #define set_pci_dma_ops(d)
107 #define get_pci_dma_ops() NULL
110 extern int pci_domain_nr(struct pci_bus
*bus
);
112 /* Decide whether to display the domain number in /proc */
113 extern int pci_proc_domain(struct pci_bus
*bus
);
118 static inline void pci_dma_burst_advice(struct pci_dev
*pdev
,
119 enum pci_dma_burst_strategy
*strat
,
120 unsigned long *strategy_parameter
)
122 *strat
= PCI_DMA_BURST_INFINITY
;
123 *strategy_parameter
= ~0UL;
128 * At present there are very few 32-bit PPC machines that can have
129 * memory above the 4GB point, and we don't support that.
131 #define pci_dac_dma_supported(pci_dev, mask) (0)
133 /* Return the index of the PCI controller for device PDEV. */
134 #define pci_domain_nr(bus) ((struct pci_controller *)(bus)->sysdata)->index
136 /* Set the name of the bus as it appears in /proc/bus/pci */
137 static inline int pci_proc_domain(struct pci_bus
*bus
)
142 #endif /* CONFIG_PPC64 */
144 struct vm_area_struct
;
145 /* Map a range of PCI memory or I/O space for a device into user space */
146 int pci_mmap_page_range(struct pci_dev
*pdev
, struct vm_area_struct
*vma
,
147 enum pci_mmap_state mmap_state
, int write_combine
);
149 /* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
150 #define HAVE_PCI_MMAP 1
152 #if defined(CONFIG_PPC64) || defined(CONFIG_NOT_COHERENT_CACHE)
154 * For 64-bit kernels, pci_unmap_{single,page} is not a nop.
155 * For 32-bit non-coherent kernels, pci_dma_sync_single_for_cpu() and
156 * so on are not nops.
159 #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
160 dma_addr_t ADDR_NAME;
161 #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
163 #define pci_unmap_addr(PTR, ADDR_NAME) \
165 #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
166 (((PTR)->ADDR_NAME) = (VAL))
167 #define pci_unmap_len(PTR, LEN_NAME) \
169 #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
170 (((PTR)->LEN_NAME) = (VAL))
172 #else /* 32-bit && coherent */
174 /* pci_unmap_{page,single} is a nop so... */
175 #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME)
176 #define DECLARE_PCI_UNMAP_LEN(LEN_NAME)
177 #define pci_unmap_addr(PTR, ADDR_NAME) (0)
178 #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0)
179 #define pci_unmap_len(PTR, LEN_NAME) (0)
180 #define pci_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0)
182 #endif /* CONFIG_PPC64 || CONFIG_NOT_COHERENT_CACHE */
186 /* The PCI address space does not equal the physical memory address
187 * space (we have an IOMMU). The IDE and SCSI device layers use
188 * this boolean for bounce buffer decisions.
190 #define PCI_DMA_BUS_IS_PHYS (0)
194 /* The PCI address space does equal the physical memory
195 * address space (no IOMMU). The IDE and SCSI device layers use
196 * this boolean for bounce buffer decisions.
198 #define PCI_DMA_BUS_IS_PHYS (1)
200 #endif /* CONFIG_PPC64 */
202 extern void pcibios_resource_to_bus(struct pci_dev
*dev
,
203 struct pci_bus_region
*region
,
204 struct resource
*res
);
206 extern void pcibios_bus_to_resource(struct pci_dev
*dev
,
207 struct resource
*res
,
208 struct pci_bus_region
*region
);
210 static inline struct resource
*pcibios_select_root(struct pci_dev
*pdev
,
211 struct resource
*res
)
213 struct resource
*root
= NULL
;
215 if (res
->flags
& IORESOURCE_IO
)
216 root
= &ioport_resource
;
217 if (res
->flags
& IORESOURCE_MEM
)
218 root
= &iomem_resource
;
223 extern int unmap_bus_range(struct pci_bus
*bus
);
225 extern int remap_bus_range(struct pci_bus
*bus
);
227 extern void pcibios_fixup_device_resources(struct pci_dev
*dev
,
228 struct pci_bus
*bus
);
230 extern void pcibios_setup_new_device(struct pci_dev
*dev
);
232 extern void pcibios_claim_one_bus(struct pci_bus
*b
);
234 extern struct pci_controller
*init_phb_dynamic(struct device_node
*dn
);
236 extern struct pci_dev
*of_create_pci_dev(struct device_node
*node
,
237 struct pci_bus
*bus
, int devfn
);
239 extern void of_scan_pci_bridge(struct device_node
*node
,
240 struct pci_dev
*dev
);
242 extern void of_scan_bus(struct device_node
*node
, struct pci_bus
*bus
);
244 extern int pci_read_irq_line(struct pci_dev
*dev
);
246 extern void pcibios_add_platform_entries(struct pci_dev
*dev
);
249 extern pgprot_t
pci_phys_mem_access_prot(struct file
*file
,
254 #define HAVE_ARCH_PCI_RESOURCE_TO_USER
255 extern void pci_resource_to_user(const struct pci_dev
*dev
, int bar
,
256 const struct resource
*rsrc
,
257 resource_size_t
*start
, resource_size_t
*end
);
259 #endif /* __KERNEL__ */
260 #endif /* __ASM_POWERPC_PCI_H */