2 * Intel e7xxx Memory Controller kernel module
3 * (C) 2003 Linux Networx (http://lnxi.com)
4 * This file may be distributed under the terms of the
5 * GNU General Public License.
7 * See "enum e7xxx_chips" below for supported chipsets
9 * Written by Thayne Harbaugh
10 * Based on work by Dan Hollis <goemon at anime dot net> and others.
11 * http://www.anime.net/~goemon/linux-ecc/
14 * Eric Biederman (Linux Networx)
15 * Tom Zimmerman (Linux Networx)
16 * Jim Garlick (Lawrence Livermore National Labs)
17 * Dave Peterson (Lawrence Livermore National Labs)
18 * That One Guy (Some other place)
19 * Wang Zhenyu (intel.com)
21 * $Id: edac_e7xxx.c,v 1.5.2.9 2005/10/05 00:43:44 dsp_llnl Exp $
25 #include <linux/module.h>
26 #include <linux/init.h>
27 #include <linux/pci.h>
28 #include <linux/pci_ids.h>
29 #include <linux/slab.h>
32 #define E7XXX_REVISION " Ver: 2.0.1 " __DATE__
33 #define EDAC_MOD_STR "e7xxx_edac"
35 #define e7xxx_printk(level, fmt, arg...) \
36 edac_printk(level, "e7xxx", fmt, ##arg)
38 #define e7xxx_mc_printk(mci, level, fmt, arg...) \
39 edac_mc_chipset_printk(mci, level, "e7xxx", fmt, ##arg)
41 #ifndef PCI_DEVICE_ID_INTEL_7205_0
42 #define PCI_DEVICE_ID_INTEL_7205_0 0x255d
43 #endif /* PCI_DEVICE_ID_INTEL_7205_0 */
45 #ifndef PCI_DEVICE_ID_INTEL_7205_1_ERR
46 #define PCI_DEVICE_ID_INTEL_7205_1_ERR 0x2551
47 #endif /* PCI_DEVICE_ID_INTEL_7205_1_ERR */
49 #ifndef PCI_DEVICE_ID_INTEL_7500_0
50 #define PCI_DEVICE_ID_INTEL_7500_0 0x2540
51 #endif /* PCI_DEVICE_ID_INTEL_7500_0 */
53 #ifndef PCI_DEVICE_ID_INTEL_7500_1_ERR
54 #define PCI_DEVICE_ID_INTEL_7500_1_ERR 0x2541
55 #endif /* PCI_DEVICE_ID_INTEL_7500_1_ERR */
57 #ifndef PCI_DEVICE_ID_INTEL_7501_0
58 #define PCI_DEVICE_ID_INTEL_7501_0 0x254c
59 #endif /* PCI_DEVICE_ID_INTEL_7501_0 */
61 #ifndef PCI_DEVICE_ID_INTEL_7501_1_ERR
62 #define PCI_DEVICE_ID_INTEL_7501_1_ERR 0x2541
63 #endif /* PCI_DEVICE_ID_INTEL_7501_1_ERR */
65 #ifndef PCI_DEVICE_ID_INTEL_7505_0
66 #define PCI_DEVICE_ID_INTEL_7505_0 0x2550
67 #endif /* PCI_DEVICE_ID_INTEL_7505_0 */
69 #ifndef PCI_DEVICE_ID_INTEL_7505_1_ERR
70 #define PCI_DEVICE_ID_INTEL_7505_1_ERR 0x2551
71 #endif /* PCI_DEVICE_ID_INTEL_7505_1_ERR */
73 #define E7XXX_NR_CSROWS 8 /* number of csrows */
74 #define E7XXX_NR_DIMMS 8 /* FIXME - is this correct? */
76 /* E7XXX register addresses - device 0 function 0 */
77 #define E7XXX_DRB 0x60 /* DRAM row boundary register (8b) */
78 #define E7XXX_DRA 0x70 /* DRAM row attribute register (8b) */
80 * 31 Device width row 7 0=x8 1=x4
81 * 27 Device width row 6
82 * 23 Device width row 5
83 * 19 Device width row 4
84 * 15 Device width row 3
85 * 11 Device width row 2
86 * 7 Device width row 1
87 * 3 Device width row 0
89 #define E7XXX_DRC 0x7C /* DRAM controller mode reg (32b) */
91 * 22 Number channels 0=1,1=2
92 * 19:18 DRB Granularity 32/64MB
94 #define E7XXX_TOLM 0xC4 /* DRAM top of low memory reg (16b) */
95 #define E7XXX_REMAPBASE 0xC6 /* DRAM remap base address reg (16b) */
96 #define E7XXX_REMAPLIMIT 0xC8 /* DRAM remap limit address reg (16b) */
98 /* E7XXX register addresses - device 0 function 1 */
99 #define E7XXX_DRAM_FERR 0x80 /* DRAM first error register (8b) */
100 #define E7XXX_DRAM_NERR 0x82 /* DRAM next error register (8b) */
101 #define E7XXX_DRAM_CELOG_ADD 0xA0 /* DRAM first correctable memory */
102 /* error address register (32b) */
105 * 27:6 CE address (4k block 33:12)
108 #define E7XXX_DRAM_UELOG_ADD 0xB0 /* DRAM first uncorrectable memory */
109 /* error address register (32b) */
112 * 27:6 CE address (4k block 33:12)
115 #define E7XXX_DRAM_CELOG_SYNDROME 0xD0 /* DRAM first correctable memory */
116 /* error syndrome register (16b) */
126 struct pci_dev
*bridge_ck
;
130 const struct e7xxx_dev_info
*dev_info
;
133 struct e7xxx_dev_info
{
135 const char *ctl_name
;
138 struct e7xxx_error_info
{
142 u16 dram_celog_syndrome
;
146 static const struct e7xxx_dev_info e7xxx_devs
[] = {
148 .err_dev
= PCI_DEVICE_ID_INTEL_7500_1_ERR
,
152 .err_dev
= PCI_DEVICE_ID_INTEL_7501_1_ERR
,
156 .err_dev
= PCI_DEVICE_ID_INTEL_7505_1_ERR
,
160 .err_dev
= PCI_DEVICE_ID_INTEL_7205_1_ERR
,
165 /* FIXME - is this valid for both SECDED and S4ECD4ED? */
166 static inline int e7xxx_find_channel(u16 syndrome
)
168 debugf3("%s()\n", __func__
);
170 if ((syndrome
& 0xff00) == 0)
173 if ((syndrome
& 0x00ff) == 0)
176 if ((syndrome
& 0xf000) == 0 || (syndrome
& 0x0f00) == 0)
182 static unsigned long ctl_page_to_phys(struct mem_ctl_info
*mci
,
186 struct e7xxx_pvt
*pvt
= (struct e7xxx_pvt
*) mci
->pvt_info
;
188 debugf3("%s()\n", __func__
);
190 if ((page
< pvt
->tolm
) ||
191 ((page
>= 0x100000) && (page
< pvt
->remapbase
)))
194 remap
= (page
- pvt
->tolm
) + pvt
->remapbase
;
196 if (remap
< pvt
->remaplimit
)
199 e7xxx_printk(KERN_ERR
, "Invalid page %lx - out of range\n", page
);
200 return pvt
->tolm
- 1;
203 static void process_ce(struct mem_ctl_info
*mci
,
204 struct e7xxx_error_info
*info
)
211 debugf3("%s()\n", __func__
);
212 /* read the error address */
213 error_1b
= info
->dram_celog_add
;
214 /* FIXME - should use PAGE_SHIFT */
215 page
= error_1b
>> 6; /* convert the address to 4k page */
216 /* read the syndrome */
217 syndrome
= info
->dram_celog_syndrome
;
218 /* FIXME - check for -1 */
219 row
= edac_mc_find_csrow_by_page(mci
, page
);
220 /* convert syndrome to channel */
221 channel
= e7xxx_find_channel(syndrome
);
222 edac_mc_handle_ce(mci
, page
, 0, syndrome
, row
, channel
, "e7xxx CE");
225 static void process_ce_no_info(struct mem_ctl_info
*mci
)
227 debugf3("%s()\n", __func__
);
228 edac_mc_handle_ce_no_info(mci
, "e7xxx CE log register overflow");
231 static void process_ue(struct mem_ctl_info
*mci
,
232 struct e7xxx_error_info
*info
)
234 u32 error_2b
, block_page
;
237 debugf3("%s()\n", __func__
);
238 /* read the error address */
239 error_2b
= info
->dram_uelog_add
;
240 /* FIXME - should use PAGE_SHIFT */
241 block_page
= error_2b
>> 6; /* convert to 4k address */
242 row
= edac_mc_find_csrow_by_page(mci
, block_page
);
243 edac_mc_handle_ue(mci
, block_page
, 0, row
, "e7xxx UE");
246 static void process_ue_no_info(struct mem_ctl_info
*mci
)
248 debugf3("%s()\n", __func__
);
249 edac_mc_handle_ue_no_info(mci
, "e7xxx UE log register overflow");
252 static void e7xxx_get_error_info (struct mem_ctl_info
*mci
,
253 struct e7xxx_error_info
*info
)
255 struct e7xxx_pvt
*pvt
;
257 pvt
= (struct e7xxx_pvt
*) mci
->pvt_info
;
258 pci_read_config_byte(pvt
->bridge_ck
, E7XXX_DRAM_FERR
,
260 pci_read_config_byte(pvt
->bridge_ck
, E7XXX_DRAM_NERR
,
263 if ((info
->dram_ferr
& 1) || (info
->dram_nerr
& 1)) {
264 pci_read_config_dword(pvt
->bridge_ck
, E7XXX_DRAM_CELOG_ADD
,
265 &info
->dram_celog_add
);
266 pci_read_config_word(pvt
->bridge_ck
,
267 E7XXX_DRAM_CELOG_SYNDROME
,
268 &info
->dram_celog_syndrome
);
271 if ((info
->dram_ferr
& 2) || (info
->dram_nerr
& 2))
272 pci_read_config_dword(pvt
->bridge_ck
, E7XXX_DRAM_UELOG_ADD
,
273 &info
->dram_uelog_add
);
275 if (info
->dram_ferr
& 3)
276 pci_write_bits8(pvt
->bridge_ck
, E7XXX_DRAM_FERR
, 0x03, 0x03);
278 if (info
->dram_nerr
& 3)
279 pci_write_bits8(pvt
->bridge_ck
, E7XXX_DRAM_NERR
, 0x03, 0x03);
282 static int e7xxx_process_error_info (struct mem_ctl_info
*mci
,
283 struct e7xxx_error_info
*info
, int handle_errors
)
289 /* decode and report errors */
290 if (info
->dram_ferr
& 1) { /* check first error correctable */
294 process_ce(mci
, info
);
297 if (info
->dram_ferr
& 2) { /* check first error uncorrectable */
301 process_ue(mci
, info
);
304 if (info
->dram_nerr
& 1) { /* check next error correctable */
308 if (info
->dram_ferr
& 1)
309 process_ce_no_info(mci
);
311 process_ce(mci
, info
);
315 if (info
->dram_nerr
& 2) { /* check next error uncorrectable */
319 if (info
->dram_ferr
& 2)
320 process_ue_no_info(mci
);
322 process_ue(mci
, info
);
329 static void e7xxx_check(struct mem_ctl_info
*mci
)
331 struct e7xxx_error_info info
;
333 debugf3("%s()\n", __func__
);
334 e7xxx_get_error_info(mci
, &info
);
335 e7xxx_process_error_info(mci
, &info
, 1);
338 /* Return 1 if dual channel mode is active. Else return 0. */
339 static inline int dual_channel_active(u32 drc
, int dev_idx
)
341 return (dev_idx
== E7501
) ? ((drc
>> 22) & 0x1) : 1;
345 /* Return DRB granularity (0=32mb, 1=64mb). */
346 static inline int drb_granularity(u32 drc
, int dev_idx
)
348 /* only e7501 can be single channel */
349 return (dev_idx
== E7501
) ? ((drc
>> 18) & 0x3) : 1;
353 static void e7xxx_init_csrows(struct mem_ctl_info
*mci
, struct pci_dev
*pdev
,
354 int dev_idx
, u32 drc
)
356 unsigned long last_cumul_size
;
360 int drc_chan
, drc_drbg
, drc_ddim
, mem_dev
;
361 struct csrow_info
*csrow
;
363 pci_read_config_dword(pdev
, E7XXX_DRA
, &dra
);
364 drc_chan
= dual_channel_active(drc
, dev_idx
);
365 drc_drbg
= drb_granularity(drc
, dev_idx
);
366 drc_ddim
= (drc
>> 20) & 0x3;
369 /* The dram row boundary (DRB) reg values are boundary address
370 * for each DRAM row with a granularity of 32 or 64MB (single/dual
371 * channel operation). DRB regs are cumulative; therefore DRB7 will
372 * contain the total memory contained in all eight rows.
374 for (index
= 0; index
< mci
->nr_csrows
; index
++) {
375 /* mem_dev 0=x8, 1=x4 */
376 mem_dev
= (dra
>> (index
* 4 + 3)) & 0x1;
377 csrow
= &mci
->csrows
[index
];
379 pci_read_config_byte(pdev
, E7XXX_DRB
+ index
, &value
);
380 /* convert a 64 or 32 MiB DRB to a page size. */
381 cumul_size
= value
<< (25 + drc_drbg
- PAGE_SHIFT
);
382 debugf3("%s(): (%d) cumul_size 0x%x\n", __func__
, index
,
384 if (cumul_size
== last_cumul_size
)
385 continue; /* not populated */
387 csrow
->first_page
= last_cumul_size
;
388 csrow
->last_page
= cumul_size
- 1;
389 csrow
->nr_pages
= cumul_size
- last_cumul_size
;
390 last_cumul_size
= cumul_size
;
391 csrow
->grain
= 1 << 12; /* 4KiB - resolution of CELOG */
392 csrow
->mtype
= MEM_RDDR
; /* only one type supported */
393 csrow
->dtype
= mem_dev
? DEV_X4
: DEV_X8
;
396 * if single channel or x8 devices then SECDED
397 * if dual channel and x4 then S4ECD4ED
400 if (drc_chan
&& mem_dev
) {
401 csrow
->edac_mode
= EDAC_S4ECD4ED
;
402 mci
->edac_cap
|= EDAC_FLAG_S4ECD4ED
;
404 csrow
->edac_mode
= EDAC_SECDED
;
405 mci
->edac_cap
|= EDAC_FLAG_SECDED
;
408 csrow
->edac_mode
= EDAC_NONE
;
412 static int e7xxx_probe1(struct pci_dev
*pdev
, int dev_idx
)
415 struct mem_ctl_info
*mci
= NULL
;
416 struct e7xxx_pvt
*pvt
= NULL
;
419 struct e7xxx_error_info discard
;
421 debugf0("%s(): mci\n", __func__
);
422 pci_read_config_dword(pdev
, E7XXX_DRC
, &drc
);
424 drc_chan
= dual_channel_active(drc
, dev_idx
);
425 mci
= edac_mc_alloc(sizeof(*pvt
), E7XXX_NR_CSROWS
, drc_chan
+ 1);
430 debugf3("%s(): init mci\n", __func__
);
431 mci
->mtype_cap
= MEM_FLAG_RDDR
;
432 mci
->edac_ctl_cap
= EDAC_FLAG_NONE
| EDAC_FLAG_SECDED
|
434 /* FIXME - what if different memory types are in different csrows? */
435 mci
->mod_name
= EDAC_MOD_STR
;
436 mci
->mod_ver
= E7XXX_REVISION
;
437 mci
->dev
= &pdev
->dev
;
438 debugf3("%s(): init pvt\n", __func__
);
439 pvt
= (struct e7xxx_pvt
*) mci
->pvt_info
;
440 pvt
->dev_info
= &e7xxx_devs
[dev_idx
];
441 pvt
->bridge_ck
= pci_get_device(PCI_VENDOR_ID_INTEL
,
442 pvt
->dev_info
->err_dev
,
445 if (!pvt
->bridge_ck
) {
446 e7xxx_printk(KERN_ERR
, "error reporting device not found:"
447 "vendor %x device 0x%x (broken BIOS?)\n",
448 PCI_VENDOR_ID_INTEL
, e7xxx_devs
[dev_idx
].err_dev
);
452 debugf3("%s(): more mci init\n", __func__
);
453 mci
->ctl_name
= pvt
->dev_info
->ctl_name
;
454 mci
->edac_check
= e7xxx_check
;
455 mci
->ctl_page_to_phys
= ctl_page_to_phys
;
456 e7xxx_init_csrows(mci
, pdev
, dev_idx
, drc
);
457 mci
->edac_cap
|= EDAC_FLAG_NONE
;
458 debugf3("%s(): tolm, remapbase, remaplimit\n", __func__
);
459 /* load the top of low memory, remap base, and remap limit vars */
460 pci_read_config_word(pdev
, E7XXX_TOLM
, &pci_data
);
461 pvt
->tolm
= ((u32
) pci_data
) << 4;
462 pci_read_config_word(pdev
, E7XXX_REMAPBASE
, &pci_data
);
463 pvt
->remapbase
= ((u32
) pci_data
) << 14;
464 pci_read_config_word(pdev
, E7XXX_REMAPLIMIT
, &pci_data
);
465 pvt
->remaplimit
= ((u32
) pci_data
) << 14;
466 e7xxx_printk(KERN_INFO
,
467 "tolm = %x, remapbase = %x, remaplimit = %x\n", pvt
->tolm
,
468 pvt
->remapbase
, pvt
->remaplimit
);
470 /* clear any pending errors, or initial state bits */
471 e7xxx_get_error_info(mci
, &discard
);
473 /* Here we assume that we will never see multiple instances of this
474 * type of memory controller. The ID is therefore hardcoded to 0.
476 if (edac_mc_add_mc(mci
,0)) {
477 debugf3("%s(): failed edac_mc_add_mc()\n", __func__
);
481 /* get this far and it's successful */
482 debugf3("%s(): success\n", __func__
);
486 pci_dev_put(pvt
->bridge_ck
);
494 /* returns count (>= 0), or negative on error */
495 static int __devinit
e7xxx_init_one(struct pci_dev
*pdev
,
496 const struct pci_device_id
*ent
)
498 debugf0("%s()\n", __func__
);
500 /* wake up and enable device */
501 return pci_enable_device(pdev
) ?
502 -EIO
: e7xxx_probe1(pdev
, ent
->driver_data
);
505 static void __devexit
e7xxx_remove_one(struct pci_dev
*pdev
)
507 struct mem_ctl_info
*mci
;
508 struct e7xxx_pvt
*pvt
;
510 debugf0("%s()\n", __func__
);
512 if ((mci
= edac_mc_del_mc(&pdev
->dev
)) == NULL
)
515 pvt
= (struct e7xxx_pvt
*) mci
->pvt_info
;
516 pci_dev_put(pvt
->bridge_ck
);
520 static const struct pci_device_id e7xxx_pci_tbl
[] __devinitdata
= {
522 PCI_VEND_DEV(INTEL
, 7205_0
), PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
526 PCI_VEND_DEV(INTEL
, 7500_0
), PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
530 PCI_VEND_DEV(INTEL
, 7501_0
), PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
534 PCI_VEND_DEV(INTEL
, 7505_0
), PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
539 } /* 0 terminated list. */
542 MODULE_DEVICE_TABLE(pci
, e7xxx_pci_tbl
);
544 static struct pci_driver e7xxx_driver
= {
545 .name
= EDAC_MOD_STR
,
546 .probe
= e7xxx_init_one
,
547 .remove
= __devexit_p(e7xxx_remove_one
),
548 .id_table
= e7xxx_pci_tbl
,
551 static int __init
e7xxx_init(void)
553 return pci_register_driver(&e7xxx_driver
);
556 static void __exit
e7xxx_exit(void)
558 pci_unregister_driver(&e7xxx_driver
);
561 module_init(e7xxx_init
);
562 module_exit(e7xxx_exit
);
564 MODULE_LICENSE("GPL");
565 MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh et al\n"
566 "Based on.work by Dan Hollis et al");
567 MODULE_DESCRIPTION("MC support for Intel e7xxx memory controllers");