RT-AC66 3.0.0.4.374.130 core
[tomato.git] / release / src-rt-6.x / linux / linux-2.6 / arch / sparc64 / kernel / pci_common.c
blob2f61c4b1259606ee45ab004cd8e10d91bcb3b5ae
1 /* pci_common.c: PCI controller common support.
3 * Copyright (C) 1999, 2007 David S. Miller (davem@davemloft.net)
4 */
6 #include <linux/string.h>
7 #include <linux/slab.h>
8 #include <linux/init.h>
9 #include <linux/pci.h>
10 #include <linux/device.h>
12 #include <asm/prom.h>
13 #include <asm/of_device.h>
14 #include <asm/oplib.h>
16 #include "pci_impl.h"
17 #include "pci_sun4v.h"
19 static int config_out_of_range(struct pci_pbm_info *pbm,
20 unsigned long bus,
21 unsigned long devfn,
22 unsigned long reg)
24 if (bus < pbm->pci_first_busno ||
25 bus > pbm->pci_last_busno)
26 return 1;
27 return 0;
30 static void *sun4u_config_mkaddr(struct pci_pbm_info *pbm,
31 unsigned long bus,
32 unsigned long devfn,
33 unsigned long reg)
35 unsigned long rbits = pbm->config_space_reg_bits;
37 if (config_out_of_range(pbm, bus, devfn, reg))
38 return NULL;
40 reg = (reg & ((1 << rbits) - 1));
41 devfn <<= rbits;
42 bus <<= rbits + 8;
44 return (void *) (pbm->config_space | bus | devfn | reg);
47 /* At least on Sabre, it is necessary to access all PCI host controller
48 * registers at their natural size, otherwise zeros are returned.
49 * Strange but true, and I see no language in the UltraSPARC-IIi
50 * programmer's manual that mentions this even indirectly.
52 static int sun4u_read_pci_cfg_host(struct pci_pbm_info *pbm,
53 unsigned char bus, unsigned int devfn,
54 int where, int size, u32 *value)
56 u32 tmp32, *addr;
57 u16 tmp16;
58 u8 tmp8;
60 addr = sun4u_config_mkaddr(pbm, bus, devfn, where);
61 if (!addr)
62 return PCIBIOS_SUCCESSFUL;
64 switch (size) {
65 case 1:
66 if (where < 8) {
67 unsigned long align = (unsigned long) addr;
69 align &= ~1;
70 pci_config_read16((u16 *)align, &tmp16);
71 if (where & 1)
72 *value = tmp16 >> 8;
73 else
74 *value = tmp16 & 0xff;
75 } else {
76 pci_config_read8((u8 *)addr, &tmp8);
77 *value = (u32) tmp8;
79 break;
81 case 2:
82 if (where < 8) {
83 pci_config_read16((u16 *)addr, &tmp16);
84 *value = (u32) tmp16;
85 } else {
86 pci_config_read8((u8 *)addr, &tmp8);
87 *value = (u32) tmp8;
88 pci_config_read8(((u8 *)addr) + 1, &tmp8);
89 *value |= ((u32) tmp8) << 8;
91 break;
93 case 4:
94 tmp32 = 0xffffffff;
95 sun4u_read_pci_cfg_host(pbm, bus, devfn,
96 where, 2, &tmp32);
97 *value = tmp32;
99 tmp32 = 0xffffffff;
100 sun4u_read_pci_cfg_host(pbm, bus, devfn,
101 where + 2, 2, &tmp32);
102 *value |= tmp32 << 16;
103 break;
105 return PCIBIOS_SUCCESSFUL;
108 static int sun4u_read_pci_cfg(struct pci_bus *bus_dev, unsigned int devfn,
109 int where, int size, u32 *value)
111 struct pci_pbm_info *pbm = bus_dev->sysdata;
112 unsigned char bus = bus_dev->number;
113 u32 *addr;
114 u16 tmp16;
115 u8 tmp8;
117 switch (size) {
118 case 1:
119 *value = 0xff;
120 break;
121 case 2:
122 *value = 0xffff;
123 break;
124 case 4:
125 *value = 0xffffffff;
126 break;
129 if (!bus_dev->number && !PCI_SLOT(devfn))
130 return sun4u_read_pci_cfg_host(pbm, bus, devfn, where,
131 size, value);
133 addr = sun4u_config_mkaddr(pbm, bus, devfn, where);
134 if (!addr)
135 return PCIBIOS_SUCCESSFUL;
137 switch (size) {
138 case 1:
139 pci_config_read8((u8 *)addr, &tmp8);
140 *value = (u32) tmp8;
141 break;
143 case 2:
144 if (where & 0x01) {
145 printk("pci_read_config_word: misaligned reg [%x]\n",
146 where);
147 return PCIBIOS_SUCCESSFUL;
149 pci_config_read16((u16 *)addr, &tmp16);
150 *value = (u32) tmp16;
151 break;
153 case 4:
154 if (where & 0x03) {
155 printk("pci_read_config_dword: misaligned reg [%x]\n",
156 where);
157 return PCIBIOS_SUCCESSFUL;
159 pci_config_read32(addr, value);
160 break;
162 return PCIBIOS_SUCCESSFUL;
165 static int sun4u_write_pci_cfg_host(struct pci_pbm_info *pbm,
166 unsigned char bus, unsigned int devfn,
167 int where, int size, u32 value)
169 u32 *addr;
171 addr = sun4u_config_mkaddr(pbm, bus, devfn, where);
172 if (!addr)
173 return PCIBIOS_SUCCESSFUL;
175 switch (size) {
176 case 1:
177 if (where < 8) {
178 unsigned long align = (unsigned long) addr;
179 u16 tmp16;
181 align &= ~1;
182 pci_config_read16((u16 *)align, &tmp16);
183 if (where & 1) {
184 tmp16 &= 0x00ff;
185 tmp16 |= value << 8;
186 } else {
187 tmp16 &= 0xff00;
188 tmp16 |= value;
190 pci_config_write16((u16 *)align, tmp16);
191 } else
192 pci_config_write8((u8 *)addr, value);
193 break;
194 case 2:
195 if (where < 8) {
196 pci_config_write16((u16 *)addr, value);
197 } else {
198 pci_config_write8((u8 *)addr, value & 0xff);
199 pci_config_write8(((u8 *)addr) + 1, value >> 8);
201 break;
202 case 4:
203 sun4u_write_pci_cfg_host(pbm, bus, devfn,
204 where, 2, value & 0xffff);
205 sun4u_write_pci_cfg_host(pbm, bus, devfn,
206 where + 2, 2, value >> 16);
207 break;
209 return PCIBIOS_SUCCESSFUL;
212 static int sun4u_write_pci_cfg(struct pci_bus *bus_dev, unsigned int devfn,
213 int where, int size, u32 value)
215 struct pci_pbm_info *pbm = bus_dev->sysdata;
216 unsigned char bus = bus_dev->number;
217 u32 *addr;
219 if (!bus_dev->number && !PCI_SLOT(devfn))
220 return sun4u_write_pci_cfg_host(pbm, bus, devfn, where,
221 size, value);
223 addr = sun4u_config_mkaddr(pbm, bus, devfn, where);
224 if (!addr)
225 return PCIBIOS_SUCCESSFUL;
227 switch (size) {
228 case 1:
229 pci_config_write8((u8 *)addr, value);
230 break;
232 case 2:
233 if (where & 0x01) {
234 printk("pci_write_config_word: misaligned reg [%x]\n",
235 where);
236 return PCIBIOS_SUCCESSFUL;
238 pci_config_write16((u16 *)addr, value);
239 break;
241 case 4:
242 if (where & 0x03) {
243 printk("pci_write_config_dword: misaligned reg [%x]\n",
244 where);
245 return PCIBIOS_SUCCESSFUL;
247 pci_config_write32(addr, value);
249 return PCIBIOS_SUCCESSFUL;
252 struct pci_ops sun4u_pci_ops = {
253 .read = sun4u_read_pci_cfg,
254 .write = sun4u_write_pci_cfg,
257 static int sun4v_read_pci_cfg(struct pci_bus *bus_dev, unsigned int devfn,
258 int where, int size, u32 *value)
260 struct pci_pbm_info *pbm = bus_dev->sysdata;
261 u32 devhandle = pbm->devhandle;
262 unsigned int bus = bus_dev->number;
263 unsigned int device = PCI_SLOT(devfn);
264 unsigned int func = PCI_FUNC(devfn);
265 unsigned long ret;
267 if (bus_dev == pbm->pci_bus && devfn == 0x00)
268 return pci_host_bridge_read_pci_cfg(bus_dev, devfn, where,
269 size, value);
270 if (config_out_of_range(pbm, bus, devfn, where)) {
271 ret = ~0UL;
272 } else {
273 ret = pci_sun4v_config_get(devhandle,
274 HV_PCI_DEVICE_BUILD(bus, device, func),
275 where, size);
277 switch (size) {
278 case 1:
279 *value = ret & 0xff;
280 break;
281 case 2:
282 *value = ret & 0xffff;
283 break;
284 case 4:
285 *value = ret & 0xffffffff;
286 break;
290 return PCIBIOS_SUCCESSFUL;
293 static int sun4v_write_pci_cfg(struct pci_bus *bus_dev, unsigned int devfn,
294 int where, int size, u32 value)
296 struct pci_pbm_info *pbm = bus_dev->sysdata;
297 u32 devhandle = pbm->devhandle;
298 unsigned int bus = bus_dev->number;
299 unsigned int device = PCI_SLOT(devfn);
300 unsigned int func = PCI_FUNC(devfn);
301 unsigned long ret;
303 if (bus_dev == pbm->pci_bus && devfn == 0x00)
304 return pci_host_bridge_write_pci_cfg(bus_dev, devfn, where,
305 size, value);
306 if (config_out_of_range(pbm, bus, devfn, where)) {
307 /* Do nothing. */
308 } else {
309 ret = pci_sun4v_config_put(devhandle,
310 HV_PCI_DEVICE_BUILD(bus, device, func),
311 where, size, value);
313 return PCIBIOS_SUCCESSFUL;
316 struct pci_ops sun4v_pci_ops = {
317 .read = sun4v_read_pci_cfg,
318 .write = sun4v_write_pci_cfg,
321 void pci_get_pbm_props(struct pci_pbm_info *pbm)
323 const u32 *val = of_get_property(pbm->prom_node, "bus-range", NULL);
325 pbm->pci_first_busno = val[0];
326 pbm->pci_last_busno = val[1];
328 val = of_get_property(pbm->prom_node, "ino-bitmap", NULL);
329 if (val) {
330 pbm->ino_bitmap = (((u64)val[1] << 32UL) |
331 ((u64)val[0] << 0UL));
335 static void pci_register_legacy_regions(struct resource *io_res,
336 struct resource *mem_res)
338 struct resource *p;
340 /* VGA Video RAM. */
341 p = kzalloc(sizeof(*p), GFP_KERNEL);
342 if (!p)
343 return;
345 p->name = "Video RAM area";
346 p->start = mem_res->start + 0xa0000UL;
347 p->end = p->start + 0x1ffffUL;
348 p->flags = IORESOURCE_BUSY;
349 request_resource(mem_res, p);
351 p = kzalloc(sizeof(*p), GFP_KERNEL);
352 if (!p)
353 return;
355 p->name = "System ROM";
356 p->start = mem_res->start + 0xf0000UL;
357 p->end = p->start + 0xffffUL;
358 p->flags = IORESOURCE_BUSY;
359 request_resource(mem_res, p);
361 p = kzalloc(sizeof(*p), GFP_KERNEL);
362 if (!p)
363 return;
365 p->name = "Video ROM";
366 p->start = mem_res->start + 0xc0000UL;
367 p->end = p->start + 0x7fffUL;
368 p->flags = IORESOURCE_BUSY;
369 request_resource(mem_res, p);
372 static void pci_register_iommu_region(struct pci_pbm_info *pbm)
374 const u32 *vdma = of_get_property(pbm->prom_node, "virtual-dma", NULL);
376 if (vdma) {
377 struct resource *rp = kmalloc(sizeof(*rp), GFP_KERNEL);
379 if (!rp) {
380 prom_printf("Cannot allocate IOMMU resource.\n");
381 prom_halt();
383 rp->name = "IOMMU";
384 rp->start = pbm->mem_space.start + (unsigned long) vdma[0];
385 rp->end = rp->start + (unsigned long) vdma[1] - 1UL;
386 rp->flags = IORESOURCE_BUSY;
387 request_resource(&pbm->mem_space, rp);
391 void pci_determine_mem_io_space(struct pci_pbm_info *pbm)
393 const struct linux_prom_pci_ranges *pbm_ranges;
394 int i, saw_mem, saw_io;
395 int num_pbm_ranges;
397 saw_mem = saw_io = 0;
398 pbm_ranges = of_get_property(pbm->prom_node, "ranges", &i);
399 num_pbm_ranges = i / sizeof(*pbm_ranges);
401 for (i = 0; i < num_pbm_ranges; i++) {
402 const struct linux_prom_pci_ranges *pr = &pbm_ranges[i];
403 unsigned long a, size;
404 u32 parent_phys_hi, parent_phys_lo;
405 u32 size_hi, size_lo;
406 int type;
408 parent_phys_hi = pr->parent_phys_hi;
409 parent_phys_lo = pr->parent_phys_lo;
410 if (tlb_type == hypervisor)
411 parent_phys_hi &= 0x0fffffff;
413 size_hi = pr->size_hi;
414 size_lo = pr->size_lo;
416 type = (pr->child_phys_hi >> 24) & 0x3;
417 a = (((unsigned long)parent_phys_hi << 32UL) |
418 ((unsigned long)parent_phys_lo << 0UL));
419 size = (((unsigned long)size_hi << 32UL) |
420 ((unsigned long)size_lo << 0UL));
422 switch (type) {
423 case 0:
424 /* PCI config space, 16MB */
425 pbm->config_space = a;
426 break;
428 case 1:
429 /* 16-bit IO space, 16MB */
430 pbm->io_space.start = a;
431 pbm->io_space.end = a + size - 1UL;
432 pbm->io_space.flags = IORESOURCE_IO;
433 saw_io = 1;
434 break;
436 case 2:
437 /* 32-bit MEM space, 2GB */
438 pbm->mem_space.start = a;
439 pbm->mem_space.end = a + size - 1UL;
440 pbm->mem_space.flags = IORESOURCE_MEM;
441 saw_mem = 1;
442 break;
444 case 3:
445 /* XXX 64-bit MEM handling XXX */
447 default:
448 break;
452 if (!saw_io || !saw_mem) {
453 prom_printf("%s: Fatal error, missing %s PBM range.\n",
454 pbm->name,
455 (!saw_io ? "IO" : "MEM"));
456 prom_halt();
459 printk("%s: PCI IO[%lx] MEM[%lx]\n",
460 pbm->name,
461 pbm->io_space.start,
462 pbm->mem_space.start);
464 pbm->io_space.name = pbm->mem_space.name = pbm->name;
466 request_resource(&ioport_resource, &pbm->io_space);
467 request_resource(&iomem_resource, &pbm->mem_space);
469 pci_register_legacy_regions(&pbm->io_space,
470 &pbm->mem_space);
471 pci_register_iommu_region(pbm);
474 /* Generic helper routines for PCI error reporting. */
475 void pci_scan_for_target_abort(struct pci_pbm_info *pbm,
476 struct pci_bus *pbus)
478 struct pci_dev *pdev;
479 struct pci_bus *bus;
481 list_for_each_entry(pdev, &pbus->devices, bus_list) {
482 u16 status, error_bits;
484 pci_read_config_word(pdev, PCI_STATUS, &status);
485 error_bits =
486 (status & (PCI_STATUS_SIG_TARGET_ABORT |
487 PCI_STATUS_REC_TARGET_ABORT));
488 if (error_bits) {
489 pci_write_config_word(pdev, PCI_STATUS, error_bits);
490 printk("%s: Device %s saw Target Abort [%016x]\n",
491 pbm->name, pci_name(pdev), status);
495 list_for_each_entry(bus, &pbus->children, node)
496 pci_scan_for_target_abort(pbm, bus);
499 void pci_scan_for_master_abort(struct pci_pbm_info *pbm,
500 struct pci_bus *pbus)
502 struct pci_dev *pdev;
503 struct pci_bus *bus;
505 list_for_each_entry(pdev, &pbus->devices, bus_list) {
506 u16 status, error_bits;
508 pci_read_config_word(pdev, PCI_STATUS, &status);
509 error_bits =
510 (status & (PCI_STATUS_REC_MASTER_ABORT));
511 if (error_bits) {
512 pci_write_config_word(pdev, PCI_STATUS, error_bits);
513 printk("%s: Device %s received Master Abort [%016x]\n",
514 pbm->name, pci_name(pdev), status);
518 list_for_each_entry(bus, &pbus->children, node)
519 pci_scan_for_master_abort(pbm, bus);
522 void pci_scan_for_parity_error(struct pci_pbm_info *pbm,
523 struct pci_bus *pbus)
525 struct pci_dev *pdev;
526 struct pci_bus *bus;
528 list_for_each_entry(pdev, &pbus->devices, bus_list) {
529 u16 status, error_bits;
531 pci_read_config_word(pdev, PCI_STATUS, &status);
532 error_bits =
533 (status & (PCI_STATUS_PARITY |
534 PCI_STATUS_DETECTED_PARITY));
535 if (error_bits) {
536 pci_write_config_word(pdev, PCI_STATUS, error_bits);
537 printk("%s: Device %s saw Parity Error [%016x]\n",
538 pbm->name, pci_name(pdev), status);
542 list_for_each_entry(bus, &pbus->children, node)
543 pci_scan_for_parity_error(pbm, bus);