coroutine: add test-coroutine --benchmark-lifecycle
[qemu/stefanha.git] / hw / pcie_host.c
blobb7498656f24fa9134529c9ee4988c908bbc98b36
1 /*
2 * pcie_host.c
3 * utility functions for pci express host bridge.
5 * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
6 * VA Linux Systems Japan K.K.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License along
19 * with this program; if not, see <http://www.gnu.org/licenses/>.
22 #include "hw.h"
23 #include "pci.h"
24 #include "pcie_host.h"
27 * PCI express mmcfig address
28 * bit 20 - 28: bus number
29 * bit 15 - 19: device number
30 * bit 12 - 14: function number
31 * bit 0 - 11: offset in configuration space of a given device
33 #define PCIE_MMCFG_SIZE_MAX (1ULL << 28)
34 #define PCIE_MMCFG_SIZE_MIN (1ULL << 20)
35 #define PCIE_MMCFG_BUS_BIT 20
36 #define PCIE_MMCFG_BUS_MASK 0x1ff
37 #define PCIE_MMCFG_DEVFN_BIT 12
38 #define PCIE_MMCFG_DEVFN_MASK 0xff
39 #define PCIE_MMCFG_CONFOFFSET_MASK 0xfff
40 #define PCIE_MMCFG_BUS(addr) (((addr) >> PCIE_MMCFG_BUS_BIT) & \
41 PCIE_MMCFG_BUS_MASK)
42 #define PCIE_MMCFG_DEVFN(addr) (((addr) >> PCIE_MMCFG_DEVFN_BIT) & \
43 PCIE_MMCFG_DEVFN_MASK)
44 #define PCIE_MMCFG_CONFOFFSET(addr) ((addr) & PCIE_MMCFG_CONFOFFSET_MASK)
47 /* a helper function to get a PCIDevice for a given mmconfig address */
48 static inline PCIDevice *pcie_dev_find_by_mmcfg_addr(PCIBus *s,
49 uint32_t mmcfg_addr)
51 return pci_find_device(s, PCIE_MMCFG_BUS(mmcfg_addr),
52 PCIE_MMCFG_DEVFN(mmcfg_addr));
55 static void pcie_mmcfg_data_write(PCIBus *s,
56 uint32_t mmcfg_addr, uint32_t val, int len)
58 PCIDevice *pci_dev = pcie_dev_find_by_mmcfg_addr(s, mmcfg_addr);
60 if (!pci_dev)
61 return;
63 pci_dev->config_write(pci_dev,
64 PCIE_MMCFG_CONFOFFSET(mmcfg_addr), val, len);
67 static uint32_t pcie_mmcfg_data_read(PCIBus *s, uint32_t addr, int len)
69 PCIDevice *pci_dev = pcie_dev_find_by_mmcfg_addr(s, addr);
71 assert(len == 1 || len == 2 || len == 4);
72 if (!pci_dev) {
73 return ~0x0;
75 return pci_dev->config_read(pci_dev, PCIE_MMCFG_CONFOFFSET(addr), len);
78 static void pcie_mmcfg_data_writeb(void *opaque,
79 target_phys_addr_t addr, uint32_t value)
81 PCIExpressHost *e = opaque;
82 pcie_mmcfg_data_write(e->pci.bus, addr - e->base_addr, value, 1);
85 static void pcie_mmcfg_data_writew(void *opaque,
86 target_phys_addr_t addr, uint32_t value)
88 PCIExpressHost *e = opaque;
89 pcie_mmcfg_data_write(e->pci.bus, addr - e->base_addr, value, 2);
92 static void pcie_mmcfg_data_writel(void *opaque,
93 target_phys_addr_t addr, uint32_t value)
95 PCIExpressHost *e = opaque;
96 pcie_mmcfg_data_write(e->pci.bus, addr - e->base_addr, value, 4);
99 static uint32_t pcie_mmcfg_data_readb(void *opaque, target_phys_addr_t addr)
101 PCIExpressHost *e = opaque;
102 return pcie_mmcfg_data_read(e->pci.bus, addr - e->base_addr, 1);
105 static uint32_t pcie_mmcfg_data_readw(void *opaque, target_phys_addr_t addr)
107 PCIExpressHost *e = opaque;
108 return pcie_mmcfg_data_read(e->pci.bus, addr - e->base_addr, 2);
111 static uint32_t pcie_mmcfg_data_readl(void *opaque, target_phys_addr_t addr)
113 PCIExpressHost *e = opaque;
114 return pcie_mmcfg_data_read(e->pci.bus, addr - e->base_addr, 4);
118 static CPUWriteMemoryFunc * const pcie_mmcfg_write[] =
120 pcie_mmcfg_data_writeb,
121 pcie_mmcfg_data_writew,
122 pcie_mmcfg_data_writel,
125 static CPUReadMemoryFunc * const pcie_mmcfg_read[] =
127 pcie_mmcfg_data_readb,
128 pcie_mmcfg_data_readw,
129 pcie_mmcfg_data_readl,
132 /* pcie_host::base_addr == PCIE_BASE_ADDR_UNMAPPED when it isn't mapped. */
133 #define PCIE_BASE_ADDR_UNMAPPED ((target_phys_addr_t)-1ULL)
135 int pcie_host_init(PCIExpressHost *e)
137 e->base_addr = PCIE_BASE_ADDR_UNMAPPED;
138 e->mmio_index =
139 cpu_register_io_memory(pcie_mmcfg_read, pcie_mmcfg_write, e,
140 DEVICE_NATIVE_ENDIAN);
141 if (e->mmio_index < 0) {
142 return -1;
145 return 0;
148 void pcie_host_mmcfg_unmap(PCIExpressHost *e)
150 if (e->base_addr != PCIE_BASE_ADDR_UNMAPPED) {
151 cpu_register_physical_memory(e->base_addr, e->size, IO_MEM_UNASSIGNED);
152 e->base_addr = PCIE_BASE_ADDR_UNMAPPED;
156 void pcie_host_mmcfg_map(PCIExpressHost *e,
157 target_phys_addr_t addr, uint32_t size)
159 assert(!(size & (size - 1))); /* power of 2 */
160 assert(size >= PCIE_MMCFG_SIZE_MIN);
161 assert(size <= PCIE_MMCFG_SIZE_MAX);
163 e->base_addr = addr;
164 e->size = size;
165 cpu_register_physical_memory(e->base_addr, e->size, e->mmio_index);
168 void pcie_host_mmcfg_update(PCIExpressHost *e,
169 int enable,
170 target_phys_addr_t addr, uint32_t size)
172 pcie_host_mmcfg_unmap(e);
173 if (enable) {
174 pcie_host_mmcfg_map(e, addr, size);