Monitor: Rename cmd_new_ret()
[qemu/stefanha.git] / target-sparc / cpu.h
blob5980deb6a3e452373391a12b62570cd9e7b65b35
1 #ifndef CPU_SPARC_H
2 #define CPU_SPARC_H
4 #include "config.h"
6 #if !defined(TARGET_SPARC64)
7 #define TARGET_LONG_BITS 32
8 #define TARGET_FPREGS 32
9 #define TARGET_PAGE_BITS 12 /* 4k */
10 #else
11 #define TARGET_LONG_BITS 64
12 #define TARGET_FPREGS 64
13 #define TARGET_PAGE_BITS 13 /* 8k */
14 #endif
16 #define CPUState struct CPUSPARCState
18 #include "cpu-defs.h"
20 #include "softfloat.h"
22 #define TARGET_HAS_ICE 1
24 #if !defined(TARGET_SPARC64)
25 #define ELF_MACHINE EM_SPARC
26 #else
27 #define ELF_MACHINE EM_SPARCV9
28 #endif
30 /*#define EXCP_INTERRUPT 0x100*/
32 /* trap definitions */
33 #ifndef TARGET_SPARC64
34 #define TT_TFAULT 0x01
35 #define TT_ILL_INSN 0x02
36 #define TT_PRIV_INSN 0x03
37 #define TT_NFPU_INSN 0x04
38 #define TT_WIN_OVF 0x05
39 #define TT_WIN_UNF 0x06
40 #define TT_UNALIGNED 0x07
41 #define TT_FP_EXCP 0x08
42 #define TT_DFAULT 0x09
43 #define TT_TOVF 0x0a
44 #define TT_EXTINT 0x10
45 #define TT_CODE_ACCESS 0x21
46 #define TT_UNIMP_FLUSH 0x25
47 #define TT_DATA_ACCESS 0x29
48 #define TT_DIV_ZERO 0x2a
49 #define TT_NCP_INSN 0x24
50 #define TT_TRAP 0x80
51 #else
52 #define TT_POWER_ON_RESET 0x01
53 #define TT_TFAULT 0x08
54 #define TT_CODE_ACCESS 0x0a
55 #define TT_ILL_INSN 0x10
56 #define TT_UNIMP_FLUSH TT_ILL_INSN
57 #define TT_PRIV_INSN 0x11
58 #define TT_NFPU_INSN 0x20
59 #define TT_FP_EXCP 0x21
60 #define TT_TOVF 0x23
61 #define TT_CLRWIN 0x24
62 #define TT_DIV_ZERO 0x28
63 #define TT_DFAULT 0x30
64 #define TT_DATA_ACCESS 0x32
65 #define TT_UNALIGNED 0x34
66 #define TT_PRIV_ACT 0x37
67 #define TT_EXTINT 0x40
68 #define TT_IVEC 0x60
69 #define TT_TMISS 0x64
70 #define TT_DMISS 0x68
71 #define TT_DPROT 0x6c
72 #define TT_SPILL 0x80
73 #define TT_FILL 0xc0
74 #define TT_WOTHER 0x10
75 #define TT_TRAP 0x100
76 #endif
78 #define PSR_NEG_SHIFT 23
79 #define PSR_NEG (1 << PSR_NEG_SHIFT)
80 #define PSR_ZERO_SHIFT 22
81 #define PSR_ZERO (1 << PSR_ZERO_SHIFT)
82 #define PSR_OVF_SHIFT 21
83 #define PSR_OVF (1 << PSR_OVF_SHIFT)
84 #define PSR_CARRY_SHIFT 20
85 #define PSR_CARRY (1 << PSR_CARRY_SHIFT)
86 #define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
87 #define PSR_EF (1<<12)
88 #define PSR_PIL 0xf00
89 #define PSR_S (1<<7)
90 #define PSR_PS (1<<6)
91 #define PSR_ET (1<<5)
92 #define PSR_CWP 0x1f
94 #define CC_SRC (env->cc_src)
95 #define CC_SRC2 (env->cc_src2)
96 #define CC_DST (env->cc_dst)
97 #define CC_OP (env->cc_op)
99 enum {
100 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
101 CC_OP_FLAGS, /* all cc are back in status register */
102 CC_OP_DIV, /* modify N, Z and V, C = 0*/
103 CC_OP_ADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
104 CC_OP_ADDX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
105 CC_OP_TADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
106 CC_OP_TADDTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
107 CC_OP_SUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
108 CC_OP_SUBX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
109 CC_OP_TSUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
110 CC_OP_TSUBTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
111 CC_OP_LOGIC, /* modify N and Z, C = V = 0, CC_DST = res */
112 CC_OP_NB,
115 /* Trap base register */
116 #define TBR_BASE_MASK 0xfffff000
118 #if defined(TARGET_SPARC64)
119 #define PS_TCT (1<<12) /* UA2007, impl.dep. trap on control transfer */
120 #define PS_IG (1<<11) /* v9, zero on UA2007 */
121 #define PS_MG (1<<10) /* v9, zero on UA2007 */
122 #define PS_CLE (1<<9) /* UA2007 */
123 #define PS_TLE (1<<8) /* UA2007 */
124 #define PS_RMO (1<<7)
125 #define PS_RED (1<<5) /* v9, zero on UA2007 */
126 #define PS_PEF (1<<4) /* enable fpu */
127 #define PS_AM (1<<3) /* address mask */
128 #define PS_PRIV (1<<2)
129 #define PS_IE (1<<1)
130 #define PS_AG (1<<0) /* v9, zero on UA2007 */
132 #define FPRS_FEF (1<<2)
134 #define HS_PRIV (1<<2)
135 #endif
137 /* Fcc */
138 #define FSR_RD1 (1ULL << 31)
139 #define FSR_RD0 (1ULL << 30)
140 #define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
141 #define FSR_RD_NEAREST 0
142 #define FSR_RD_ZERO FSR_RD0
143 #define FSR_RD_POS FSR_RD1
144 #define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
146 #define FSR_NVM (1ULL << 27)
147 #define FSR_OFM (1ULL << 26)
148 #define FSR_UFM (1ULL << 25)
149 #define FSR_DZM (1ULL << 24)
150 #define FSR_NXM (1ULL << 23)
151 #define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
153 #define FSR_NVA (1ULL << 9)
154 #define FSR_OFA (1ULL << 8)
155 #define FSR_UFA (1ULL << 7)
156 #define FSR_DZA (1ULL << 6)
157 #define FSR_NXA (1ULL << 5)
158 #define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
160 #define FSR_NVC (1ULL << 4)
161 #define FSR_OFC (1ULL << 3)
162 #define FSR_UFC (1ULL << 2)
163 #define FSR_DZC (1ULL << 1)
164 #define FSR_NXC (1ULL << 0)
165 #define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
167 #define FSR_FTT2 (1ULL << 16)
168 #define FSR_FTT1 (1ULL << 15)
169 #define FSR_FTT0 (1ULL << 14)
170 //gcc warns about constant overflow for ~FSR_FTT_MASK
171 //#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
172 #ifdef TARGET_SPARC64
173 #define FSR_FTT_NMASK 0xfffffffffffe3fffULL
174 #define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
175 #define FSR_LDFSR_OLDMASK 0x0000003f000fc000ULL
176 #define FSR_LDXFSR_MASK 0x0000003fcfc00fffULL
177 #define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
178 #else
179 #define FSR_FTT_NMASK 0xfffe3fffULL
180 #define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
181 #define FSR_LDFSR_OLDMASK 0x000fc000ULL
182 #endif
183 #define FSR_LDFSR_MASK 0xcfc00fffULL
184 #define FSR_FTT_IEEE_EXCP (1ULL << 14)
185 #define FSR_FTT_UNIMPFPOP (3ULL << 14)
186 #define FSR_FTT_SEQ_ERROR (4ULL << 14)
187 #define FSR_FTT_INVAL_FPR (6ULL << 14)
189 #define FSR_FCC1_SHIFT 11
190 #define FSR_FCC1 (1ULL << FSR_FCC1_SHIFT)
191 #define FSR_FCC0_SHIFT 10
192 #define FSR_FCC0 (1ULL << FSR_FCC0_SHIFT)
194 /* MMU */
195 #define MMU_E (1<<0)
196 #define MMU_NF (1<<1)
198 #define PTE_ENTRYTYPE_MASK 3
199 #define PTE_ACCESS_MASK 0x1c
200 #define PTE_ACCESS_SHIFT 2
201 #define PTE_PPN_SHIFT 7
202 #define PTE_ADDR_MASK 0xffffff00
204 #define PG_ACCESSED_BIT 5
205 #define PG_MODIFIED_BIT 6
206 #define PG_CACHE_BIT 7
208 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
209 #define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
210 #define PG_CACHE_MASK (1 << PG_CACHE_BIT)
212 /* 3 <= NWINDOWS <= 32. */
213 #define MIN_NWINDOWS 3
214 #define MAX_NWINDOWS 32
216 #if !defined(TARGET_SPARC64)
217 #define NB_MMU_MODES 2
218 #else
219 #define NB_MMU_MODES 3
220 typedef struct trap_state {
221 uint64_t tpc;
222 uint64_t tnpc;
223 uint64_t tstate;
224 uint32_t tt;
225 } trap_state;
226 #endif
228 typedef struct sparc_def_t {
229 const char *name;
230 target_ulong iu_version;
231 uint32_t fpu_version;
232 uint32_t mmu_version;
233 uint32_t mmu_bm;
234 uint32_t mmu_ctpr_mask;
235 uint32_t mmu_cxr_mask;
236 uint32_t mmu_sfsr_mask;
237 uint32_t mmu_trcr_mask;
238 uint32_t mxcc_version;
239 uint32_t features;
240 uint32_t nwindows;
241 uint32_t maxtl;
242 } sparc_def_t;
244 #define CPU_FEATURE_FLOAT (1 << 0)
245 #define CPU_FEATURE_FLOAT128 (1 << 1)
246 #define CPU_FEATURE_SWAP (1 << 2)
247 #define CPU_FEATURE_MUL (1 << 3)
248 #define CPU_FEATURE_DIV (1 << 4)
249 #define CPU_FEATURE_FLUSH (1 << 5)
250 #define CPU_FEATURE_FSQRT (1 << 6)
251 #define CPU_FEATURE_FMUL (1 << 7)
252 #define CPU_FEATURE_VIS1 (1 << 8)
253 #define CPU_FEATURE_VIS2 (1 << 9)
254 #define CPU_FEATURE_FSMULD (1 << 10)
255 #define CPU_FEATURE_HYPV (1 << 11)
256 #define CPU_FEATURE_CMT (1 << 12)
257 #define CPU_FEATURE_GL (1 << 13)
258 #ifndef TARGET_SPARC64
259 #define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
260 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
261 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
262 CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
263 #else
264 #define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
265 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
266 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
267 CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 | \
268 CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD)
269 enum {
270 mmu_us_12, // Ultrasparc < III (64 entry TLB)
271 mmu_us_3, // Ultrasparc III (512 entry TLB)
272 mmu_us_4, // Ultrasparc IV (several TLBs, 32 and 256MB pages)
273 mmu_sun4v, // T1, T2
275 #endif
277 #define TTE_VALID_BIT (1ULL << 63)
278 #define TTE_USED_BIT (1ULL << 41)
279 #define TTE_LOCKED_BIT (1ULL << 6)
280 #define TTE_GLOBAL_BIT (1ULL << 0)
282 #define TTE_IS_VALID(tte) ((tte) & TTE_VALID_BIT)
283 #define TTE_IS_USED(tte) ((tte) & TTE_USED_BIT)
284 #define TTE_IS_LOCKED(tte) ((tte) & TTE_LOCKED_BIT)
285 #define TTE_IS_GLOBAL(tte) ((tte) & TTE_GLOBAL_BIT)
287 #define TTE_SET_USED(tte) ((tte) |= TTE_USED_BIT)
288 #define TTE_SET_UNUSED(tte) ((tte) &= ~TTE_USED_BIT)
290 typedef struct SparcTLBEntry {
291 uint64_t tag;
292 uint64_t tte;
293 } SparcTLBEntry;
295 struct CPUTimer
297 const char *name;
298 uint32_t frequency;
299 uint32_t disabled;
300 uint64_t disabled_mask;
301 int64_t clock_offset;
302 struct QEMUTimer *qtimer;
305 typedef struct CPUTimer CPUTimer;
307 struct QEMUFile;
308 void cpu_put_timer(struct QEMUFile *f, CPUTimer *s);
309 void cpu_get_timer(struct QEMUFile *f, CPUTimer *s);
311 typedef struct CPUSPARCState {
312 target_ulong gregs[8]; /* general registers */
313 target_ulong *regwptr; /* pointer to current register window */
314 target_ulong pc; /* program counter */
315 target_ulong npc; /* next program counter */
316 target_ulong y; /* multiply/divide register */
318 /* emulator internal flags handling */
319 target_ulong cc_src, cc_src2;
320 target_ulong cc_dst;
321 uint32_t cc_op;
323 target_ulong t0, t1; /* temporaries live across basic blocks */
324 target_ulong cond; /* conditional branch result (XXX: save it in a
325 temporary register when possible) */
327 uint32_t psr; /* processor state register */
328 target_ulong fsr; /* FPU state register */
329 float32 fpr[TARGET_FPREGS]; /* floating point registers */
330 uint32_t cwp; /* index of current register window (extracted
331 from PSR) */
332 #if !defined(TARGET_SPARC64) || defined(TARGET_ABI32)
333 uint32_t wim; /* window invalid mask */
334 #endif
335 target_ulong tbr; /* trap base register */
336 int psrs; /* supervisor mode (extracted from PSR) */
337 int psrps; /* previous supervisor mode */
338 #if !defined(TARGET_SPARC64)
339 int psret; /* enable traps */
340 #endif
341 uint32_t psrpil; /* interrupt blocking level */
342 uint32_t pil_in; /* incoming interrupt level bitmap */
343 int psref; /* enable fpu */
344 target_ulong version;
345 int interrupt_index;
346 uint32_t nwindows;
347 /* NOTE: we allow 8 more registers to handle wrapping */
348 target_ulong regbase[MAX_NWINDOWS * 16 + 8];
350 CPU_COMMON
352 /* MMU regs */
353 #if defined(TARGET_SPARC64)
354 uint64_t lsu;
355 #define DMMU_E 0x8
356 #define IMMU_E 0x4
357 //typedef struct SparcMMU
358 union {
359 uint64_t immuregs[16];
360 struct {
361 uint64_t tsb_tag_target;
362 uint64_t unused_mmu_primary_context; // use DMMU
363 uint64_t unused_mmu_secondary_context; // use DMMU
364 uint64_t sfsr;
365 uint64_t sfar;
366 uint64_t tsb;
367 uint64_t tag_access;
368 } immu;
370 union {
371 uint64_t dmmuregs[16];
372 struct {
373 uint64_t tsb_tag_target;
374 uint64_t mmu_primary_context;
375 uint64_t mmu_secondary_context;
376 uint64_t sfsr;
377 uint64_t sfar;
378 uint64_t tsb;
379 uint64_t tag_access;
380 } dmmu;
382 SparcTLBEntry itlb[64];
383 SparcTLBEntry dtlb[64];
384 uint32_t mmu_version;
385 #else
386 uint32_t mmuregs[32];
387 uint64_t mxccdata[4];
388 uint64_t mxccregs[8];
389 uint64_t mmubpregs[4];
390 uint64_t prom_addr;
391 #endif
392 /* temporary float registers */
393 float64 dt0, dt1;
394 float128 qt0, qt1;
395 float_status fp_status;
396 #if defined(TARGET_SPARC64)
397 #define MAXTL_MAX 8
398 #define MAXTL_MASK (MAXTL_MAX - 1)
399 trap_state ts[MAXTL_MAX];
400 uint32_t xcc; /* Extended integer condition codes */
401 uint32_t asi;
402 uint32_t pstate;
403 uint32_t tl;
404 uint32_t maxtl;
405 uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
406 uint64_t agregs[8]; /* alternate general registers */
407 uint64_t bgregs[8]; /* backup for normal global registers */
408 uint64_t igregs[8]; /* interrupt general registers */
409 uint64_t mgregs[8]; /* mmu general registers */
410 uint64_t fprs;
411 uint64_t tick_cmpr, stick_cmpr;
412 CPUTimer *tick, *stick;
413 #define TICK_NPT_MASK 0x8000000000000000ULL
414 #define TICK_INT_DIS 0x8000000000000000ULL
415 uint64_t gsr;
416 uint32_t gl; // UA2005
417 /* UA 2005 hyperprivileged registers */
418 uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
419 CPUTimer *hstick; // UA 2005
420 uint32_t softint;
421 #define SOFTINT_TIMER 1
422 #define SOFTINT_STIMER (1 << 16)
423 #define SOFTINT_INTRMASK (0xFFFE)
424 #define SOFTINT_REG_MASK (SOFTINT_STIMER|SOFTINT_INTRMASK|SOFTINT_TIMER)
425 #endif
426 sparc_def_t *def;
427 } CPUSPARCState;
429 /* helper.c */
430 CPUSPARCState *cpu_sparc_init(const char *cpu_model);
431 void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
432 void sparc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
433 ...));
434 void cpu_lock(void);
435 void cpu_unlock(void);
436 int cpu_sparc_handle_mmu_fault(CPUSPARCState *env1, target_ulong address, int rw,
437 int mmu_idx, int is_softmmu);
438 #define cpu_handle_mmu_fault cpu_sparc_handle_mmu_fault
439 target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev);
440 void dump_mmu(CPUSPARCState *env);
442 /* translate.c */
443 void gen_intermediate_code_init(CPUSPARCState *env);
445 /* cpu-exec.c */
446 int cpu_sparc_exec(CPUSPARCState *s);
448 #if !defined (TARGET_SPARC64)
449 #define GET_PSR(env) (env->version | (env->psr & PSR_ICC) | \
450 (env->psref? PSR_EF : 0) | \
451 (env->psrpil << 8) | \
452 (env->psrs? PSR_S : 0) | \
453 (env->psrps? PSR_PS : 0) | \
454 (env->psret? PSR_ET : 0) | env->cwp)
455 #else
456 #define GET_PSR(env) (env->version | (env->psr & PSR_ICC) | \
457 (env->psref? PSR_EF : 0) | \
458 (env->psrpil << 8) | \
459 (env->psrs? PSR_S : 0) | \
460 (env->psrps? PSR_PS : 0) | \
461 env->cwp)
462 #endif
464 #ifndef NO_CPU_IO_DEFS
466 static inline int cpu_cwp_inc(CPUSPARCState *env1, int cwp)
468 if (unlikely(cwp >= env1->nwindows))
469 cwp -= env1->nwindows;
470 return cwp;
473 static inline int cpu_cwp_dec(CPUSPARCState *env1, int cwp)
475 if (unlikely(cwp < 0))
476 cwp += env1->nwindows;
477 return cwp;
479 #endif
481 static inline void memcpy32(target_ulong *dst, const target_ulong *src)
483 dst[0] = src[0];
484 dst[1] = src[1];
485 dst[2] = src[2];
486 dst[3] = src[3];
487 dst[4] = src[4];
488 dst[5] = src[5];
489 dst[6] = src[6];
490 dst[7] = src[7];
493 static inline void cpu_set_cwp(CPUSPARCState *env1, int new_cwp)
495 /* put the modified wrap registers at their proper location */
496 if (env1->cwp == env1->nwindows - 1)
497 memcpy32(env1->regbase, env1->regbase + env1->nwindows * 16);
498 env1->cwp = new_cwp;
499 /* put the wrap registers at their temporary location */
500 if (new_cwp == env1->nwindows - 1)
501 memcpy32(env1->regbase + env1->nwindows * 16, env1->regbase);
502 env1->regwptr = env1->regbase + (new_cwp * 16);
505 /* sun4m.c, sun4u.c */
506 void cpu_check_irqs(CPUSPARCState *env);
508 static inline void PUT_PSR(CPUSPARCState *env1, target_ulong val)
510 env1->psr = val & PSR_ICC;
511 env1->psref = (val & PSR_EF)? 1 : 0;
512 env1->psrpil = (val & PSR_PIL) >> 8;
513 #if ((!defined (TARGET_SPARC64)) && !defined(CONFIG_USER_ONLY))
514 cpu_check_irqs(env1);
515 #endif
516 env1->psrs = (val & PSR_S)? 1 : 0;
517 env1->psrps = (val & PSR_PS)? 1 : 0;
518 #if !defined (TARGET_SPARC64)
519 env1->psret = (val & PSR_ET)? 1 : 0;
520 #endif
521 cpu_set_cwp(env1, val & PSR_CWP);
522 env1->cc_op = CC_OP_FLAGS;
525 #ifdef TARGET_SPARC64
526 #define GET_CCR(env) (((env->xcc >> 20) << 4) | ((env->psr & PSR_ICC) >> 20))
527 #define PUT_CCR(env, val) do { int _tmp = val; \
528 env->xcc = (_tmp >> 4) << 20; \
529 env->psr = (_tmp & 0xf) << 20; \
530 CC_OP = CC_OP_FLAGS; \
531 } while (0)
532 #define GET_CWP64(env) (env->nwindows - 1 - (env)->cwp)
534 #ifndef NO_CPU_IO_DEFS
535 static inline void PUT_CWP64(CPUSPARCState *env1, int cwp)
537 if (unlikely(cwp >= env1->nwindows || cwp < 0))
538 cwp %= env1->nwindows;
539 cpu_set_cwp(env1, env1->nwindows - 1 - cwp);
541 #endif
542 #endif
544 /* cpu-exec.c */
545 void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
546 int is_asi, int size);
547 int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
549 #define cpu_init cpu_sparc_init
550 #define cpu_exec cpu_sparc_exec
551 #define cpu_gen_code cpu_sparc_gen_code
552 #define cpu_signal_handler cpu_sparc_signal_handler
553 #define cpu_list sparc_cpu_list
555 #define CPU_SAVE_VERSION 6
557 /* MMU modes definitions */
558 #define MMU_MODE0_SUFFIX _user
559 #define MMU_MODE1_SUFFIX _kernel
560 #ifdef TARGET_SPARC64
561 #define MMU_MODE2_SUFFIX _hypv
562 #endif
563 #define MMU_USER_IDX 0
564 #define MMU_KERNEL_IDX 1
565 #define MMU_HYPV_IDX 2
567 static inline int cpu_mmu_index(CPUState *env1)
569 #if defined(CONFIG_USER_ONLY)
570 return MMU_USER_IDX;
571 #elif !defined(TARGET_SPARC64)
572 return env1->psrs;
573 #else
574 if (!env1->psrs)
575 return MMU_USER_IDX;
576 else if ((env1->hpstate & HS_PRIV) == 0)
577 return MMU_KERNEL_IDX;
578 else
579 return MMU_HYPV_IDX;
580 #endif
583 static inline int cpu_interrupts_enabled(CPUState *env1)
585 #if !defined (TARGET_SPARC64)
586 if (env1->psret != 0)
587 return 1;
588 #else
589 if (env1->pstate & PS_IE)
590 return 1;
591 #endif
593 return 0;
596 static inline int cpu_pil_allowed(CPUState *env1, int pil)
598 #if !defined(TARGET_SPARC64)
599 /* level 15 is non-maskable on sparc v8 */
600 return pil == 15 || pil > env1->psrpil;
601 #else
602 return pil > env1->psrpil;
603 #endif
606 static inline int cpu_fpu_enabled(CPUState *env1)
608 #if defined(CONFIG_USER_ONLY)
609 return 1;
610 #elif !defined(TARGET_SPARC64)
611 return env1->psref;
612 #else
613 return ((env1->pstate & PS_PEF) != 0) && ((env1->fprs & FPRS_FEF) != 0);
614 #endif
617 #if defined(CONFIG_USER_ONLY)
618 static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
620 if (newsp)
621 env->regwptr[22] = newsp;
622 env->regwptr[0] = 0;
623 /* FIXME: Do we also need to clear CF? */
624 /* XXXXX */
625 printf ("HELPME: %s:%d\n", __FILE__, __LINE__);
627 #endif
629 #include "cpu-all.h"
630 #include "exec-all.h"
632 #ifdef TARGET_SPARC64
633 /* sun4u.c */
634 void cpu_tick_set_count(CPUTimer *timer, uint64_t count);
635 uint64_t cpu_tick_get_count(CPUTimer *timer);
636 void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit);
637 trap_state* cpu_tsptr(CPUState* env);
638 #endif
640 static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
642 env->pc = tb->pc;
643 env->npc = tb->cs_base;
646 static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
647 target_ulong *cs_base, int *flags)
649 *pc = env->pc;
650 *cs_base = env->npc;
651 #ifdef TARGET_SPARC64
652 // AM . Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
653 *flags = ((env->pstate & PS_AM) << 2)
654 | (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
655 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
656 #else
657 // FPU enable . Supervisor
658 *flags = (env->psref << 4) | env->psrs;
659 #endif
662 #endif