1 #include "qemu/osdep.h"
4 #include "hw/i386/pc.h"
5 #include "hw/isa/isa.h"
8 #include "sysemu/kvm.h"
10 #include "qemu/error-report.h"
12 static const VMStateDescription vmstate_segment
= {
15 .minimum_version_id
= 1,
16 .fields
= (VMStateField
[]) {
17 VMSTATE_UINT32(selector
, SegmentCache
),
18 VMSTATE_UINTTL(base
, SegmentCache
),
19 VMSTATE_UINT32(limit
, SegmentCache
),
20 VMSTATE_UINT32(flags
, SegmentCache
),
25 #define VMSTATE_SEGMENT(_field, _state) { \
26 .name = (stringify(_field)), \
27 .size = sizeof(SegmentCache), \
28 .vmsd = &vmstate_segment, \
29 .flags = VMS_STRUCT, \
30 .offset = offsetof(_state, _field) \
31 + type_check(SegmentCache,typeof_field(_state, _field)) \
34 #define VMSTATE_SEGMENT_ARRAY(_field, _state, _n) \
35 VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_segment, SegmentCache)
37 static const VMStateDescription vmstate_xmm_reg
= {
40 .minimum_version_id
= 1,
41 .fields
= (VMStateField
[]) {
42 VMSTATE_UINT64(ZMM_Q(0), ZMMReg
),
43 VMSTATE_UINT64(ZMM_Q(1), ZMMReg
),
48 #define VMSTATE_XMM_REGS(_field, _state, _start) \
49 VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \
50 vmstate_xmm_reg, ZMMReg)
52 /* YMMH format is the same as XMM, but for bits 128-255 */
53 static const VMStateDescription vmstate_ymmh_reg
= {
56 .minimum_version_id
= 1,
57 .fields
= (VMStateField
[]) {
58 VMSTATE_UINT64(ZMM_Q(2), ZMMReg
),
59 VMSTATE_UINT64(ZMM_Q(3), ZMMReg
),
64 #define VMSTATE_YMMH_REGS_VARS(_field, _state, _start, _v) \
65 VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, _v, \
66 vmstate_ymmh_reg, ZMMReg)
68 static const VMStateDescription vmstate_zmmh_reg
= {
71 .minimum_version_id
= 1,
72 .fields
= (VMStateField
[]) {
73 VMSTATE_UINT64(ZMM_Q(4), ZMMReg
),
74 VMSTATE_UINT64(ZMM_Q(5), ZMMReg
),
75 VMSTATE_UINT64(ZMM_Q(6), ZMMReg
),
76 VMSTATE_UINT64(ZMM_Q(7), ZMMReg
),
81 #define VMSTATE_ZMMH_REGS_VARS(_field, _state, _start) \
82 VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \
83 vmstate_zmmh_reg, ZMMReg)
86 static const VMStateDescription vmstate_hi16_zmm_reg
= {
87 .name
= "hi16_zmm_reg",
89 .minimum_version_id
= 1,
90 .fields
= (VMStateField
[]) {
91 VMSTATE_UINT64(ZMM_Q(0), ZMMReg
),
92 VMSTATE_UINT64(ZMM_Q(1), ZMMReg
),
93 VMSTATE_UINT64(ZMM_Q(2), ZMMReg
),
94 VMSTATE_UINT64(ZMM_Q(3), ZMMReg
),
95 VMSTATE_UINT64(ZMM_Q(4), ZMMReg
),
96 VMSTATE_UINT64(ZMM_Q(5), ZMMReg
),
97 VMSTATE_UINT64(ZMM_Q(6), ZMMReg
),
98 VMSTATE_UINT64(ZMM_Q(7), ZMMReg
),
103 #define VMSTATE_Hi16_ZMM_REGS_VARS(_field, _state, _start) \
104 VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \
105 vmstate_hi16_zmm_reg, ZMMReg)
108 static const VMStateDescription vmstate_bnd_regs
= {
111 .minimum_version_id
= 1,
112 .fields
= (VMStateField
[]) {
113 VMSTATE_UINT64(lb
, BNDReg
),
114 VMSTATE_UINT64(ub
, BNDReg
),
115 VMSTATE_END_OF_LIST()
119 #define VMSTATE_BND_REGS(_field, _state, _n) \
120 VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_bnd_regs, BNDReg)
122 static const VMStateDescription vmstate_mtrr_var
= {
125 .minimum_version_id
= 1,
126 .fields
= (VMStateField
[]) {
127 VMSTATE_UINT64(base
, MTRRVar
),
128 VMSTATE_UINT64(mask
, MTRRVar
),
129 VMSTATE_END_OF_LIST()
133 #define VMSTATE_MTRR_VARS(_field, _state, _n, _v) \
134 VMSTATE_STRUCT_ARRAY(_field, _state, _n, _v, vmstate_mtrr_var, MTRRVar)
136 static void put_fpreg_error(QEMUFile
*f
, void *opaque
, size_t size
)
138 fprintf(stderr
, "call put_fpreg() with invalid arguments\n");
142 /* XXX: add that in a FPU generic layer */
143 union x86_longdouble
{
148 #define MANTD1(fp) (fp & ((1LL << 52) - 1))
149 #define EXPBIAS1 1023
150 #define EXPD1(fp) ((fp >> 52) & 0x7FF)
151 #define SIGND1(fp) ((fp >> 32) & 0x80000000)
153 static void fp64_to_fp80(union x86_longdouble
*p
, uint64_t temp
)
157 p
->mant
= (MANTD1(temp
) << 11) | (1LL << 63);
158 /* exponent + sign */
159 e
= EXPD1(temp
) - EXPBIAS1
+ 16383;
160 e
|= SIGND1(temp
) >> 16;
164 static int get_fpreg(QEMUFile
*f
, void *opaque
, size_t size
)
166 FPReg
*fp_reg
= opaque
;
170 qemu_get_be64s(f
, &mant
);
171 qemu_get_be16s(f
, &exp
);
172 fp_reg
->d
= cpu_set_fp80(mant
, exp
);
176 static void put_fpreg(QEMUFile
*f
, void *opaque
, size_t size
)
178 FPReg
*fp_reg
= opaque
;
181 /* we save the real CPU data (in case of MMX usage only 'mant'
182 contains the MMX register */
183 cpu_get_fp80(&mant
, &exp
, fp_reg
->d
);
184 qemu_put_be64s(f
, &mant
);
185 qemu_put_be16s(f
, &exp
);
188 static const VMStateInfo vmstate_fpreg
= {
194 static int get_fpreg_1_mmx(QEMUFile
*f
, void *opaque
, size_t size
)
196 union x86_longdouble
*p
= opaque
;
199 qemu_get_be64s(f
, &mant
);
205 static const VMStateInfo vmstate_fpreg_1_mmx
= {
206 .name
= "fpreg_1_mmx",
207 .get
= get_fpreg_1_mmx
,
208 .put
= put_fpreg_error
,
211 static int get_fpreg_1_no_mmx(QEMUFile
*f
, void *opaque
, size_t size
)
213 union x86_longdouble
*p
= opaque
;
216 qemu_get_be64s(f
, &mant
);
217 fp64_to_fp80(p
, mant
);
221 static const VMStateInfo vmstate_fpreg_1_no_mmx
= {
222 .name
= "fpreg_1_no_mmx",
223 .get
= get_fpreg_1_no_mmx
,
224 .put
= put_fpreg_error
,
227 static bool fpregs_is_0(void *opaque
, int version_id
)
229 X86CPU
*cpu
= opaque
;
230 CPUX86State
*env
= &cpu
->env
;
232 return (env
->fpregs_format_vmstate
== 0);
235 static bool fpregs_is_1_mmx(void *opaque
, int version_id
)
237 X86CPU
*cpu
= opaque
;
238 CPUX86State
*env
= &cpu
->env
;
241 guess_mmx
= ((env
->fptag_vmstate
== 0xff) &&
242 (env
->fpus_vmstate
& 0x3800) == 0);
243 return (guess_mmx
&& (env
->fpregs_format_vmstate
== 1));
246 static bool fpregs_is_1_no_mmx(void *opaque
, int version_id
)
248 X86CPU
*cpu
= opaque
;
249 CPUX86State
*env
= &cpu
->env
;
252 guess_mmx
= ((env
->fptag_vmstate
== 0xff) &&
253 (env
->fpus_vmstate
& 0x3800) == 0);
254 return (!guess_mmx
&& (env
->fpregs_format_vmstate
== 1));
257 #define VMSTATE_FP_REGS(_field, _state, _n) \
258 VMSTATE_ARRAY_TEST(_field, _state, _n, fpregs_is_0, vmstate_fpreg, FPReg), \
259 VMSTATE_ARRAY_TEST(_field, _state, _n, fpregs_is_1_mmx, vmstate_fpreg_1_mmx, FPReg), \
260 VMSTATE_ARRAY_TEST(_field, _state, _n, fpregs_is_1_no_mmx, vmstate_fpreg_1_no_mmx, FPReg)
262 static bool version_is_5(void *opaque
, int version_id
)
264 return version_id
== 5;
268 static bool less_than_7(void *opaque
, int version_id
)
270 return version_id
< 7;
273 static int get_uint64_as_uint32(QEMUFile
*f
, void *pv
, size_t size
)
276 *v
= qemu_get_be32(f
);
280 static void put_uint64_as_uint32(QEMUFile
*f
, void *pv
, size_t size
)
283 qemu_put_be32(f
, *v
);
286 static const VMStateInfo vmstate_hack_uint64_as_uint32
= {
287 .name
= "uint64_as_uint32",
288 .get
= get_uint64_as_uint32
,
289 .put
= put_uint64_as_uint32
,
292 #define VMSTATE_HACK_UINT32(_f, _s, _t) \
293 VMSTATE_SINGLE_TEST(_f, _s, _t, 0, vmstate_hack_uint64_as_uint32, uint64_t)
296 static void cpu_pre_save(void *opaque
)
298 X86CPU
*cpu
= opaque
;
299 CPUX86State
*env
= &cpu
->env
;
303 env
->fpus_vmstate
= (env
->fpus
& ~0x3800) | (env
->fpstt
& 0x7) << 11;
304 env
->fptag_vmstate
= 0;
305 for(i
= 0; i
< 8; i
++) {
306 env
->fptag_vmstate
|= ((!env
->fptags
[i
]) << i
);
309 env
->fpregs_format_vmstate
= 0;
312 * Real mode guest segments register DPL should be zero.
313 * Older KVM version were setting it wrongly.
314 * Fixing it will allow live migration to host with unrestricted guest
315 * support (otherwise the migration will fail with invalid guest state
318 if (!(env
->cr
[0] & CR0_PE_MASK
) &&
319 (env
->segs
[R_CS
].flags
>> DESC_DPL_SHIFT
& 3) != 0) {
320 env
->segs
[R_CS
].flags
&= ~(env
->segs
[R_CS
].flags
& DESC_DPL_MASK
);
321 env
->segs
[R_DS
].flags
&= ~(env
->segs
[R_DS
].flags
& DESC_DPL_MASK
);
322 env
->segs
[R_ES
].flags
&= ~(env
->segs
[R_ES
].flags
& DESC_DPL_MASK
);
323 env
->segs
[R_FS
].flags
&= ~(env
->segs
[R_FS
].flags
& DESC_DPL_MASK
);
324 env
->segs
[R_GS
].flags
&= ~(env
->segs
[R_GS
].flags
& DESC_DPL_MASK
);
325 env
->segs
[R_SS
].flags
&= ~(env
->segs
[R_SS
].flags
& DESC_DPL_MASK
);
330 static int cpu_post_load(void *opaque
, int version_id
)
332 X86CPU
*cpu
= opaque
;
333 CPUState
*cs
= CPU(cpu
);
334 CPUX86State
*env
= &cpu
->env
;
337 if (env
->tsc_khz
&& env
->user_tsc_khz
&&
338 env
->tsc_khz
!= env
->user_tsc_khz
) {
339 error_report("Mismatch between user-specified TSC frequency and "
340 "migrated TSC frequency");
345 * Real mode guest segments register DPL should be zero.
346 * Older KVM version were setting it wrongly.
347 * Fixing it will allow live migration from such host that don't have
348 * restricted guest support to a host with unrestricted guest support
349 * (otherwise the migration will fail with invalid guest state
352 if (!(env
->cr
[0] & CR0_PE_MASK
) &&
353 (env
->segs
[R_CS
].flags
>> DESC_DPL_SHIFT
& 3) != 0) {
354 env
->segs
[R_CS
].flags
&= ~(env
->segs
[R_CS
].flags
& DESC_DPL_MASK
);
355 env
->segs
[R_DS
].flags
&= ~(env
->segs
[R_DS
].flags
& DESC_DPL_MASK
);
356 env
->segs
[R_ES
].flags
&= ~(env
->segs
[R_ES
].flags
& DESC_DPL_MASK
);
357 env
->segs
[R_FS
].flags
&= ~(env
->segs
[R_FS
].flags
& DESC_DPL_MASK
);
358 env
->segs
[R_GS
].flags
&= ~(env
->segs
[R_GS
].flags
& DESC_DPL_MASK
);
359 env
->segs
[R_SS
].flags
&= ~(env
->segs
[R_SS
].flags
& DESC_DPL_MASK
);
362 /* Older versions of QEMU incorrectly used CS.DPL as the CPL when
363 * running under KVM. This is wrong for conforming code segments.
364 * Luckily, in our implementation the CPL field of hflags is redundant
365 * and we can get the right value from the SS descriptor privilege level.
367 env
->hflags
&= ~HF_CPL_MASK
;
368 env
->hflags
|= (env
->segs
[R_SS
].flags
>> DESC_DPL_SHIFT
) & HF_CPL_MASK
;
370 env
->fpstt
= (env
->fpus_vmstate
>> 11) & 7;
371 env
->fpus
= env
->fpus_vmstate
& ~0x3800;
372 env
->fptag_vmstate
^= 0xff;
373 for(i
= 0; i
< 8; i
++) {
374 env
->fptags
[i
] = (env
->fptag_vmstate
>> i
) & 1;
376 update_fp_status(env
);
378 cpu_breakpoint_remove_all(cs
, BP_CPU
);
379 cpu_watchpoint_remove_all(cs
, BP_CPU
);
381 /* Indicate all breakpoints disabled, as they are, then
382 let the helper re-enable them. */
383 target_ulong dr7
= env
->dr
[7];
384 env
->dr
[7] = dr7
& ~(DR7_GLOBAL_BP_MASK
| DR7_LOCAL_BP_MASK
);
385 cpu_x86_update_dr7(env
, dr7
);
395 static bool async_pf_msr_needed(void *opaque
)
397 X86CPU
*cpu
= opaque
;
399 return cpu
->env
.async_pf_en_msr
!= 0;
402 static bool pv_eoi_msr_needed(void *opaque
)
404 X86CPU
*cpu
= opaque
;
406 return cpu
->env
.pv_eoi_en_msr
!= 0;
409 static bool steal_time_msr_needed(void *opaque
)
411 X86CPU
*cpu
= opaque
;
413 return cpu
->env
.steal_time_msr
!= 0;
416 static const VMStateDescription vmstate_steal_time_msr
= {
417 .name
= "cpu/steal_time_msr",
419 .minimum_version_id
= 1,
420 .needed
= steal_time_msr_needed
,
421 .fields
= (VMStateField
[]) {
422 VMSTATE_UINT64(env
.steal_time_msr
, X86CPU
),
423 VMSTATE_END_OF_LIST()
427 static const VMStateDescription vmstate_async_pf_msr
= {
428 .name
= "cpu/async_pf_msr",
430 .minimum_version_id
= 1,
431 .needed
= async_pf_msr_needed
,
432 .fields
= (VMStateField
[]) {
433 VMSTATE_UINT64(env
.async_pf_en_msr
, X86CPU
),
434 VMSTATE_END_OF_LIST()
438 static const VMStateDescription vmstate_pv_eoi_msr
= {
439 .name
= "cpu/async_pv_eoi_msr",
441 .minimum_version_id
= 1,
442 .needed
= pv_eoi_msr_needed
,
443 .fields
= (VMStateField
[]) {
444 VMSTATE_UINT64(env
.pv_eoi_en_msr
, X86CPU
),
445 VMSTATE_END_OF_LIST()
449 static bool fpop_ip_dp_needed(void *opaque
)
451 X86CPU
*cpu
= opaque
;
452 CPUX86State
*env
= &cpu
->env
;
454 return env
->fpop
!= 0 || env
->fpip
!= 0 || env
->fpdp
!= 0;
457 static const VMStateDescription vmstate_fpop_ip_dp
= {
458 .name
= "cpu/fpop_ip_dp",
460 .minimum_version_id
= 1,
461 .needed
= fpop_ip_dp_needed
,
462 .fields
= (VMStateField
[]) {
463 VMSTATE_UINT16(env
.fpop
, X86CPU
),
464 VMSTATE_UINT64(env
.fpip
, X86CPU
),
465 VMSTATE_UINT64(env
.fpdp
, X86CPU
),
466 VMSTATE_END_OF_LIST()
470 static bool tsc_adjust_needed(void *opaque
)
472 X86CPU
*cpu
= opaque
;
473 CPUX86State
*env
= &cpu
->env
;
475 return env
->tsc_adjust
!= 0;
478 static const VMStateDescription vmstate_msr_tsc_adjust
= {
479 .name
= "cpu/msr_tsc_adjust",
481 .minimum_version_id
= 1,
482 .needed
= tsc_adjust_needed
,
483 .fields
= (VMStateField
[]) {
484 VMSTATE_UINT64(env
.tsc_adjust
, X86CPU
),
485 VMSTATE_END_OF_LIST()
489 static bool tscdeadline_needed(void *opaque
)
491 X86CPU
*cpu
= opaque
;
492 CPUX86State
*env
= &cpu
->env
;
494 return env
->tsc_deadline
!= 0;
497 static const VMStateDescription vmstate_msr_tscdeadline
= {
498 .name
= "cpu/msr_tscdeadline",
500 .minimum_version_id
= 1,
501 .needed
= tscdeadline_needed
,
502 .fields
= (VMStateField
[]) {
503 VMSTATE_UINT64(env
.tsc_deadline
, X86CPU
),
504 VMSTATE_END_OF_LIST()
508 static bool misc_enable_needed(void *opaque
)
510 X86CPU
*cpu
= opaque
;
511 CPUX86State
*env
= &cpu
->env
;
513 return env
->msr_ia32_misc_enable
!= MSR_IA32_MISC_ENABLE_DEFAULT
;
516 static bool feature_control_needed(void *opaque
)
518 X86CPU
*cpu
= opaque
;
519 CPUX86State
*env
= &cpu
->env
;
521 return env
->msr_ia32_feature_control
!= 0;
524 static const VMStateDescription vmstate_msr_ia32_misc_enable
= {
525 .name
= "cpu/msr_ia32_misc_enable",
527 .minimum_version_id
= 1,
528 .needed
= misc_enable_needed
,
529 .fields
= (VMStateField
[]) {
530 VMSTATE_UINT64(env
.msr_ia32_misc_enable
, X86CPU
),
531 VMSTATE_END_OF_LIST()
535 static const VMStateDescription vmstate_msr_ia32_feature_control
= {
536 .name
= "cpu/msr_ia32_feature_control",
538 .minimum_version_id
= 1,
539 .needed
= feature_control_needed
,
540 .fields
= (VMStateField
[]) {
541 VMSTATE_UINT64(env
.msr_ia32_feature_control
, X86CPU
),
542 VMSTATE_END_OF_LIST()
546 static bool pmu_enable_needed(void *opaque
)
548 X86CPU
*cpu
= opaque
;
549 CPUX86State
*env
= &cpu
->env
;
552 if (env
->msr_fixed_ctr_ctrl
|| env
->msr_global_ctrl
||
553 env
->msr_global_status
|| env
->msr_global_ovf_ctrl
) {
556 for (i
= 0; i
< MAX_FIXED_COUNTERS
; i
++) {
557 if (env
->msr_fixed_counters
[i
]) {
561 for (i
= 0; i
< MAX_GP_COUNTERS
; i
++) {
562 if (env
->msr_gp_counters
[i
] || env
->msr_gp_evtsel
[i
]) {
570 static const VMStateDescription vmstate_msr_architectural_pmu
= {
571 .name
= "cpu/msr_architectural_pmu",
573 .minimum_version_id
= 1,
574 .needed
= pmu_enable_needed
,
575 .fields
= (VMStateField
[]) {
576 VMSTATE_UINT64(env
.msr_fixed_ctr_ctrl
, X86CPU
),
577 VMSTATE_UINT64(env
.msr_global_ctrl
, X86CPU
),
578 VMSTATE_UINT64(env
.msr_global_status
, X86CPU
),
579 VMSTATE_UINT64(env
.msr_global_ovf_ctrl
, X86CPU
),
580 VMSTATE_UINT64_ARRAY(env
.msr_fixed_counters
, X86CPU
, MAX_FIXED_COUNTERS
),
581 VMSTATE_UINT64_ARRAY(env
.msr_gp_counters
, X86CPU
, MAX_GP_COUNTERS
),
582 VMSTATE_UINT64_ARRAY(env
.msr_gp_evtsel
, X86CPU
, MAX_GP_COUNTERS
),
583 VMSTATE_END_OF_LIST()
587 static bool mpx_needed(void *opaque
)
589 X86CPU
*cpu
= opaque
;
590 CPUX86State
*env
= &cpu
->env
;
593 for (i
= 0; i
< 4; i
++) {
594 if (env
->bnd_regs
[i
].lb
|| env
->bnd_regs
[i
].ub
) {
599 if (env
->bndcs_regs
.cfgu
|| env
->bndcs_regs
.sts
) {
603 return !!env
->msr_bndcfgs
;
606 static const VMStateDescription vmstate_mpx
= {
609 .minimum_version_id
= 1,
610 .needed
= mpx_needed
,
611 .fields
= (VMStateField
[]) {
612 VMSTATE_BND_REGS(env
.bnd_regs
, X86CPU
, 4),
613 VMSTATE_UINT64(env
.bndcs_regs
.cfgu
, X86CPU
),
614 VMSTATE_UINT64(env
.bndcs_regs
.sts
, X86CPU
),
615 VMSTATE_UINT64(env
.msr_bndcfgs
, X86CPU
),
616 VMSTATE_END_OF_LIST()
620 static bool hyperv_hypercall_enable_needed(void *opaque
)
622 X86CPU
*cpu
= opaque
;
623 CPUX86State
*env
= &cpu
->env
;
625 return env
->msr_hv_hypercall
!= 0 || env
->msr_hv_guest_os_id
!= 0;
628 static const VMStateDescription vmstate_msr_hypercall_hypercall
= {
629 .name
= "cpu/msr_hyperv_hypercall",
631 .minimum_version_id
= 1,
632 .needed
= hyperv_hypercall_enable_needed
,
633 .fields
= (VMStateField
[]) {
634 VMSTATE_UINT64(env
.msr_hv_guest_os_id
, X86CPU
),
635 VMSTATE_UINT64(env
.msr_hv_hypercall
, X86CPU
),
636 VMSTATE_END_OF_LIST()
640 static bool hyperv_vapic_enable_needed(void *opaque
)
642 X86CPU
*cpu
= opaque
;
643 CPUX86State
*env
= &cpu
->env
;
645 return env
->msr_hv_vapic
!= 0;
648 static const VMStateDescription vmstate_msr_hyperv_vapic
= {
649 .name
= "cpu/msr_hyperv_vapic",
651 .minimum_version_id
= 1,
652 .needed
= hyperv_vapic_enable_needed
,
653 .fields
= (VMStateField
[]) {
654 VMSTATE_UINT64(env
.msr_hv_vapic
, X86CPU
),
655 VMSTATE_END_OF_LIST()
659 static bool hyperv_time_enable_needed(void *opaque
)
661 X86CPU
*cpu
= opaque
;
662 CPUX86State
*env
= &cpu
->env
;
664 return env
->msr_hv_tsc
!= 0;
667 static const VMStateDescription vmstate_msr_hyperv_time
= {
668 .name
= "cpu/msr_hyperv_time",
670 .minimum_version_id
= 1,
671 .needed
= hyperv_time_enable_needed
,
672 .fields
= (VMStateField
[]) {
673 VMSTATE_UINT64(env
.msr_hv_tsc
, X86CPU
),
674 VMSTATE_END_OF_LIST()
678 static bool hyperv_crash_enable_needed(void *opaque
)
680 X86CPU
*cpu
= opaque
;
681 CPUX86State
*env
= &cpu
->env
;
684 for (i
= 0; i
< HV_X64_MSR_CRASH_PARAMS
; i
++) {
685 if (env
->msr_hv_crash_params
[i
]) {
692 static const VMStateDescription vmstate_msr_hyperv_crash
= {
693 .name
= "cpu/msr_hyperv_crash",
695 .minimum_version_id
= 1,
696 .needed
= hyperv_crash_enable_needed
,
697 .fields
= (VMStateField
[]) {
698 VMSTATE_UINT64_ARRAY(env
.msr_hv_crash_params
,
699 X86CPU
, HV_X64_MSR_CRASH_PARAMS
),
700 VMSTATE_END_OF_LIST()
704 static bool hyperv_runtime_enable_needed(void *opaque
)
706 X86CPU
*cpu
= opaque
;
707 CPUX86State
*env
= &cpu
->env
;
709 return env
->msr_hv_runtime
!= 0;
712 static const VMStateDescription vmstate_msr_hyperv_runtime
= {
713 .name
= "cpu/msr_hyperv_runtime",
715 .minimum_version_id
= 1,
716 .needed
= hyperv_runtime_enable_needed
,
717 .fields
= (VMStateField
[]) {
718 VMSTATE_UINT64(env
.msr_hv_runtime
, X86CPU
),
719 VMSTATE_END_OF_LIST()
723 static bool hyperv_synic_enable_needed(void *opaque
)
725 X86CPU
*cpu
= opaque
;
726 CPUX86State
*env
= &cpu
->env
;
729 if (env
->msr_hv_synic_control
!= 0 ||
730 env
->msr_hv_synic_evt_page
!= 0 ||
731 env
->msr_hv_synic_msg_page
!= 0) {
735 for (i
= 0; i
< ARRAY_SIZE(env
->msr_hv_synic_sint
); i
++) {
736 if (env
->msr_hv_synic_sint
[i
] != 0) {
744 static const VMStateDescription vmstate_msr_hyperv_synic
= {
745 .name
= "cpu/msr_hyperv_synic",
747 .minimum_version_id
= 1,
748 .needed
= hyperv_synic_enable_needed
,
749 .fields
= (VMStateField
[]) {
750 VMSTATE_UINT64(env
.msr_hv_synic_control
, X86CPU
),
751 VMSTATE_UINT64(env
.msr_hv_synic_evt_page
, X86CPU
),
752 VMSTATE_UINT64(env
.msr_hv_synic_msg_page
, X86CPU
),
753 VMSTATE_UINT64_ARRAY(env
.msr_hv_synic_sint
, X86CPU
,
754 HV_SYNIC_SINT_COUNT
),
755 VMSTATE_END_OF_LIST()
759 static bool hyperv_stimer_enable_needed(void *opaque
)
761 X86CPU
*cpu
= opaque
;
762 CPUX86State
*env
= &cpu
->env
;
765 for (i
= 0; i
< ARRAY_SIZE(env
->msr_hv_stimer_config
); i
++) {
766 if (env
->msr_hv_stimer_config
[i
] || env
->msr_hv_stimer_count
[i
]) {
773 static const VMStateDescription vmstate_msr_hyperv_stimer
= {
774 .name
= "cpu/msr_hyperv_stimer",
776 .minimum_version_id
= 1,
777 .needed
= hyperv_stimer_enable_needed
,
778 .fields
= (VMStateField
[]) {
779 VMSTATE_UINT64_ARRAY(env
.msr_hv_stimer_config
,
780 X86CPU
, HV_SYNIC_STIMER_COUNT
),
781 VMSTATE_UINT64_ARRAY(env
.msr_hv_stimer_count
,
782 X86CPU
, HV_SYNIC_STIMER_COUNT
),
783 VMSTATE_END_OF_LIST()
787 static bool avx512_needed(void *opaque
)
789 X86CPU
*cpu
= opaque
;
790 CPUX86State
*env
= &cpu
->env
;
793 for (i
= 0; i
< NB_OPMASK_REGS
; i
++) {
794 if (env
->opmask_regs
[i
]) {
799 for (i
= 0; i
< CPU_NB_REGS
; i
++) {
800 #define ENV_XMM(reg, field) (env->xmm_regs[reg].ZMM_Q(field))
801 if (ENV_XMM(i
, 4) || ENV_XMM(i
, 6) ||
802 ENV_XMM(i
, 5) || ENV_XMM(i
, 7)) {
806 if (ENV_XMM(i
+16, 0) || ENV_XMM(i
+16, 1) ||
807 ENV_XMM(i
+16, 2) || ENV_XMM(i
+16, 3) ||
808 ENV_XMM(i
+16, 4) || ENV_XMM(i
+16, 5) ||
809 ENV_XMM(i
+16, 6) || ENV_XMM(i
+16, 7)) {
818 static const VMStateDescription vmstate_avx512
= {
819 .name
= "cpu/avx512",
821 .minimum_version_id
= 1,
822 .needed
= avx512_needed
,
823 .fields
= (VMStateField
[]) {
824 VMSTATE_UINT64_ARRAY(env
.opmask_regs
, X86CPU
, NB_OPMASK_REGS
),
825 VMSTATE_ZMMH_REGS_VARS(env
.xmm_regs
, X86CPU
, 0),
827 VMSTATE_Hi16_ZMM_REGS_VARS(env
.xmm_regs
, X86CPU
, 16),
829 VMSTATE_END_OF_LIST()
833 static bool xss_needed(void *opaque
)
835 X86CPU
*cpu
= opaque
;
836 CPUX86State
*env
= &cpu
->env
;
838 return env
->xss
!= 0;
841 static const VMStateDescription vmstate_xss
= {
844 .minimum_version_id
= 1,
845 .needed
= xss_needed
,
846 .fields
= (VMStateField
[]) {
847 VMSTATE_UINT64(env
.xss
, X86CPU
),
848 VMSTATE_END_OF_LIST()
853 static bool pkru_needed(void *opaque
)
855 X86CPU
*cpu
= opaque
;
856 CPUX86State
*env
= &cpu
->env
;
858 return env
->pkru
!= 0;
861 static const VMStateDescription vmstate_pkru
= {
864 .minimum_version_id
= 1,
865 .needed
= pkru_needed
,
866 .fields
= (VMStateField
[]){
867 VMSTATE_UINT32(env
.pkru
, X86CPU
),
868 VMSTATE_END_OF_LIST()
873 static bool tsc_khz_needed(void *opaque
)
875 X86CPU
*cpu
= opaque
;
876 CPUX86State
*env
= &cpu
->env
;
877 MachineClass
*mc
= MACHINE_GET_CLASS(qdev_get_machine());
878 PCMachineClass
*pcmc
= PC_MACHINE_CLASS(mc
);
879 return env
->tsc_khz
&& pcmc
->save_tsc_khz
;
882 static const VMStateDescription vmstate_tsc_khz
= {
883 .name
= "cpu/tsc_khz",
885 .minimum_version_id
= 1,
886 .needed
= tsc_khz_needed
,
887 .fields
= (VMStateField
[]) {
888 VMSTATE_INT64(env
.tsc_khz
, X86CPU
),
889 VMSTATE_END_OF_LIST()
893 VMStateDescription vmstate_x86_cpu
= {
896 .minimum_version_id
= 3,
897 .pre_save
= cpu_pre_save
,
898 .post_load
= cpu_post_load
,
899 .fields
= (VMStateField
[]) {
900 VMSTATE_UINTTL_ARRAY(env
.regs
, X86CPU
, CPU_NB_REGS
),
901 VMSTATE_UINTTL(env
.eip
, X86CPU
),
902 VMSTATE_UINTTL(env
.eflags
, X86CPU
),
903 VMSTATE_UINT32(env
.hflags
, X86CPU
),
905 VMSTATE_UINT16(env
.fpuc
, X86CPU
),
906 VMSTATE_UINT16(env
.fpus_vmstate
, X86CPU
),
907 VMSTATE_UINT16(env
.fptag_vmstate
, X86CPU
),
908 VMSTATE_UINT16(env
.fpregs_format_vmstate
, X86CPU
),
909 VMSTATE_FP_REGS(env
.fpregs
, X86CPU
, 8),
911 VMSTATE_SEGMENT_ARRAY(env
.segs
, X86CPU
, 6),
912 VMSTATE_SEGMENT(env
.ldt
, X86CPU
),
913 VMSTATE_SEGMENT(env
.tr
, X86CPU
),
914 VMSTATE_SEGMENT(env
.gdt
, X86CPU
),
915 VMSTATE_SEGMENT(env
.idt
, X86CPU
),
917 VMSTATE_UINT32(env
.sysenter_cs
, X86CPU
),
919 /* Hack: In v7 size changed from 32 to 64 bits on x86_64 */
920 VMSTATE_HACK_UINT32(env
.sysenter_esp
, X86CPU
, less_than_7
),
921 VMSTATE_HACK_UINT32(env
.sysenter_eip
, X86CPU
, less_than_7
),
922 VMSTATE_UINTTL_V(env
.sysenter_esp
, X86CPU
, 7),
923 VMSTATE_UINTTL_V(env
.sysenter_eip
, X86CPU
, 7),
925 VMSTATE_UINTTL(env
.sysenter_esp
, X86CPU
),
926 VMSTATE_UINTTL(env
.sysenter_eip
, X86CPU
),
929 VMSTATE_UINTTL(env
.cr
[0], X86CPU
),
930 VMSTATE_UINTTL(env
.cr
[2], X86CPU
),
931 VMSTATE_UINTTL(env
.cr
[3], X86CPU
),
932 VMSTATE_UINTTL(env
.cr
[4], X86CPU
),
933 VMSTATE_UINTTL_ARRAY(env
.dr
, X86CPU
, 8),
935 VMSTATE_INT32(env
.a20_mask
, X86CPU
),
937 VMSTATE_UINT32(env
.mxcsr
, X86CPU
),
938 VMSTATE_XMM_REGS(env
.xmm_regs
, X86CPU
, 0),
941 VMSTATE_UINT64(env
.efer
, X86CPU
),
942 VMSTATE_UINT64(env
.star
, X86CPU
),
943 VMSTATE_UINT64(env
.lstar
, X86CPU
),
944 VMSTATE_UINT64(env
.cstar
, X86CPU
),
945 VMSTATE_UINT64(env
.fmask
, X86CPU
),
946 VMSTATE_UINT64(env
.kernelgsbase
, X86CPU
),
948 VMSTATE_UINT32_V(env
.smbase
, X86CPU
, 4),
950 VMSTATE_UINT64_V(env
.pat
, X86CPU
, 5),
951 VMSTATE_UINT32_V(env
.hflags2
, X86CPU
, 5),
953 VMSTATE_UINT32_TEST(parent_obj
.halted
, X86CPU
, version_is_5
),
954 VMSTATE_UINT64_V(env
.vm_hsave
, X86CPU
, 5),
955 VMSTATE_UINT64_V(env
.vm_vmcb
, X86CPU
, 5),
956 VMSTATE_UINT64_V(env
.tsc_offset
, X86CPU
, 5),
957 VMSTATE_UINT64_V(env
.intercept
, X86CPU
, 5),
958 VMSTATE_UINT16_V(env
.intercept_cr_read
, X86CPU
, 5),
959 VMSTATE_UINT16_V(env
.intercept_cr_write
, X86CPU
, 5),
960 VMSTATE_UINT16_V(env
.intercept_dr_read
, X86CPU
, 5),
961 VMSTATE_UINT16_V(env
.intercept_dr_write
, X86CPU
, 5),
962 VMSTATE_UINT32_V(env
.intercept_exceptions
, X86CPU
, 5),
963 VMSTATE_UINT8_V(env
.v_tpr
, X86CPU
, 5),
965 VMSTATE_UINT64_ARRAY_V(env
.mtrr_fixed
, X86CPU
, 11, 8),
966 VMSTATE_UINT64_V(env
.mtrr_deftype
, X86CPU
, 8),
967 VMSTATE_MTRR_VARS(env
.mtrr_var
, X86CPU
, MSR_MTRRcap_VCNT
, 8),
968 /* KVM-related states */
969 VMSTATE_INT32_V(env
.interrupt_injected
, X86CPU
, 9),
970 VMSTATE_UINT32_V(env
.mp_state
, X86CPU
, 9),
971 VMSTATE_UINT64_V(env
.tsc
, X86CPU
, 9),
972 VMSTATE_INT32_V(env
.exception_injected
, X86CPU
, 11),
973 VMSTATE_UINT8_V(env
.soft_interrupt
, X86CPU
, 11),
974 VMSTATE_UINT8_V(env
.nmi_injected
, X86CPU
, 11),
975 VMSTATE_UINT8_V(env
.nmi_pending
, X86CPU
, 11),
976 VMSTATE_UINT8_V(env
.has_error_code
, X86CPU
, 11),
977 VMSTATE_UINT32_V(env
.sipi_vector
, X86CPU
, 11),
979 VMSTATE_UINT64_V(env
.mcg_cap
, X86CPU
, 10),
980 VMSTATE_UINT64_V(env
.mcg_status
, X86CPU
, 10),
981 VMSTATE_UINT64_V(env
.mcg_ctl
, X86CPU
, 10),
982 VMSTATE_UINT64_ARRAY_V(env
.mce_banks
, X86CPU
, MCE_BANKS_DEF
* 4, 10),
984 VMSTATE_UINT64_V(env
.tsc_aux
, X86CPU
, 11),
985 /* KVM pvclock msr */
986 VMSTATE_UINT64_V(env
.system_time_msr
, X86CPU
, 11),
987 VMSTATE_UINT64_V(env
.wall_clock_msr
, X86CPU
, 11),
988 /* XSAVE related fields */
989 VMSTATE_UINT64_V(env
.xcr0
, X86CPU
, 12),
990 VMSTATE_UINT64_V(env
.xstate_bv
, X86CPU
, 12),
991 VMSTATE_YMMH_REGS_VARS(env
.xmm_regs
, X86CPU
, 0, 12),
992 VMSTATE_END_OF_LIST()
993 /* The above list is not sorted /wrt version numbers, watch out! */
995 .subsections
= (const VMStateDescription
*[]) {
996 &vmstate_async_pf_msr
,
998 &vmstate_steal_time_msr
,
1000 &vmstate_msr_tsc_adjust
,
1001 &vmstate_msr_tscdeadline
,
1002 &vmstate_msr_ia32_misc_enable
,
1003 &vmstate_msr_ia32_feature_control
,
1004 &vmstate_msr_architectural_pmu
,
1006 &vmstate_msr_hypercall_hypercall
,
1007 &vmstate_msr_hyperv_vapic
,
1008 &vmstate_msr_hyperv_time
,
1009 &vmstate_msr_hyperv_crash
,
1010 &vmstate_msr_hyperv_runtime
,
1011 &vmstate_msr_hyperv_synic
,
1012 &vmstate_msr_hyperv_stimer
,
1016 #ifdef TARGET_X86_64