Merge tag 'qemu-macppc-20230206' of https://github.com/mcayland/qemu into staging
[qemu/rayw.git] / include / exec / exec-all.h
blob54585a9954dfe71b07b78a896e77d9cd766fbd61
1 /*
2 * internal execution defines for qemu
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #ifndef EXEC_ALL_H
21 #define EXEC_ALL_H
23 #include "cpu.h"
24 #ifdef CONFIG_TCG
25 #include "exec/cpu_ldst.h"
26 #endif
27 #include "qemu/interval-tree.h"
29 /* allow to see translation results - the slowdown should be negligible, so we leave it */
30 #define DEBUG_DISAS
32 /* Page tracking code uses ram addresses in system mode, and virtual
33 addresses in userspace mode. Define tb_page_addr_t to be an appropriate
34 type. */
35 #if defined(CONFIG_USER_ONLY)
36 typedef abi_ulong tb_page_addr_t;
37 #define TB_PAGE_ADDR_FMT TARGET_ABI_FMT_lx
38 #else
39 typedef ram_addr_t tb_page_addr_t;
40 #define TB_PAGE_ADDR_FMT RAM_ADDR_FMT
41 #endif
43 /**
44 * cpu_unwind_state_data:
45 * @cpu: the cpu context
46 * @host_pc: the host pc within the translation
47 * @data: output data
49 * Attempt to load the the unwind state for a host pc occurring in
50 * translated code. If @host_pc is not in translated code, the
51 * function returns false; otherwise @data is loaded.
52 * This is the same unwind info as given to restore_state_to_opc.
54 bool cpu_unwind_state_data(CPUState *cpu, uintptr_t host_pc, uint64_t *data);
56 /**
57 * cpu_restore_state:
58 * @cpu: the cpu context
59 * @host_pc: the host pc within the translation
60 * @return: true if state was restored, false otherwise
62 * Attempt to restore the state for a fault occurring in translated
63 * code. If @host_pc is not in translated code no state is
64 * restored and the function returns false.
66 bool cpu_restore_state(CPUState *cpu, uintptr_t host_pc);
68 G_NORETURN void cpu_loop_exit_noexc(CPUState *cpu);
69 G_NORETURN void cpu_loop_exit(CPUState *cpu);
70 G_NORETURN void cpu_loop_exit_restore(CPUState *cpu, uintptr_t pc);
71 G_NORETURN void cpu_loop_exit_atomic(CPUState *cpu, uintptr_t pc);
73 /**
74 * cpu_loop_exit_requested:
75 * @cpu: The CPU state to be tested
77 * Indicate if somebody asked for a return of the CPU to the main loop
78 * (e.g., via cpu_exit() or cpu_interrupt()).
80 * This is helpful for architectures that support interruptible
81 * instructions. After writing back all state to registers/memory, this
82 * call can be used to check if it makes sense to return to the main loop
83 * or to continue executing the interruptible instruction.
85 static inline bool cpu_loop_exit_requested(CPUState *cpu)
87 return (int32_t)qatomic_read(&cpu_neg(cpu)->icount_decr.u32) < 0;
90 #if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG)
91 /* cputlb.c */
92 /**
93 * tlb_init - initialize a CPU's TLB
94 * @cpu: CPU whose TLB should be initialized
96 void tlb_init(CPUState *cpu);
97 /**
98 * tlb_destroy - destroy a CPU's TLB
99 * @cpu: CPU whose TLB should be destroyed
101 void tlb_destroy(CPUState *cpu);
103 * tlb_flush_page:
104 * @cpu: CPU whose TLB should be flushed
105 * @addr: virtual address of page to be flushed
107 * Flush one page from the TLB of the specified CPU, for all
108 * MMU indexes.
110 void tlb_flush_page(CPUState *cpu, target_ulong addr);
112 * tlb_flush_page_all_cpus:
113 * @cpu: src CPU of the flush
114 * @addr: virtual address of page to be flushed
116 * Flush one page from the TLB of the specified CPU, for all
117 * MMU indexes.
119 void tlb_flush_page_all_cpus(CPUState *src, target_ulong addr);
121 * tlb_flush_page_all_cpus_synced:
122 * @cpu: src CPU of the flush
123 * @addr: virtual address of page to be flushed
125 * Flush one page from the TLB of the specified CPU, for all MMU
126 * indexes like tlb_flush_page_all_cpus except the source vCPUs work
127 * is scheduled as safe work meaning all flushes will be complete once
128 * the source vCPUs safe work is complete. This will depend on when
129 * the guests translation ends the TB.
131 void tlb_flush_page_all_cpus_synced(CPUState *src, target_ulong addr);
133 * tlb_flush:
134 * @cpu: CPU whose TLB should be flushed
136 * Flush the entire TLB for the specified CPU. Most CPU architectures
137 * allow the implementation to drop entries from the TLB at any time
138 * so this is generally safe. If more selective flushing is required
139 * use one of the other functions for efficiency.
141 void tlb_flush(CPUState *cpu);
143 * tlb_flush_all_cpus:
144 * @cpu: src CPU of the flush
146 void tlb_flush_all_cpus(CPUState *src_cpu);
148 * tlb_flush_all_cpus_synced:
149 * @cpu: src CPU of the flush
151 * Like tlb_flush_all_cpus except this except the source vCPUs work is
152 * scheduled as safe work meaning all flushes will be complete once
153 * the source vCPUs safe work is complete. This will depend on when
154 * the guests translation ends the TB.
156 void tlb_flush_all_cpus_synced(CPUState *src_cpu);
158 * tlb_flush_page_by_mmuidx:
159 * @cpu: CPU whose TLB should be flushed
160 * @addr: virtual address of page to be flushed
161 * @idxmap: bitmap of MMU indexes to flush
163 * Flush one page from the TLB of the specified CPU, for the specified
164 * MMU indexes.
166 void tlb_flush_page_by_mmuidx(CPUState *cpu, target_ulong addr,
167 uint16_t idxmap);
169 * tlb_flush_page_by_mmuidx_all_cpus:
170 * @cpu: Originating CPU of the flush
171 * @addr: virtual address of page to be flushed
172 * @idxmap: bitmap of MMU indexes to flush
174 * Flush one page from the TLB of all CPUs, for the specified
175 * MMU indexes.
177 void tlb_flush_page_by_mmuidx_all_cpus(CPUState *cpu, target_ulong addr,
178 uint16_t idxmap);
180 * tlb_flush_page_by_mmuidx_all_cpus_synced:
181 * @cpu: Originating CPU of the flush
182 * @addr: virtual address of page to be flushed
183 * @idxmap: bitmap of MMU indexes to flush
185 * Flush one page from the TLB of all CPUs, for the specified MMU
186 * indexes like tlb_flush_page_by_mmuidx_all_cpus except the source
187 * vCPUs work is scheduled as safe work meaning all flushes will be
188 * complete once the source vCPUs safe work is complete. This will
189 * depend on when the guests translation ends the TB.
191 void tlb_flush_page_by_mmuidx_all_cpus_synced(CPUState *cpu, target_ulong addr,
192 uint16_t idxmap);
194 * tlb_flush_by_mmuidx:
195 * @cpu: CPU whose TLB should be flushed
196 * @wait: If true ensure synchronisation by exiting the cpu_loop
197 * @idxmap: bitmap of MMU indexes to flush
199 * Flush all entries from the TLB of the specified CPU, for the specified
200 * MMU indexes.
202 void tlb_flush_by_mmuidx(CPUState *cpu, uint16_t idxmap);
204 * tlb_flush_by_mmuidx_all_cpus:
205 * @cpu: Originating CPU of the flush
206 * @idxmap: bitmap of MMU indexes to flush
208 * Flush all entries from all TLBs of all CPUs, for the specified
209 * MMU indexes.
211 void tlb_flush_by_mmuidx_all_cpus(CPUState *cpu, uint16_t idxmap);
213 * tlb_flush_by_mmuidx_all_cpus_synced:
214 * @cpu: Originating CPU of the flush
215 * @idxmap: bitmap of MMU indexes to flush
217 * Flush all entries from all TLBs of all CPUs, for the specified
218 * MMU indexes like tlb_flush_by_mmuidx_all_cpus except except the source
219 * vCPUs work is scheduled as safe work meaning all flushes will be
220 * complete once the source vCPUs safe work is complete. This will
221 * depend on when the guests translation ends the TB.
223 void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu, uint16_t idxmap);
226 * tlb_flush_page_bits_by_mmuidx
227 * @cpu: CPU whose TLB should be flushed
228 * @addr: virtual address of page to be flushed
229 * @idxmap: bitmap of mmu indexes to flush
230 * @bits: number of significant bits in address
232 * Similar to tlb_flush_page_mask, but with a bitmap of indexes.
234 void tlb_flush_page_bits_by_mmuidx(CPUState *cpu, target_ulong addr,
235 uint16_t idxmap, unsigned bits);
237 /* Similarly, with broadcast and syncing. */
238 void tlb_flush_page_bits_by_mmuidx_all_cpus(CPUState *cpu, target_ulong addr,
239 uint16_t idxmap, unsigned bits);
240 void tlb_flush_page_bits_by_mmuidx_all_cpus_synced
241 (CPUState *cpu, target_ulong addr, uint16_t idxmap, unsigned bits);
244 * tlb_flush_range_by_mmuidx
245 * @cpu: CPU whose TLB should be flushed
246 * @addr: virtual address of the start of the range to be flushed
247 * @len: length of range to be flushed
248 * @idxmap: bitmap of mmu indexes to flush
249 * @bits: number of significant bits in address
251 * For each mmuidx in @idxmap, flush all pages within [@addr,@addr+@len),
252 * comparing only the low @bits worth of each virtual page.
254 void tlb_flush_range_by_mmuidx(CPUState *cpu, target_ulong addr,
255 target_ulong len, uint16_t idxmap,
256 unsigned bits);
258 /* Similarly, with broadcast and syncing. */
259 void tlb_flush_range_by_mmuidx_all_cpus(CPUState *cpu, target_ulong addr,
260 target_ulong len, uint16_t idxmap,
261 unsigned bits);
262 void tlb_flush_range_by_mmuidx_all_cpus_synced(CPUState *cpu,
263 target_ulong addr,
264 target_ulong len,
265 uint16_t idxmap,
266 unsigned bits);
269 * tlb_set_page_full:
270 * @cpu: CPU context
271 * @mmu_idx: mmu index of the tlb to modify
272 * @vaddr: virtual address of the entry to add
273 * @full: the details of the tlb entry
275 * Add an entry to @cpu tlb index @mmu_idx. All of the fields of
276 * @full must be filled, except for xlat_section, and constitute
277 * the complete description of the translated page.
279 * This is generally called by the target tlb_fill function after
280 * having performed a successful page table walk to find the physical
281 * address and attributes for the translation.
283 * At most one entry for a given virtual address is permitted. Only a
284 * single TARGET_PAGE_SIZE region is mapped; @full->lg_page_size is only
285 * used by tlb_flush_page.
287 void tlb_set_page_full(CPUState *cpu, int mmu_idx, target_ulong vaddr,
288 CPUTLBEntryFull *full);
291 * tlb_set_page_with_attrs:
292 * @cpu: CPU to add this TLB entry for
293 * @vaddr: virtual address of page to add entry for
294 * @paddr: physical address of the page
295 * @attrs: memory transaction attributes
296 * @prot: access permissions (PAGE_READ/PAGE_WRITE/PAGE_EXEC bits)
297 * @mmu_idx: MMU index to insert TLB entry for
298 * @size: size of the page in bytes
300 * Add an entry to this CPU's TLB (a mapping from virtual address
301 * @vaddr to physical address @paddr) with the specified memory
302 * transaction attributes. This is generally called by the target CPU
303 * specific code after it has been called through the tlb_fill()
304 * entry point and performed a successful page table walk to find
305 * the physical address and attributes for the virtual address
306 * which provoked the TLB miss.
308 * At most one entry for a given virtual address is permitted. Only a
309 * single TARGET_PAGE_SIZE region is mapped; the supplied @size is only
310 * used by tlb_flush_page.
312 void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr,
313 hwaddr paddr, MemTxAttrs attrs,
314 int prot, int mmu_idx, target_ulong size);
315 /* tlb_set_page:
317 * This function is equivalent to calling tlb_set_page_with_attrs()
318 * with an @attrs argument of MEMTXATTRS_UNSPECIFIED. It's provided
319 * as a convenience for CPUs which don't use memory transaction attributes.
321 void tlb_set_page(CPUState *cpu, target_ulong vaddr,
322 hwaddr paddr, int prot,
323 int mmu_idx, target_ulong size);
324 #else
325 static inline void tlb_init(CPUState *cpu)
328 static inline void tlb_destroy(CPUState *cpu)
331 static inline void tlb_flush_page(CPUState *cpu, target_ulong addr)
334 static inline void tlb_flush_page_all_cpus(CPUState *src, target_ulong addr)
337 static inline void tlb_flush_page_all_cpus_synced(CPUState *src,
338 target_ulong addr)
341 static inline void tlb_flush(CPUState *cpu)
344 static inline void tlb_flush_all_cpus(CPUState *src_cpu)
347 static inline void tlb_flush_all_cpus_synced(CPUState *src_cpu)
350 static inline void tlb_flush_page_by_mmuidx(CPUState *cpu,
351 target_ulong addr, uint16_t idxmap)
355 static inline void tlb_flush_by_mmuidx(CPUState *cpu, uint16_t idxmap)
358 static inline void tlb_flush_page_by_mmuidx_all_cpus(CPUState *cpu,
359 target_ulong addr,
360 uint16_t idxmap)
363 static inline void tlb_flush_page_by_mmuidx_all_cpus_synced(CPUState *cpu,
364 target_ulong addr,
365 uint16_t idxmap)
368 static inline void tlb_flush_by_mmuidx_all_cpus(CPUState *cpu, uint16_t idxmap)
372 static inline void tlb_flush_by_mmuidx_all_cpus_synced(CPUState *cpu,
373 uint16_t idxmap)
376 static inline void tlb_flush_page_bits_by_mmuidx(CPUState *cpu,
377 target_ulong addr,
378 uint16_t idxmap,
379 unsigned bits)
382 static inline void tlb_flush_page_bits_by_mmuidx_all_cpus(CPUState *cpu,
383 target_ulong addr,
384 uint16_t idxmap,
385 unsigned bits)
388 static inline void
389 tlb_flush_page_bits_by_mmuidx_all_cpus_synced(CPUState *cpu, target_ulong addr,
390 uint16_t idxmap, unsigned bits)
393 static inline void tlb_flush_range_by_mmuidx(CPUState *cpu, target_ulong addr,
394 target_ulong len, uint16_t idxmap,
395 unsigned bits)
398 static inline void tlb_flush_range_by_mmuidx_all_cpus(CPUState *cpu,
399 target_ulong addr,
400 target_ulong len,
401 uint16_t idxmap,
402 unsigned bits)
405 static inline void tlb_flush_range_by_mmuidx_all_cpus_synced(CPUState *cpu,
406 target_ulong addr,
407 target_long len,
408 uint16_t idxmap,
409 unsigned bits)
412 #endif
414 * probe_access:
415 * @env: CPUArchState
416 * @addr: guest virtual address to look up
417 * @size: size of the access
418 * @access_type: read, write or execute permission
419 * @mmu_idx: MMU index to use for lookup
420 * @retaddr: return address for unwinding
422 * Look up the guest virtual address @addr. Raise an exception if the
423 * page does not satisfy @access_type. Raise an exception if the
424 * access (@addr, @size) hits a watchpoint. For writes, mark a clean
425 * page as dirty.
427 * Finally, return the host address for a page that is backed by RAM,
428 * or NULL if the page requires I/O.
430 void *probe_access(CPUArchState *env, target_ulong addr, int size,
431 MMUAccessType access_type, int mmu_idx, uintptr_t retaddr);
433 static inline void *probe_write(CPUArchState *env, target_ulong addr, int size,
434 int mmu_idx, uintptr_t retaddr)
436 return probe_access(env, addr, size, MMU_DATA_STORE, mmu_idx, retaddr);
439 static inline void *probe_read(CPUArchState *env, target_ulong addr, int size,
440 int mmu_idx, uintptr_t retaddr)
442 return probe_access(env, addr, size, MMU_DATA_LOAD, mmu_idx, retaddr);
446 * probe_access_flags:
447 * @env: CPUArchState
448 * @addr: guest virtual address to look up
449 * @access_type: read, write or execute permission
450 * @mmu_idx: MMU index to use for lookup
451 * @nonfault: suppress the fault
452 * @phost: return value for host address
453 * @retaddr: return address for unwinding
455 * Similar to probe_access, loosely returning the TLB_FLAGS_MASK for
456 * the page, and storing the host address for RAM in @phost.
458 * If @nonfault is set, do not raise an exception but return TLB_INVALID_MASK.
459 * Do not handle watchpoints, but include TLB_WATCHPOINT in the returned flags.
460 * Do handle clean pages, so exclude TLB_NOTDIRY from the returned flags.
461 * For simplicity, all "mmio-like" flags are folded to TLB_MMIO.
463 int probe_access_flags(CPUArchState *env, target_ulong addr,
464 MMUAccessType access_type, int mmu_idx,
465 bool nonfault, void **phost, uintptr_t retaddr);
467 #ifndef CONFIG_USER_ONLY
469 * probe_access_full:
470 * Like probe_access_flags, except also return into @pfull.
472 * The CPUTLBEntryFull structure returned via @pfull is transient
473 * and must be consumed or copied immediately, before any further
474 * access or changes to TLB @mmu_idx.
476 int probe_access_full(CPUArchState *env, target_ulong addr,
477 MMUAccessType access_type, int mmu_idx,
478 bool nonfault, void **phost,
479 CPUTLBEntryFull **pfull, uintptr_t retaddr);
480 #endif
482 #define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
484 /* Estimated block size for TB allocation. */
485 /* ??? The following is based on a 2015 survey of x86_64 host output.
486 Better would seem to be some sort of dynamically sized TB array,
487 adapting to the block sizes actually being produced. */
488 #if defined(CONFIG_SOFTMMU)
489 #define CODE_GEN_AVG_BLOCK_SIZE 400
490 #else
491 #define CODE_GEN_AVG_BLOCK_SIZE 150
492 #endif
495 * Translation Cache-related fields of a TB.
496 * This struct exists just for convenience; we keep track of TB's in a binary
497 * search tree, and the only fields needed to compare TB's in the tree are
498 * @ptr and @size.
499 * Note: the address of search data can be obtained by adding @size to @ptr.
501 struct tb_tc {
502 const void *ptr; /* pointer to the translated code */
503 size_t size;
506 struct TranslationBlock {
507 #if !TARGET_TB_PCREL
509 * Guest PC corresponding to this block. This must be the true
510 * virtual address. Therefore e.g. x86 stores EIP + CS_BASE, and
511 * targets like Arm, MIPS, HP-PA, which reuse low bits for ISA or
512 * privilege, must store those bits elsewhere.
514 * If TARGET_TB_PCREL, the opcodes for the TranslationBlock are
515 * written such that the TB is associated only with the physical
516 * page and may be run in any virtual address context. In this case,
517 * PC must always be taken from ENV in a target-specific manner.
518 * Unwind information is taken as offsets from the page, to be
519 * deposited into the "current" PC.
521 target_ulong pc;
522 #endif
525 * Target-specific data associated with the TranslationBlock, e.g.:
526 * x86: the original user, the Code Segment virtual base,
527 * arm: an extension of tb->flags,
528 * s390x: instruction data for EXECUTE,
529 * sparc: the next pc of the instruction queue (for delay slots).
531 target_ulong cs_base;
533 uint32_t flags; /* flags defining in which context the code was generated */
534 uint32_t cflags; /* compile flags */
536 /* Note that TCG_MAX_INSNS is 512; we validate this match elsewhere. */
537 #define CF_COUNT_MASK 0x000001ff
538 #define CF_NO_GOTO_TB 0x00000200 /* Do not chain with goto_tb */
539 #define CF_NO_GOTO_PTR 0x00000400 /* Do not chain with goto_ptr */
540 #define CF_SINGLE_STEP 0x00000800 /* gdbstub single-step in effect */
541 #define CF_LAST_IO 0x00008000 /* Last insn may be an IO access. */
542 #define CF_MEMI_ONLY 0x00010000 /* Only instrument memory ops */
543 #define CF_USE_ICOUNT 0x00020000
544 #define CF_INVALID 0x00040000 /* TB is stale. Set with @jmp_lock held */
545 #define CF_PARALLEL 0x00080000 /* Generate code for a parallel context */
546 #define CF_NOIRQ 0x00100000 /* Generate an uninterruptible TB */
547 #define CF_CLUSTER_MASK 0xff000000 /* Top 8 bits are cluster ID */
548 #define CF_CLUSTER_SHIFT 24
550 /* Per-vCPU dynamic tracing state used to generate this TB */
551 uint32_t trace_vcpu_dstate;
554 * Above fields used for comparing
557 /* size of target code for this block (1 <= size <= TARGET_PAGE_SIZE) */
558 uint16_t size;
559 uint16_t icount;
561 struct tb_tc tc;
564 * Track tb_page_addr_t intervals that intersect this TB.
565 * For user-only, the virtual addresses are always contiguous,
566 * and we use a unified interval tree. For system, we use a
567 * linked list headed in each PageDesc. Within the list, the lsb
568 * of the previous pointer tells the index of page_next[], and the
569 * list is protected by the PageDesc lock(s).
571 #ifdef CONFIG_USER_ONLY
572 IntervalTreeNode itree;
573 #else
574 uintptr_t page_next[2];
575 tb_page_addr_t page_addr[2];
576 #endif
578 /* jmp_lock placed here to fill a 4-byte hole. Its documentation is below */
579 QemuSpin jmp_lock;
581 /* The following data are used to directly call another TB from
582 * the code of this one. This can be done either by emitting direct or
583 * indirect native jump instructions. These jumps are reset so that the TB
584 * just continues its execution. The TB can be linked to another one by
585 * setting one of the jump targets (or patching the jump instruction). Only
586 * two of such jumps are supported.
588 #define TB_JMP_OFFSET_INVALID 0xffff /* indicates no jump generated */
589 uint16_t jmp_reset_offset[2]; /* offset of original jump target */
590 uint16_t jmp_insn_offset[2]; /* offset of direct jump insn */
591 uintptr_t jmp_target_addr[2]; /* target address */
594 * Each TB has a NULL-terminated list (jmp_list_head) of incoming jumps.
595 * Each TB can have two outgoing jumps, and therefore can participate
596 * in two lists. The list entries are kept in jmp_list_next[2]. The least
597 * significant bit (LSB) of the pointers in these lists is used to encode
598 * which of the two list entries is to be used in the pointed TB.
600 * List traversals are protected by jmp_lock. The destination TB of each
601 * outgoing jump is kept in jmp_dest[] so that the appropriate jmp_lock
602 * can be acquired from any origin TB.
604 * jmp_dest[] are tagged pointers as well. The LSB is set when the TB is
605 * being invalidated, so that no further outgoing jumps from it can be set.
607 * jmp_lock also protects the CF_INVALID cflag; a jump must not be chained
608 * to a destination TB that has CF_INVALID set.
610 uintptr_t jmp_list_head;
611 uintptr_t jmp_list_next[2];
612 uintptr_t jmp_dest[2];
615 /* Hide the read to avoid ifdefs for TARGET_TB_PCREL. */
616 static inline target_ulong tb_pc(const TranslationBlock *tb)
618 #if TARGET_TB_PCREL
619 qemu_build_not_reached();
620 #else
621 return tb->pc;
622 #endif
625 /* Hide the qatomic_read to make code a little easier on the eyes */
626 static inline uint32_t tb_cflags(const TranslationBlock *tb)
628 return qatomic_read(&tb->cflags);
631 static inline tb_page_addr_t tb_page_addr0(const TranslationBlock *tb)
633 #ifdef CONFIG_USER_ONLY
634 return tb->itree.start;
635 #else
636 return tb->page_addr[0];
637 #endif
640 static inline tb_page_addr_t tb_page_addr1(const TranslationBlock *tb)
642 #ifdef CONFIG_USER_ONLY
643 tb_page_addr_t next = tb->itree.last & TARGET_PAGE_MASK;
644 return next == (tb->itree.start & TARGET_PAGE_MASK) ? -1 : next;
645 #else
646 return tb->page_addr[1];
647 #endif
650 static inline void tb_set_page_addr0(TranslationBlock *tb,
651 tb_page_addr_t addr)
653 #ifdef CONFIG_USER_ONLY
654 tb->itree.start = addr;
656 * To begin, we record an interval of one byte. When the translation
657 * loop encounters a second page, the interval will be extended to
658 * include the first byte of the second page, which is sufficient to
659 * allow tb_page_addr1() above to work properly. The final corrected
660 * interval will be set by tb_page_add() from tb->size before the
661 * node is added to the interval tree.
663 tb->itree.last = addr;
664 #else
665 tb->page_addr[0] = addr;
666 #endif
669 static inline void tb_set_page_addr1(TranslationBlock *tb,
670 tb_page_addr_t addr)
672 #ifdef CONFIG_USER_ONLY
673 /* Extend the interval to the first byte of the second page. See above. */
674 tb->itree.last = addr;
675 #else
676 tb->page_addr[1] = addr;
677 #endif
680 /* current cflags for hashing/comparison */
681 uint32_t curr_cflags(CPUState *cpu);
683 /* TranslationBlock invalidate API */
684 #if defined(CONFIG_USER_ONLY)
685 void tb_invalidate_phys_addr(target_ulong addr);
686 #else
687 void tb_invalidate_phys_addr(AddressSpace *as, hwaddr addr, MemTxAttrs attrs);
688 #endif
689 void tb_flush(CPUState *cpu);
690 void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
691 void tb_invalidate_phys_range(tb_page_addr_t start, tb_page_addr_t end);
692 void tb_set_jmp_target(TranslationBlock *tb, int n, uintptr_t addr);
694 /* GETPC is the true target of the return instruction that we'll execute. */
695 #if defined(CONFIG_TCG_INTERPRETER)
696 extern __thread uintptr_t tci_tb_ptr;
697 # define GETPC() tci_tb_ptr
698 #else
699 # define GETPC() \
700 ((uintptr_t)__builtin_extract_return_addr(__builtin_return_address(0)))
701 #endif
703 /* The true return address will often point to a host insn that is part of
704 the next translated guest insn. Adjust the address backward to point to
705 the middle of the call insn. Subtracting one would do the job except for
706 several compressed mode architectures (arm, mips) which set the low bit
707 to indicate the compressed mode; subtracting two works around that. It
708 is also the case that there are no host isas that contain a call insn
709 smaller than 4 bytes, so we don't worry about special-casing this. */
710 #define GETPC_ADJ 2
712 #if !defined(CONFIG_USER_ONLY)
715 * iotlb_to_section:
716 * @cpu: CPU performing the access
717 * @index: TCG CPU IOTLB entry
719 * Given a TCG CPU IOTLB entry, return the MemoryRegionSection that
720 * it refers to. @index will have been initially created and returned
721 * by memory_region_section_get_iotlb().
723 struct MemoryRegionSection *iotlb_to_section(CPUState *cpu,
724 hwaddr index, MemTxAttrs attrs);
725 #endif
728 * get_page_addr_code_hostp()
729 * @env: CPUArchState
730 * @addr: guest virtual address of guest code
732 * See get_page_addr_code() (full-system version) for documentation on the
733 * return value.
735 * Sets *@hostp (when @hostp is non-NULL) as follows.
736 * If the return value is -1, sets *@hostp to NULL. Otherwise, sets *@hostp
737 * to the host address where @addr's content is kept.
739 * Note: this function can trigger an exception.
741 tb_page_addr_t get_page_addr_code_hostp(CPUArchState *env, target_ulong addr,
742 void **hostp);
745 * get_page_addr_code()
746 * @env: CPUArchState
747 * @addr: guest virtual address of guest code
749 * If we cannot translate and execute from the entire RAM page, or if
750 * the region is not backed by RAM, returns -1. Otherwise, returns the
751 * ram_addr_t corresponding to the guest code at @addr.
753 * Note: this function can trigger an exception.
755 static inline tb_page_addr_t get_page_addr_code(CPUArchState *env,
756 target_ulong addr)
758 return get_page_addr_code_hostp(env, addr, NULL);
761 #if defined(CONFIG_USER_ONLY)
762 void mmap_lock(void);
763 void mmap_unlock(void);
764 bool have_mmap_lock(void);
767 * adjust_signal_pc:
768 * @pc: raw pc from the host signal ucontext_t.
769 * @is_write: host memory operation was write, or read-modify-write.
771 * Alter @pc as required for unwinding. Return the type of the
772 * guest memory access -- host reads may be for guest execution.
774 MMUAccessType adjust_signal_pc(uintptr_t *pc, bool is_write);
777 * handle_sigsegv_accerr_write:
778 * @cpu: the cpu context
779 * @old_set: the sigset_t from the signal ucontext_t
780 * @host_pc: the host pc, adjusted for the signal
781 * @host_addr: the host address of the fault
783 * Return true if the write fault has been handled, and should be re-tried.
785 bool handle_sigsegv_accerr_write(CPUState *cpu, sigset_t *old_set,
786 uintptr_t host_pc, abi_ptr guest_addr);
789 * cpu_loop_exit_sigsegv:
790 * @cpu: the cpu context
791 * @addr: the guest address of the fault
792 * @access_type: access was read/write/execute
793 * @maperr: true for invalid page, false for permission fault
794 * @ra: host pc for unwinding
796 * Use the TCGCPUOps hook to record cpu state, do guest operating system
797 * specific things to raise SIGSEGV, and jump to the main cpu loop.
799 G_NORETURN void cpu_loop_exit_sigsegv(CPUState *cpu, target_ulong addr,
800 MMUAccessType access_type,
801 bool maperr, uintptr_t ra);
804 * cpu_loop_exit_sigbus:
805 * @cpu: the cpu context
806 * @addr: the guest address of the alignment fault
807 * @access_type: access was read/write/execute
808 * @ra: host pc for unwinding
810 * Use the TCGCPUOps hook to record cpu state, do guest operating system
811 * specific things to raise SIGBUS, and jump to the main cpu loop.
813 G_NORETURN void cpu_loop_exit_sigbus(CPUState *cpu, target_ulong addr,
814 MMUAccessType access_type,
815 uintptr_t ra);
817 #else
818 static inline void mmap_lock(void) {}
819 static inline void mmap_unlock(void) {}
821 void tlb_reset_dirty(CPUState *cpu, ram_addr_t start1, ram_addr_t length);
822 void tlb_set_dirty(CPUState *cpu, target_ulong vaddr);
824 MemoryRegionSection *
825 address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
826 hwaddr *xlat, hwaddr *plen,
827 MemTxAttrs attrs, int *prot);
828 hwaddr memory_region_section_get_iotlb(CPUState *cpu,
829 MemoryRegionSection *section);
830 #endif
832 #endif