2 * QEMU model of the LatticeMico32 system control block.
4 * Copyright (c) 2010 Michael Walle <michael@walle.cc>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21 * This model is mainly intended for testing purposes and doesn't fit to any
22 * real hardware. On the one hand it provides a control register (R_CTRL) on
23 * the other hand it supports the lm32 tests.
25 * A write to the control register causes a system shutdown.
26 * Tests first write the pointer to a test name to the test name register
27 * (R_TESTNAME) and then write a zero to the pass/fail register (R_PASSFAIL) if
28 * the test is passed or any non-zero value to it if the test is failed.
32 #include "hw/sysbus.h"
35 #include "qemu/error-report.h"
36 #include "sysemu/sysemu.h"
46 #define MAX_TESTNAME_LEN 16
53 uint8_t testname
[MAX_TESTNAME_LEN
];
55 typedef struct LM32SysState LM32SysState
;
57 static void copy_testname(LM32SysState
*s
)
59 cpu_physical_memory_read(s
->regs
[R_TESTNAME
], s
->testname
,
61 s
->testname
[MAX_TESTNAME_LEN
- 1] = '\0';
64 static void sys_write(void *opaque
, hwaddr addr
,
65 uint64_t value
, unsigned size
)
67 LM32SysState
*s
= opaque
;
70 trace_lm32_sys_memory_write(addr
, value
);
75 qemu_system_shutdown_request();
78 s
->regs
[addr
] = value
;
79 testname
= (char *)s
->testname
;
80 qemu_log("TC %-16s %s\n", testname
, (value
) ? "FAILED" : "OK");
83 s
->regs
[addr
] = value
;
88 error_report("lm32_sys: write access to unknown register 0x"
89 TARGET_FMT_plx
, addr
<< 2);
94 static bool sys_ops_accepts(void *opaque
, hwaddr addr
,
95 unsigned size
, bool is_write
)
97 return is_write
&& size
== 4;
100 static const MemoryRegionOps sys_ops
= {
102 .valid
.accepts
= sys_ops_accepts
,
103 .endianness
= DEVICE_NATIVE_ENDIAN
,
106 static void sys_reset(DeviceState
*d
)
108 LM32SysState
*s
= container_of(d
, LM32SysState
, busdev
.qdev
);
111 for (i
= 0; i
< R_MAX
; i
++) {
114 memset(s
->testname
, 0, MAX_TESTNAME_LEN
);
117 static int lm32_sys_init(SysBusDevice
*dev
)
119 LM32SysState
*s
= FROM_SYSBUS(typeof(*s
), dev
);
121 memory_region_init_io(&s
->iomem
, &sys_ops
, s
, "sys", R_MAX
* 4);
122 sysbus_init_mmio(dev
, &s
->iomem
);
124 /* Note: This device is not created in the board initialization,
125 * instead it has to be added with the -device parameter. Therefore,
126 * the device maps itself. */
127 sysbus_mmio_map(dev
, 0, s
->base
);
132 static const VMStateDescription vmstate_lm32_sys
= {
135 .minimum_version_id
= 1,
136 .minimum_version_id_old
= 1,
137 .fields
= (VMStateField
[]) {
138 VMSTATE_UINT32_ARRAY(regs
, LM32SysState
, R_MAX
),
139 VMSTATE_BUFFER(testname
, LM32SysState
),
140 VMSTATE_END_OF_LIST()
144 static Property lm32_sys_properties
[] = {
145 DEFINE_PROP_UINT32("base", LM32SysState
, base
, 0xffff0000),
146 DEFINE_PROP_END_OF_LIST(),
149 static void lm32_sys_class_init(ObjectClass
*klass
, void *data
)
151 DeviceClass
*dc
= DEVICE_CLASS(klass
);
152 SysBusDeviceClass
*k
= SYS_BUS_DEVICE_CLASS(klass
);
154 k
->init
= lm32_sys_init
;
155 dc
->reset
= sys_reset
;
156 dc
->vmsd
= &vmstate_lm32_sys
;
157 dc
->props
= lm32_sys_properties
;
160 static const TypeInfo lm32_sys_info
= {
162 .parent
= TYPE_SYS_BUS_DEVICE
,
163 .instance_size
= sizeof(LM32SysState
),
164 .class_init
= lm32_sys_class_init
,
167 static void lm32_sys_register_types(void)
169 type_register_static(&lm32_sys_info
);
172 type_init(lm32_sys_register_types
)