1 #if !defined (__MIPS_CPU_H__)
6 #define TARGET_HAS_ICE 1
8 #define ELF_MACHINE EM_MIPS
10 #define CPUArchState struct CPUMIPSState
13 #include "qemu-common.h"
14 #include "mips-defs.h"
15 #include "exec/cpu-defs.h"
16 #include "fpu/softfloat.h"
20 typedef struct r4k_tlb_t r4k_tlb_t
;
35 #if !defined(CONFIG_USER_ONLY)
36 typedef struct CPUMIPSTLBContext CPUMIPSTLBContext
;
37 struct CPUMIPSTLBContext
{
40 int (*map_address
) (struct CPUMIPSState
*env
, hwaddr
*physical
, int *prot
, target_ulong address
, int rw
, int access_type
);
41 void (*helper_tlbwi
)(struct CPUMIPSState
*env
);
42 void (*helper_tlbwr
)(struct CPUMIPSState
*env
);
43 void (*helper_tlbp
)(struct CPUMIPSState
*env
);
44 void (*helper_tlbr
)(struct CPUMIPSState
*env
);
47 r4k_tlb_t tlb
[MIPS_TLB_MAX
];
53 typedef union fpr_t fpr_t
;
55 float64 fd
; /* ieee double precision */
56 float32 fs
[2];/* ieee single precision */
57 uint64_t d
; /* binary double fixed-point */
58 uint32_t w
[2]; /* binary single fixed-point */
60 /* define FP_ENDIAN_IDX to access the same location
61 * in the fpr_t union regardless of the host endianness
63 #if defined(HOST_WORDS_BIGENDIAN)
64 # define FP_ENDIAN_IDX 1
66 # define FP_ENDIAN_IDX 0
69 typedef struct CPUMIPSFPUContext CPUMIPSFPUContext
;
70 struct CPUMIPSFPUContext
{
71 /* Floating point registers */
73 float_status fp_status
;
74 /* fpu implementation/revision register (fir) */
88 #define SET_FP_COND(num,env) do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
89 #define CLEAR_FP_COND(num,env) do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
90 #define GET_FP_COND(env) ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1))
91 #define GET_FP_CAUSE(reg) (((reg) >> 12) & 0x3f)
92 #define GET_FP_ENABLE(reg) (((reg) >> 7) & 0x1f)
93 #define GET_FP_FLAGS(reg) (((reg) >> 2) & 0x1f)
94 #define SET_FP_CAUSE(reg,v) do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
95 #define SET_FP_ENABLE(reg,v) do { (reg) = ((reg) & ~(0x1f << 7)) | ((v & 0x1f) << 7); } while(0)
96 #define SET_FP_FLAGS(reg,v) do { (reg) = ((reg) & ~(0x1f << 2)) | ((v & 0x1f) << 2); } while(0)
97 #define UPDATE_FP_FLAGS(reg,v) do { (reg) |= ((v & 0x1f) << 2); } while(0)
99 #define FP_UNDERFLOW 2
100 #define FP_OVERFLOW 4
102 #define FP_INVALID 16
103 #define FP_UNIMPLEMENTED 32
106 #define NB_MMU_MODES 3
108 typedef struct CPUMIPSMVPContext CPUMIPSMVPContext
;
109 struct CPUMIPSMVPContext
{
110 int32_t CP0_MVPControl
;
111 #define CP0MVPCo_CPA 3
112 #define CP0MVPCo_STLB 2
113 #define CP0MVPCo_VPC 1
114 #define CP0MVPCo_EVP 0
115 int32_t CP0_MVPConf0
;
116 #define CP0MVPC0_M 31
117 #define CP0MVPC0_TLBS 29
118 #define CP0MVPC0_GS 28
119 #define CP0MVPC0_PCP 27
120 #define CP0MVPC0_PTLBE 16
121 #define CP0MVPC0_TCA 15
122 #define CP0MVPC0_PVPE 10
123 #define CP0MVPC0_PTC 0
124 int32_t CP0_MVPConf1
;
125 #define CP0MVPC1_CIM 31
126 #define CP0MVPC1_CIF 30
127 #define CP0MVPC1_PCX 20
128 #define CP0MVPC1_PCP2 10
129 #define CP0MVPC1_PCP1 0
132 typedef struct mips_def_t mips_def_t
;
134 #define MIPS_SHADOW_SET_MAX 16
135 #define MIPS_TC_MAX 5
136 #define MIPS_FPU_MAX 1
137 #define MIPS_DSP_ACC 4
139 typedef struct TCState TCState
;
141 target_ulong gpr
[32];
143 target_ulong HI
[MIPS_DSP_ACC
];
144 target_ulong LO
[MIPS_DSP_ACC
];
145 target_ulong ACX
[MIPS_DSP_ACC
];
146 target_ulong DSPControl
;
147 int32_t CP0_TCStatus
;
148 #define CP0TCSt_TCU3 31
149 #define CP0TCSt_TCU2 30
150 #define CP0TCSt_TCU1 29
151 #define CP0TCSt_TCU0 28
152 #define CP0TCSt_TMX 27
153 #define CP0TCSt_RNST 23
154 #define CP0TCSt_TDS 21
155 #define CP0TCSt_DT 20
156 #define CP0TCSt_DA 15
158 #define CP0TCSt_TKSU 11
159 #define CP0TCSt_IXMT 10
160 #define CP0TCSt_TASID 0
162 #define CP0TCBd_CurTC 21
163 #define CP0TCBd_TBE 17
164 #define CP0TCBd_CurVPE 0
165 target_ulong CP0_TCHalt
;
166 target_ulong CP0_TCContext
;
167 target_ulong CP0_TCSchedule
;
168 target_ulong CP0_TCScheFBack
;
169 int32_t CP0_Debug_tcstatus
;
172 typedef struct CPUMIPSState CPUMIPSState
;
173 struct CPUMIPSState
{
175 CPUMIPSFPUContext active_fpu
;
178 uint32_t current_fpu
;
182 target_ulong SEGMask
;
186 /* CP0_MVP* are per MVP registers. */
188 int32_t CP0_VPEControl
;
189 #define CP0VPECo_YSI 21
190 #define CP0VPECo_GSI 20
191 #define CP0VPECo_EXCPT 16
192 #define CP0VPECo_TE 15
193 #define CP0VPECo_TargTC 0
194 int32_t CP0_VPEConf0
;
195 #define CP0VPEC0_M 31
196 #define CP0VPEC0_XTC 21
197 #define CP0VPEC0_TCS 19
198 #define CP0VPEC0_SCS 18
199 #define CP0VPEC0_DSC 17
200 #define CP0VPEC0_ICS 16
201 #define CP0VPEC0_MVP 1
202 #define CP0VPEC0_VPA 0
203 int32_t CP0_VPEConf1
;
204 #define CP0VPEC1_NCX 20
205 #define CP0VPEC1_NCP2 10
206 #define CP0VPEC1_NCP1 0
207 target_ulong CP0_YQMask
;
208 target_ulong CP0_VPESchedule
;
209 target_ulong CP0_VPEScheFBack
;
211 #define CP0VPEOpt_IWX7 15
212 #define CP0VPEOpt_IWX6 14
213 #define CP0VPEOpt_IWX5 13
214 #define CP0VPEOpt_IWX4 12
215 #define CP0VPEOpt_IWX3 11
216 #define CP0VPEOpt_IWX2 10
217 #define CP0VPEOpt_IWX1 9
218 #define CP0VPEOpt_IWX0 8
219 #define CP0VPEOpt_DWX7 7
220 #define CP0VPEOpt_DWX6 6
221 #define CP0VPEOpt_DWX5 5
222 #define CP0VPEOpt_DWX4 4
223 #define CP0VPEOpt_DWX3 3
224 #define CP0VPEOpt_DWX2 2
225 #define CP0VPEOpt_DWX1 1
226 #define CP0VPEOpt_DWX0 0
227 target_ulong CP0_EntryLo0
;
228 target_ulong CP0_EntryLo1
;
229 target_ulong CP0_Context
;
230 int32_t CP0_PageMask
;
231 int32_t CP0_PageGrain
;
233 int32_t CP0_SRSConf0_rw_bitmask
;
234 int32_t CP0_SRSConf0
;
235 #define CP0SRSC0_M 31
236 #define CP0SRSC0_SRS3 20
237 #define CP0SRSC0_SRS2 10
238 #define CP0SRSC0_SRS1 0
239 int32_t CP0_SRSConf1_rw_bitmask
;
240 int32_t CP0_SRSConf1
;
241 #define CP0SRSC1_M 31
242 #define CP0SRSC1_SRS6 20
243 #define CP0SRSC1_SRS5 10
244 #define CP0SRSC1_SRS4 0
245 int32_t CP0_SRSConf2_rw_bitmask
;
246 int32_t CP0_SRSConf2
;
247 #define CP0SRSC2_M 31
248 #define CP0SRSC2_SRS9 20
249 #define CP0SRSC2_SRS8 10
250 #define CP0SRSC2_SRS7 0
251 int32_t CP0_SRSConf3_rw_bitmask
;
252 int32_t CP0_SRSConf3
;
253 #define CP0SRSC3_M 31
254 #define CP0SRSC3_SRS12 20
255 #define CP0SRSC3_SRS11 10
256 #define CP0SRSC3_SRS10 0
257 int32_t CP0_SRSConf4_rw_bitmask
;
258 int32_t CP0_SRSConf4
;
259 #define CP0SRSC4_SRS15 20
260 #define CP0SRSC4_SRS14 10
261 #define CP0SRSC4_SRS13 0
263 target_ulong CP0_BadVAddr
;
265 target_ulong CP0_EntryHi
;
290 #define CP0IntCtl_IPTI 29
291 #define CP0IntCtl_IPPC1 26
292 #define CP0IntCtl_VS 5
294 #define CP0SRSCtl_HSS 26
295 #define CP0SRSCtl_EICSS 18
296 #define CP0SRSCtl_ESS 12
297 #define CP0SRSCtl_PSS 6
298 #define CP0SRSCtl_CSS 0
300 #define CP0SRSMap_SSV7 28
301 #define CP0SRSMap_SSV6 24
302 #define CP0SRSMap_SSV5 20
303 #define CP0SRSMap_SSV4 16
304 #define CP0SRSMap_SSV3 12
305 #define CP0SRSMap_SSV2 8
306 #define CP0SRSMap_SSV1 4
307 #define CP0SRSMap_SSV0 0
317 #define CP0Ca_IP_mask 0x0000FF00
319 target_ulong CP0_EPC
;
363 #define CP0C3_ISA_ON_EXC 16
364 #define CP0C3_DSPP 10
372 uint32_t CP0_Config4
;
373 uint32_t CP0_Config4_rw_bitmask
;
375 uint32_t CP0_Config5
;
376 uint32_t CP0_Config5_rw_bitmask
;
381 #define CP0C5_MSAEn 27
383 #define CP0C5_NFExists 0
386 /* XXX: Maybe make LLAddr per-TC? */
389 target_ulong llnewval
;
391 target_ulong CP0_LLAddr_rw_bitmask
;
392 int CP0_LLAddr_shift
;
393 target_ulong CP0_WatchLo
[8];
394 int32_t CP0_WatchHi
[8];
395 target_ulong CP0_XContext
;
396 int32_t CP0_Framemask
;
400 #define CP0DB_LSNM 28
401 #define CP0DB_Doze 27
402 #define CP0DB_Halt 26
404 #define CP0DB_IBEP 24
405 #define CP0DB_DBEP 21
406 #define CP0DB_IEXI 20
416 target_ulong CP0_DEPC
;
417 int32_t CP0_Performance0
;
422 target_ulong CP0_ErrorEPC
;
424 /* We waste some space so we can handle shadow registers like TCs. */
425 TCState tcs
[MIPS_SHADOW_SET_MAX
];
426 CPUMIPSFPUContext fpus
[MIPS_FPU_MAX
];
429 uint32_t hflags
; /* CPU State */
430 /* TMASK defines different execution modes */
431 #define MIPS_HFLAG_TMASK 0xC07FF
432 #define MIPS_HFLAG_MODE 0x00007 /* execution modes */
433 /* The KSU flags must be the lowest bits in hflags. The flag order
434 must be the same as defined for CP0 Status. This allows to use
435 the bits as the value of mmu_idx. */
436 #define MIPS_HFLAG_KSU 0x00003 /* kernel/supervisor/user mode mask */
437 #define MIPS_HFLAG_UM 0x00002 /* user mode flag */
438 #define MIPS_HFLAG_SM 0x00001 /* supervisor mode flag */
439 #define MIPS_HFLAG_KM 0x00000 /* kernel mode flag */
440 #define MIPS_HFLAG_DM 0x00004 /* Debug mode */
441 #define MIPS_HFLAG_64 0x00008 /* 64-bit instructions enabled */
442 #define MIPS_HFLAG_CP0 0x00010 /* CP0 enabled */
443 #define MIPS_HFLAG_FPU 0x00020 /* FPU enabled */
444 #define MIPS_HFLAG_F64 0x00040 /* 64-bit FPU enabled */
445 /* True if the MIPS IV COP1X instructions can be used. This also
446 controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
448 #define MIPS_HFLAG_COP1X 0x00080 /* COP1X instructions enabled */
449 #define MIPS_HFLAG_RE 0x00100 /* Reversed endianness */
450 #define MIPS_HFLAG_UX 0x00200 /* 64-bit user mode */
451 #define MIPS_HFLAG_M16 0x00400 /* MIPS16 mode flag */
452 #define MIPS_HFLAG_M16_SHIFT 10
453 /* If translation is interrupted between the branch instruction and
454 * the delay slot, record what type of branch it is so that we can
455 * resume translation properly. It might be possible to reduce
456 * this from three bits to two. */
457 #define MIPS_HFLAG_BMASK_BASE 0x03800
458 #define MIPS_HFLAG_B 0x00800 /* Unconditional branch */
459 #define MIPS_HFLAG_BC 0x01000 /* Conditional branch */
460 #define MIPS_HFLAG_BL 0x01800 /* Likely branch */
461 #define MIPS_HFLAG_BR 0x02000 /* branch to register (can't link TB) */
462 /* Extra flags about the current pending branch. */
463 #define MIPS_HFLAG_BMASK_EXT 0x3C000
464 #define MIPS_HFLAG_B16 0x04000 /* branch instruction was 16 bits */
465 #define MIPS_HFLAG_BDS16 0x08000 /* branch requires 16-bit delay slot */
466 #define MIPS_HFLAG_BDS32 0x10000 /* branch requires 32-bit delay slot */
467 #define MIPS_HFLAG_BX 0x20000 /* branch exchanges execution mode */
468 #define MIPS_HFLAG_BMASK (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT)
469 /* MIPS DSP resources access. */
470 #define MIPS_HFLAG_DSP 0x40000 /* Enable access to MIPS DSP resources. */
471 #define MIPS_HFLAG_DSPR2 0x80000 /* Enable access to MIPS DSPR2 resources. */
472 target_ulong btarget
; /* Jump / branch target */
473 target_ulong bcond
; /* Branch condition (if needed) */
475 int SYNCI_Step
; /* Address step size for SYNCI */
476 int CCRes
; /* Cycle count resolution/divisor */
477 uint32_t CP0_Status_rw_bitmask
; /* Read/write bits in CP0_Status */
478 uint32_t CP0_TCStatus_rw_bitmask
; /* Read/write bits in CP0_TCStatus */
479 int insn_flags
; /* Supported instruction set */
481 target_ulong tls_value
; /* For usermode emulation */
485 CPUMIPSMVPContext
*mvp
;
486 #if !defined(CONFIG_USER_ONLY)
487 CPUMIPSTLBContext
*tlb
;
490 const mips_def_t
*cpu_model
;
492 QEMUTimer
*timer
; /* Internal timer */
497 #if !defined(CONFIG_USER_ONLY)
498 int no_mmu_map_address (CPUMIPSState
*env
, hwaddr
*physical
, int *prot
,
499 target_ulong address
, int rw
, int access_type
);
500 int fixed_mmu_map_address (CPUMIPSState
*env
, hwaddr
*physical
, int *prot
,
501 target_ulong address
, int rw
, int access_type
);
502 int r4k_map_address (CPUMIPSState
*env
, hwaddr
*physical
, int *prot
,
503 target_ulong address
, int rw
, int access_type
);
504 void r4k_helper_tlbwi(CPUMIPSState
*env
);
505 void r4k_helper_tlbwr(CPUMIPSState
*env
);
506 void r4k_helper_tlbp(CPUMIPSState
*env
);
507 void r4k_helper_tlbr(CPUMIPSState
*env
);
509 void mips_cpu_unassigned_access(CPUState
*cpu
, hwaddr addr
,
510 bool is_write
, bool is_exec
, int unused
,
514 void mips_cpu_list (FILE *f
, fprintf_function cpu_fprintf
);
516 #define cpu_exec cpu_mips_exec
517 #define cpu_gen_code cpu_mips_gen_code
518 #define cpu_signal_handler cpu_mips_signal_handler
519 #define cpu_list mips_cpu_list
521 extern void cpu_wrdsp(uint32_t rs
, uint32_t mask_num
, CPUMIPSState
*env
);
522 extern uint32_t cpu_rddsp(uint32_t mask_num
, CPUMIPSState
*env
);
524 #define CPU_SAVE_VERSION 3
526 /* MMU modes definitions. We carefully match the indices with our
528 #define MMU_MODE0_SUFFIX _kernel
529 #define MMU_MODE1_SUFFIX _super
530 #define MMU_MODE2_SUFFIX _user
531 #define MMU_USER_IDX 2
532 static inline int cpu_mmu_index (CPUMIPSState
*env
)
534 return env
->hflags
& MIPS_HFLAG_KSU
;
537 static inline int cpu_mips_hw_interrupts_pending(CPUMIPSState
*env
)
543 if (!(env
->CP0_Status
& (1 << CP0St_IE
)) ||
544 (env
->CP0_Status
& (1 << CP0St_EXL
)) ||
545 (env
->CP0_Status
& (1 << CP0St_ERL
)) ||
546 /* Note that the TCStatus IXMT field is initialized to zero,
547 and only MT capable cores can set it to one. So we don't
548 need to check for MT capabilities here. */
549 (env
->active_tc
.CP0_TCStatus
& (1 << CP0TCSt_IXMT
)) ||
550 (env
->hflags
& MIPS_HFLAG_DM
)) {
551 /* Interrupts are disabled */
555 pending
= env
->CP0_Cause
& CP0Ca_IP_mask
;
556 status
= env
->CP0_Status
& CP0Ca_IP_mask
;
558 if (env
->CP0_Config3
& (1 << CP0C3_VEIC
)) {
559 /* A MIPS configured with a vectorizing external interrupt controller
560 will feed a vector into the Cause pending lines. The core treats
561 the status lines as a vector level, not as indiviual masks. */
562 r
= pending
> status
;
564 /* A MIPS configured with compatibility or VInt (Vectored Interrupts)
565 treats the pending lines as individual interrupt lines, the status
566 lines are individual masks. */
567 r
= pending
& status
;
572 #include "exec/cpu-all.h"
574 /* Memory access type :
575 * may be needed for precise access rights control and precise exceptions.
578 /* 1 bit to define user level / supervisor access */
581 /* 1 bit to indicate direction */
583 /* Type of instruction that generated the access */
584 ACCESS_CODE
= 0x10, /* Code fetch access */
585 ACCESS_INT
= 0x20, /* Integer load/store access */
586 ACCESS_FLOAT
= 0x30, /* floating point load/store access */
600 EXCP_EXT_INTERRUPT
, /* 8 */
616 EXCP_DWATCH
, /* 24 */
627 EXCP_LAST
= EXCP_DSPDIS
,
629 /* Dummy exception for conditional stores. */
630 #define EXCP_SC 0x100
633 * This is an interrnally generated WAKE request line.
634 * It is driven by the CPU itself. Raised when the MT
635 * block wants to wake a VPE from an inactive state and
636 * cleared when VPE goes from active to inactive.
638 #define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0
640 int cpu_mips_exec(CPUMIPSState
*s
);
641 void mips_tcg_init(void);
642 MIPSCPU
*cpu_mips_init(const char *cpu_model
);
643 int cpu_mips_signal_handler(int host_signum
, void *pinfo
, void *puc
);
645 static inline CPUMIPSState
*cpu_init(const char *cpu_model
)
647 MIPSCPU
*cpu
= cpu_mips_init(cpu_model
);
654 /* TODO QOM'ify CPU reset and remove */
655 void cpu_state_reset(CPUMIPSState
*s
);
658 uint32_t cpu_mips_get_random (CPUMIPSState
*env
);
659 uint32_t cpu_mips_get_count (CPUMIPSState
*env
);
660 void cpu_mips_store_count (CPUMIPSState
*env
, uint32_t value
);
661 void cpu_mips_store_compare (CPUMIPSState
*env
, uint32_t value
);
662 void cpu_mips_start_count(CPUMIPSState
*env
);
663 void cpu_mips_stop_count(CPUMIPSState
*env
);
666 void cpu_mips_soft_irq(CPUMIPSState
*env
, int irq
, int level
);
669 int mips_cpu_handle_mmu_fault(CPUState
*cpu
, vaddr address
, int rw
,
671 #if !defined(CONFIG_USER_ONLY)
672 void r4k_invalidate_tlb (CPUMIPSState
*env
, int idx
, int use_extra
);
673 hwaddr
cpu_mips_translate_address (CPUMIPSState
*env
, target_ulong address
,
676 target_ulong
exception_resume_pc (CPUMIPSState
*env
);
678 static inline void cpu_get_tb_cpu_state(CPUMIPSState
*env
, target_ulong
*pc
,
679 target_ulong
*cs_base
, int *flags
)
681 *pc
= env
->active_tc
.PC
;
683 *flags
= env
->hflags
& (MIPS_HFLAG_TMASK
| MIPS_HFLAG_BMASK
);
686 static inline int mips_vpe_active(CPUMIPSState
*env
)
690 /* Check that the VPE is enabled. */
691 if (!(env
->mvp
->CP0_MVPControl
& (1 << CP0MVPCo_EVP
))) {
694 /* Check that the VPE is activated. */
695 if (!(env
->CP0_VPEConf0
& (1 << CP0VPEC0_VPA
))) {
699 /* Now verify that there are active thread contexts in the VPE.
701 This assumes the CPU model will internally reschedule threads
702 if the active one goes to sleep. If there are no threads available
703 the active one will be in a sleeping state, and we can turn off
705 if (!(env
->active_tc
.CP0_TCStatus
& (1 << CP0TCSt_A
))) {
706 /* TC is not activated. */
709 if (env
->active_tc
.CP0_TCHalt
& 1) {
710 /* TC is in halt state. */
717 #include "exec/exec-all.h"
719 static inline void compute_hflags(CPUMIPSState
*env
)
721 env
->hflags
&= ~(MIPS_HFLAG_COP1X
| MIPS_HFLAG_64
| MIPS_HFLAG_CP0
|
722 MIPS_HFLAG_F64
| MIPS_HFLAG_FPU
| MIPS_HFLAG_KSU
|
723 MIPS_HFLAG_UX
| MIPS_HFLAG_DSP
| MIPS_HFLAG_DSPR2
);
724 if (!(env
->CP0_Status
& (1 << CP0St_EXL
)) &&
725 !(env
->CP0_Status
& (1 << CP0St_ERL
)) &&
726 !(env
->hflags
& MIPS_HFLAG_DM
)) {
727 env
->hflags
|= (env
->CP0_Status
>> CP0St_KSU
) & MIPS_HFLAG_KSU
;
729 #if defined(TARGET_MIPS64)
730 if (((env
->hflags
& MIPS_HFLAG_KSU
) != MIPS_HFLAG_UM
) ||
731 (env
->CP0_Status
& (1 << CP0St_PX
)) ||
732 (env
->CP0_Status
& (1 << CP0St_UX
))) {
733 env
->hflags
|= MIPS_HFLAG_64
;
735 if (env
->CP0_Status
& (1 << CP0St_UX
)) {
736 env
->hflags
|= MIPS_HFLAG_UX
;
739 if ((env
->CP0_Status
& (1 << CP0St_CU0
)) ||
740 !(env
->hflags
& MIPS_HFLAG_KSU
)) {
741 env
->hflags
|= MIPS_HFLAG_CP0
;
743 if (env
->CP0_Status
& (1 << CP0St_CU1
)) {
744 env
->hflags
|= MIPS_HFLAG_FPU
;
746 if (env
->CP0_Status
& (1 << CP0St_FR
)) {
747 env
->hflags
|= MIPS_HFLAG_F64
;
749 if (env
->insn_flags
& ASE_DSPR2
) {
750 /* Enables access MIPS DSP resources, now our cpu is DSP ASER2,
751 so enable to access DSPR2 resources. */
752 if (env
->CP0_Status
& (1 << CP0St_MX
)) {
753 env
->hflags
|= MIPS_HFLAG_DSP
| MIPS_HFLAG_DSPR2
;
756 } else if (env
->insn_flags
& ASE_DSP
) {
757 /* Enables access MIPS DSP resources, now our cpu is DSP ASE,
758 so enable to access DSP resources. */
759 if (env
->CP0_Status
& (1 << CP0St_MX
)) {
760 env
->hflags
|= MIPS_HFLAG_DSP
;
764 if (env
->insn_flags
& ISA_MIPS32R2
) {
765 if (env
->active_fpu
.fcr0
& (1 << FCR0_F64
)) {
766 env
->hflags
|= MIPS_HFLAG_COP1X
;
768 } else if (env
->insn_flags
& ISA_MIPS32
) {
769 if (env
->hflags
& MIPS_HFLAG_64
) {
770 env
->hflags
|= MIPS_HFLAG_COP1X
;
772 } else if (env
->insn_flags
& ISA_MIPS4
) {
773 /* All supported MIPS IV CPUs use the XX (CU3) to enable
774 and disable the MIPS IV extensions to the MIPS III ISA.
775 Some other MIPS IV CPUs ignore the bit, so the check here
776 would be too restrictive for them. */
777 if (env
->CP0_Status
& (1 << CP0St_CU3
)) {
778 env
->hflags
|= MIPS_HFLAG_COP1X
;
783 #endif /* !defined (__MIPS_CPU_H__) */