2 * Common CPU TLB handling
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
22 #include "exec/exec-all.h"
23 #include "exec/memory.h"
24 #include "exec/address-spaces.h"
26 #include "exec/cputlb.h"
28 #include "exec/memory-internal.h"
31 //#define DEBUG_TLB_CHECK
36 static const CPUTLBEntry s_cputlb_empty_entry
= {
44 * If flush_global is true (the usual case), flush all tlb entries.
45 * If flush_global is false, flush (at least) all tlb entries not
48 * Since QEMU doesn't currently implement a global/not-global flag
49 * for tlb entries, at the moment tlb_flush() will also flush all
50 * tlb entries in the flush_global == false case. This is OK because
51 * CPU architectures generally permit an implementation to drop
52 * entries from the TLB at any time, so flushing more entries than
53 * required is only an efficiency issue, not a correctness issue.
55 void tlb_flush(CPUArchState
*env
, int flush_global
)
57 CPUState
*cpu
= ENV_GET_CPU(env
);
60 #if defined(DEBUG_TLB)
61 printf("tlb_flush:\n");
63 /* must reset current TB so that interrupts cannot modify the
64 links while we are modifying them */
65 cpu
->current_tb
= NULL
;
67 for (i
= 0; i
< CPU_TLB_SIZE
; i
++) {
70 for (mmu_idx
= 0; mmu_idx
< NB_MMU_MODES
; mmu_idx
++) {
71 env
->tlb_table
[mmu_idx
][i
] = s_cputlb_empty_entry
;
75 memset(env
->tb_jmp_cache
, 0, TB_JMP_CACHE_SIZE
* sizeof (void *));
77 env
->tlb_flush_addr
= -1;
78 env
->tlb_flush_mask
= 0;
82 static inline void tlb_flush_entry(CPUTLBEntry
*tlb_entry
, target_ulong addr
)
84 if (addr
== (tlb_entry
->addr_read
&
85 (TARGET_PAGE_MASK
| TLB_INVALID_MASK
)) ||
86 addr
== (tlb_entry
->addr_write
&
87 (TARGET_PAGE_MASK
| TLB_INVALID_MASK
)) ||
88 addr
== (tlb_entry
->addr_code
&
89 (TARGET_PAGE_MASK
| TLB_INVALID_MASK
))) {
90 *tlb_entry
= s_cputlb_empty_entry
;
94 void tlb_flush_page(CPUArchState
*env
, target_ulong addr
)
96 CPUState
*cpu
= ENV_GET_CPU(env
);
100 #if defined(DEBUG_TLB)
101 printf("tlb_flush_page: " TARGET_FMT_lx
"\n", addr
);
103 /* Check if we need to flush due to large pages. */
104 if ((addr
& env
->tlb_flush_mask
) == env
->tlb_flush_addr
) {
105 #if defined(DEBUG_TLB)
106 printf("tlb_flush_page: forced full flush ("
107 TARGET_FMT_lx
"/" TARGET_FMT_lx
")\n",
108 env
->tlb_flush_addr
, env
->tlb_flush_mask
);
113 /* must reset current TB so that interrupts cannot modify the
114 links while we are modifying them */
115 cpu
->current_tb
= NULL
;
117 addr
&= TARGET_PAGE_MASK
;
118 i
= (addr
>> TARGET_PAGE_BITS
) & (CPU_TLB_SIZE
- 1);
119 for (mmu_idx
= 0; mmu_idx
< NB_MMU_MODES
; mmu_idx
++) {
120 tlb_flush_entry(&env
->tlb_table
[mmu_idx
][i
], addr
);
123 tb_flush_jmp_cache(env
, addr
);
126 /* update the TLBs so that writes to code in the virtual page 'addr'
128 void tlb_protect_code(ram_addr_t ram_addr
)
130 cpu_physical_memory_reset_dirty(ram_addr
,
131 ram_addr
+ TARGET_PAGE_SIZE
,
135 /* update the TLB so that writes in physical page 'phys_addr' are no longer
136 tested for self modifying code */
137 void tlb_unprotect_code_phys(CPUArchState
*env
, ram_addr_t ram_addr
,
140 cpu_physical_memory_set_dirty_flags(ram_addr
, CODE_DIRTY_FLAG
);
143 static bool tlb_is_dirty_ram(CPUTLBEntry
*tlbe
)
145 return (tlbe
->addr_write
& (TLB_INVALID_MASK
|TLB_MMIO
|TLB_NOTDIRTY
)) == 0;
148 void tlb_reset_dirty_range(CPUTLBEntry
*tlb_entry
, uintptr_t start
,
153 if (tlb_is_dirty_ram(tlb_entry
)) {
154 addr
= (tlb_entry
->addr_write
& TARGET_PAGE_MASK
) + tlb_entry
->addend
;
155 if ((addr
- start
) < length
) {
156 tlb_entry
->addr_write
|= TLB_NOTDIRTY
;
161 static inline void tlb_update_dirty(CPUTLBEntry
*tlb_entry
)
166 if (tlb_is_dirty_ram(tlb_entry
)) {
167 p
= (void *)(uintptr_t)((tlb_entry
->addr_write
& TARGET_PAGE_MASK
)
168 + tlb_entry
->addend
);
169 ram_addr
= qemu_ram_addr_from_host_nofail(p
);
170 if (!cpu_physical_memory_is_dirty(ram_addr
)) {
171 tlb_entry
->addr_write
|= TLB_NOTDIRTY
;
176 void cpu_tlb_reset_dirty_all(ram_addr_t start1
, ram_addr_t length
)
180 for (env
= first_cpu
; env
!= NULL
; env
= env
->next_cpu
) {
183 for (mmu_idx
= 0; mmu_idx
< NB_MMU_MODES
; mmu_idx
++) {
186 for (i
= 0; i
< CPU_TLB_SIZE
; i
++) {
187 tlb_reset_dirty_range(&env
->tlb_table
[mmu_idx
][i
],
194 static inline void tlb_set_dirty1(CPUTLBEntry
*tlb_entry
, target_ulong vaddr
)
196 if (tlb_entry
->addr_write
== (vaddr
| TLB_NOTDIRTY
)) {
197 tlb_entry
->addr_write
= vaddr
;
201 /* update the TLB corresponding to virtual page vaddr
202 so that it is no longer dirty */
203 void tlb_set_dirty(CPUArchState
*env
, target_ulong vaddr
)
208 vaddr
&= TARGET_PAGE_MASK
;
209 i
= (vaddr
>> TARGET_PAGE_BITS
) & (CPU_TLB_SIZE
- 1);
210 for (mmu_idx
= 0; mmu_idx
< NB_MMU_MODES
; mmu_idx
++) {
211 tlb_set_dirty1(&env
->tlb_table
[mmu_idx
][i
], vaddr
);
215 /* Our TLB does not support large pages, so remember the area covered by
216 large pages and trigger a full TLB flush if these are invalidated. */
217 static void tlb_add_large_page(CPUArchState
*env
, target_ulong vaddr
,
220 target_ulong mask
= ~(size
- 1);
222 if (env
->tlb_flush_addr
== (target_ulong
)-1) {
223 env
->tlb_flush_addr
= vaddr
& mask
;
224 env
->tlb_flush_mask
= mask
;
227 /* Extend the existing region to include the new page.
228 This is a compromise between unnecessary flushes and the cost
229 of maintaining a full variable size TLB. */
230 mask
&= env
->tlb_flush_mask
;
231 while (((env
->tlb_flush_addr
^ vaddr
) & mask
) != 0) {
234 env
->tlb_flush_addr
&= mask
;
235 env
->tlb_flush_mask
= mask
;
238 /* Add a new TLB entry. At most one entry for a given virtual address
239 is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the
240 supplied size is only used by tlb_flush_page. */
241 void tlb_set_page(CPUArchState
*env
, target_ulong vaddr
,
242 hwaddr paddr
, int prot
,
243 int mmu_idx
, target_ulong size
)
245 MemoryRegionSection
*section
;
247 target_ulong address
;
248 target_ulong code_address
;
253 assert(size
>= TARGET_PAGE_SIZE
);
254 if (size
!= TARGET_PAGE_SIZE
) {
255 tlb_add_large_page(env
, vaddr
, size
);
257 section
= phys_page_find(address_space_memory
.dispatch
, paddr
>> TARGET_PAGE_BITS
);
258 #if defined(DEBUG_TLB)
259 printf("tlb_set_page: vaddr=" TARGET_FMT_lx
" paddr=0x" TARGET_FMT_plx
260 " prot=%x idx=%d pd=0x%08lx\n",
261 vaddr
, paddr
, prot
, mmu_idx
, pd
);
265 if (!(memory_region_is_ram(section
->mr
) ||
266 memory_region_is_romd(section
->mr
))) {
267 /* IO memory case (romd handled later) */
270 if (memory_region_is_ram(section
->mr
) ||
271 memory_region_is_romd(section
->mr
)) {
272 addend
= (uintptr_t)memory_region_get_ram_ptr(section
->mr
)
273 + memory_region_section_addr(section
, paddr
);
278 code_address
= address
;
279 iotlb
= memory_region_section_get_iotlb(env
, section
, vaddr
, paddr
, prot
,
282 index
= (vaddr
>> TARGET_PAGE_BITS
) & (CPU_TLB_SIZE
- 1);
283 env
->iotlb
[mmu_idx
][index
] = iotlb
- vaddr
;
284 te
= &env
->tlb_table
[mmu_idx
][index
];
285 te
->addend
= addend
- vaddr
;
286 if (prot
& PAGE_READ
) {
287 te
->addr_read
= address
;
292 if (prot
& PAGE_EXEC
) {
293 te
->addr_code
= code_address
;
297 if (prot
& PAGE_WRITE
) {
298 if ((memory_region_is_ram(section
->mr
) && section
->readonly
)
299 || memory_region_is_romd(section
->mr
)) {
300 /* Write access calls the I/O callback. */
301 te
->addr_write
= address
| TLB_MMIO
;
302 } else if (memory_region_is_ram(section
->mr
)
303 && !cpu_physical_memory_is_dirty(
304 section
->mr
->ram_addr
305 + memory_region_section_addr(section
, paddr
))) {
306 te
->addr_write
= address
| TLB_NOTDIRTY
;
308 te
->addr_write
= address
;
315 /* NOTE: this function can trigger an exception */
316 /* NOTE2: the returned address is not exactly the physical address: it
317 * is actually a ram_addr_t (in system mode; the user mode emulation
318 * version of this function returns a guest virtual address).
320 tb_page_addr_t
get_page_addr_code(CPUArchState
*env1
, target_ulong addr
)
322 int mmu_idx
, page_index
, pd
;
326 page_index
= (addr
>> TARGET_PAGE_BITS
) & (CPU_TLB_SIZE
- 1);
327 mmu_idx
= cpu_mmu_index(env1
);
328 if (unlikely(env1
->tlb_table
[mmu_idx
][page_index
].addr_code
!=
329 (addr
& TARGET_PAGE_MASK
))) {
330 cpu_ldub_code(env1
, addr
);
332 pd
= env1
->iotlb
[mmu_idx
][page_index
] & ~TARGET_PAGE_MASK
;
333 mr
= iotlb_to_region(pd
);
334 if (memory_region_is_unassigned(mr
)) {
335 #if defined(TARGET_ALPHA) || defined(TARGET_MIPS) || defined(TARGET_SPARC)
336 cpu_unassigned_access(env1
, addr
, 0, 1, 0, 4);
338 cpu_abort(env1
, "Trying to execute code outside RAM or ROM at 0x"
339 TARGET_FMT_lx
"\n", addr
);
342 p
= (void *)((uintptr_t)addr
+ env1
->tlb_table
[mmu_idx
][page_index
].addend
);
343 return qemu_ram_addr_from_host_nofail(p
);
346 #define MMUSUFFIX _cmmu
348 #define GETPC() ((uintptr_t)0)
349 #define SOFTMMU_CODE_ACCESS
352 #include "exec/softmmu_template.h"
355 #include "exec/softmmu_template.h"
358 #include "exec/softmmu_template.h"
361 #include "exec/softmmu_template.h"