4 * Copyright (c) 2007 Edgar E. Iglesias, Axis Communications AB.
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #include "sysemu/sysemu.h"
26 #include "qemu/timer.h"
31 #define RW_TMR0_DIV 0x00
32 #define R_TMR0_DATA 0x04
33 #define RW_TMR0_CTRL 0x08
34 #define RW_TMR1_DIV 0x10
35 #define R_TMR1_DATA 0x14
36 #define RW_TMR1_CTRL 0x18
38 #define RW_WD_CTRL 0x40
39 #define R_WD_STAT 0x44
40 #define RW_INTR_MASK 0x48
41 #define RW_ACK_INTR 0x4c
43 #define R_MASKED_INTR 0x54
54 ptimer_state
*ptimer_t0
;
55 ptimer_state
*ptimer_t1
;
56 ptimer_state
*ptimer_wd
;
60 /* Control registers. */
63 uint32_t rw_tmr0_ctrl
;
67 uint32_t rw_tmr1_ctrl
;
71 uint32_t rw_intr_mask
;
74 uint32_t r_masked_intr
;
78 timer_read(void *opaque
, hwaddr addr
, unsigned int size
)
80 struct etrax_timer
*t
= opaque
;
85 r
= ptimer_get_count(t
->ptimer_t0
);
88 r
= ptimer_get_count(t
->ptimer_t1
);
91 r
= qemu_get_clock_ns(vm_clock
) / 10;
97 r
= t
->r_intr
& t
->rw_intr_mask
;
100 D(printf ("%s %x\n", __func__
, addr
));
106 static void update_ctrl(struct etrax_timer
*t
, int tnum
)
110 unsigned int freq_hz
;
117 ctrl
= t
->rw_tmr0_ctrl
;
118 div
= t
->rw_tmr0_div
;
119 timer
= t
->ptimer_t0
;
121 ctrl
= t
->rw_tmr1_ctrl
;
122 div
= t
->rw_tmr1_div
;
123 timer
= t
->ptimer_t1
;
135 D(printf ("extern or disabled timer clock?\n"));
137 case 4: freq_hz
= 29493000; break;
138 case 5: freq_hz
= 32000000; break;
139 case 6: freq_hz
= 32768000; break;
140 case 7: freq_hz
= 100000000; break;
146 D(printf ("freq_hz=%d div=%d\n", freq_hz
, div
));
147 ptimer_set_freq(timer
, freq_hz
);
148 ptimer_set_limit(timer
, div
, 0);
154 ptimer_set_limit(timer
, div
, 1);
162 ptimer_run(timer
, 0);
170 static void timer_update_irq(struct etrax_timer
*t
)
172 t
->r_intr
&= ~(t
->rw_ack_intr
);
173 t
->r_masked_intr
= t
->r_intr
& t
->rw_intr_mask
;
175 D(printf("%s: masked_intr=%x\n", __func__
, t
->r_masked_intr
));
176 qemu_set_irq(t
->irq
, !!t
->r_masked_intr
);
179 static void timer0_hit(void *opaque
)
181 struct etrax_timer
*t
= opaque
;
186 static void timer1_hit(void *opaque
)
188 struct etrax_timer
*t
= opaque
;
193 static void watchdog_hit(void *opaque
)
195 struct etrax_timer
*t
= opaque
;
196 if (t
->wd_hits
== 0) {
197 /* real hw gives a single tick before reseting but we are
198 a bit friendlier to compensate for our slower execution. */
199 ptimer_set_count(t
->ptimer_wd
, 10);
200 ptimer_run(t
->ptimer_wd
, 1);
201 qemu_irq_raise(t
->nmi
);
204 qemu_system_reset_request();
209 static inline void timer_watchdog_update(struct etrax_timer
*t
, uint32_t value
)
211 unsigned int wd_en
= t
->rw_wd_ctrl
& (1 << 8);
212 unsigned int wd_key
= t
->rw_wd_ctrl
>> 9;
213 unsigned int wd_cnt
= t
->rw_wd_ctrl
& 511;
214 unsigned int new_key
= value
>> 9 & ((1 << 7) - 1);
215 unsigned int new_cmd
= (value
>> 8) & 1;
217 /* If the watchdog is enabled, they written key must match the
218 complement of the previous. */
219 wd_key
= ~wd_key
& ((1 << 7) - 1);
221 if (wd_en
&& wd_key
!= new_key
)
224 D(printf("en=%d new_key=%x oldkey=%x cmd=%d cnt=%d\n",
225 wd_en
, new_key
, wd_key
, new_cmd
, wd_cnt
));
228 qemu_irq_lower(t
->nmi
);
232 ptimer_set_freq(t
->ptimer_wd
, 760);
235 ptimer_set_count(t
->ptimer_wd
, wd_cnt
);
237 ptimer_run(t
->ptimer_wd
, 1);
239 ptimer_stop(t
->ptimer_wd
);
241 t
->rw_wd_ctrl
= value
;
245 timer_write(void *opaque
, hwaddr addr
,
246 uint64_t val64
, unsigned int size
)
248 struct etrax_timer
*t
= opaque
;
249 uint32_t value
= val64
;
254 t
->rw_tmr0_div
= value
;
257 D(printf ("RW_TMR0_CTRL=%x\n", value
));
258 t
->rw_tmr0_ctrl
= value
;
262 t
->rw_tmr1_div
= value
;
265 D(printf ("RW_TMR1_CTRL=%x\n", value
));
266 t
->rw_tmr1_ctrl
= value
;
270 D(printf ("RW_INTR_MASK=%x\n", value
));
271 t
->rw_intr_mask
= value
;
275 timer_watchdog_update(t
, value
);
278 t
->rw_ack_intr
= value
;
283 printf ("%s " TARGET_FMT_plx
" %x\n",
284 __func__
, addr
, value
);
289 static const MemoryRegionOps timer_ops
= {
291 .write
= timer_write
,
292 .endianness
= DEVICE_LITTLE_ENDIAN
,
294 .min_access_size
= 4,
299 static void etraxfs_timer_reset(void *opaque
)
301 struct etrax_timer
*t
= opaque
;
303 ptimer_stop(t
->ptimer_t0
);
304 ptimer_stop(t
->ptimer_t1
);
305 ptimer_stop(t
->ptimer_wd
);
309 qemu_irq_lower(t
->irq
);
312 static int etraxfs_timer_init(SysBusDevice
*dev
)
314 struct etrax_timer
*t
= FROM_SYSBUS(typeof (*t
), dev
);
316 t
->bh_t0
= qemu_bh_new(timer0_hit
, t
);
317 t
->bh_t1
= qemu_bh_new(timer1_hit
, t
);
318 t
->bh_wd
= qemu_bh_new(watchdog_hit
, t
);
319 t
->ptimer_t0
= ptimer_init(t
->bh_t0
);
320 t
->ptimer_t1
= ptimer_init(t
->bh_t1
);
321 t
->ptimer_wd
= ptimer_init(t
->bh_wd
);
323 sysbus_init_irq(dev
, &t
->irq
);
324 sysbus_init_irq(dev
, &t
->nmi
);
326 memory_region_init_io(&t
->mmio
, &timer_ops
, t
, "etraxfs-timer", 0x5c);
327 sysbus_init_mmio(dev
, &t
->mmio
);
328 qemu_register_reset(etraxfs_timer_reset
, t
);
332 static void etraxfs_timer_class_init(ObjectClass
*klass
, void *data
)
334 SysBusDeviceClass
*sdc
= SYS_BUS_DEVICE_CLASS(klass
);
336 sdc
->init
= etraxfs_timer_init
;
339 static const TypeInfo etraxfs_timer_info
= {
340 .name
= "etraxfs,timer",
341 .parent
= TYPE_SYS_BUS_DEVICE
,
342 .instance_size
= sizeof (struct etrax_timer
),
343 .class_init
= etraxfs_timer_class_init
,
346 static void etraxfs_timer_register_types(void)
348 type_register_static(&etraxfs_timer_info
);
351 type_init(etraxfs_timer_register_types
)