2 * Intel XScale PXA Programmable Interrupt Controller.
4 * Copyright (c) 2006 Openedhand Ltd.
5 * Copyright (c) 2006 Thorsten Zitterell
6 * Written by Andrzej Zaborowski <balrog@zabor.org>
8 * This code is licensed under the GPL.
11 #include "qemu/osdep.h"
12 #include "qapi/error.h"
13 #include "qemu/module.h"
16 #include "hw/arm/pxa.h"
17 #include "hw/sysbus.h"
18 #include "migration/vmstate.h"
19 #include "qom/object.h"
20 #include "target/arm/cpregs.h"
22 #define ICIP 0x00 /* Interrupt Controller IRQ Pending register */
23 #define ICMR 0x04 /* Interrupt Controller Mask register */
24 #define ICLR 0x08 /* Interrupt Controller Level register */
25 #define ICFP 0x0c /* Interrupt Controller FIQ Pending register */
26 #define ICPR 0x10 /* Interrupt Controller Pending register */
27 #define ICCR 0x14 /* Interrupt Controller Control register */
28 #define ICHP 0x18 /* Interrupt Controller Highest Priority register */
29 #define IPR0 0x1c /* Interrupt Controller Priority register 0 */
30 #define IPR31 0x98 /* Interrupt Controller Priority register 31 */
31 #define ICIP2 0x9c /* Interrupt Controller IRQ Pending register 2 */
32 #define ICMR2 0xa0 /* Interrupt Controller Mask register 2 */
33 #define ICLR2 0xa4 /* Interrupt Controller Level register 2 */
34 #define ICFP2 0xa8 /* Interrupt Controller FIQ Pending register 2 */
35 #define ICPR2 0xac /* Interrupt Controller Pending register 2 */
36 #define IPR32 0xb0 /* Interrupt Controller Priority register 32 */
37 #define IPR39 0xcc /* Interrupt Controller Priority register 39 */
39 #define PXA2XX_PIC_SRCS 40
41 #define TYPE_PXA2XX_PIC "pxa2xx_pic"
42 OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxPICState
, PXA2XX_PIC
)
44 struct PXA2xxPICState
{
46 SysBusDevice parent_obj
;
51 uint32_t int_enabled
[2];
52 uint32_t int_pending
[2];
55 uint32_t priority
[PXA2XX_PIC_SRCS
];
58 static void pxa2xx_pic_update(void *opaque
)
61 PXA2xxPICState
*s
= (PXA2xxPICState
*) opaque
;
62 CPUState
*cpu
= CPU(s
->cpu
);
65 mask
[0] = s
->int_pending
[0] & (s
->int_enabled
[0] | s
->int_idle
);
66 mask
[1] = s
->int_pending
[1] & (s
->int_enabled
[1] | s
->int_idle
);
67 if (mask
[0] || mask
[1]) {
68 cpu_interrupt(cpu
, CPU_INTERRUPT_EXITTB
);
72 mask
[0] = s
->int_pending
[0] & s
->int_enabled
[0];
73 mask
[1] = s
->int_pending
[1] & s
->int_enabled
[1];
75 if ((mask
[0] & s
->is_fiq
[0]) || (mask
[1] & s
->is_fiq
[1])) {
76 cpu_interrupt(cpu
, CPU_INTERRUPT_FIQ
);
78 cpu_reset_interrupt(cpu
, CPU_INTERRUPT_FIQ
);
81 if ((mask
[0] & ~s
->is_fiq
[0]) || (mask
[1] & ~s
->is_fiq
[1])) {
82 cpu_interrupt(cpu
, CPU_INTERRUPT_HARD
);
84 cpu_reset_interrupt(cpu
, CPU_INTERRUPT_HARD
);
88 /* Note: Here level means state of the signal on a pin, not
89 * IRQ/FIQ distinction as in PXA Developer Manual. */
90 static void pxa2xx_pic_set_irq(void *opaque
, int irq
, int level
)
92 PXA2xxPICState
*s
= (PXA2xxPICState
*) opaque
;
93 int int_set
= (irq
>= 32);
97 s
->int_pending
[int_set
] |= 1 << irq
;
99 s
->int_pending
[int_set
] &= ~(1 << irq
);
101 pxa2xx_pic_update(opaque
);
104 static inline uint32_t pxa2xx_pic_highest(PXA2xxPICState
*s
) {
106 uint32_t bit
, mask
[2];
107 uint32_t ichp
= 0x003f003f; /* Both IDs invalid */
109 mask
[0] = s
->int_pending
[0] & s
->int_enabled
[0];
110 mask
[1] = s
->int_pending
[1] & s
->int_enabled
[1];
112 for (i
= PXA2XX_PIC_SRCS
- 1; i
>= 0; i
--) {
113 irq
= s
->priority
[i
] & 0x3f;
114 if ((s
->priority
[i
] & (1U << 31)) && irq
< PXA2XX_PIC_SRCS
) {
115 /* Source peripheral ID is valid. */
116 bit
= 1 << (irq
& 31);
117 int_set
= (irq
>= 32);
119 if (mask
[int_set
] & bit
& s
->is_fiq
[int_set
]) {
122 ichp
|= (1 << 15) | irq
;
125 if (mask
[int_set
] & bit
& ~s
->is_fiq
[int_set
]) {
128 ichp
|= (1U << 31) | (irq
<< 16);
136 static uint64_t pxa2xx_pic_mem_read(void *opaque
, hwaddr offset
,
139 PXA2xxPICState
*s
= (PXA2xxPICState
*) opaque
;
142 case ICIP
: /* IRQ Pending register */
143 return s
->int_pending
[0] & ~s
->is_fiq
[0] & s
->int_enabled
[0];
144 case ICIP2
: /* IRQ Pending register 2 */
145 return s
->int_pending
[1] & ~s
->is_fiq
[1] & s
->int_enabled
[1];
146 case ICMR
: /* Mask register */
147 return s
->int_enabled
[0];
148 case ICMR2
: /* Mask register 2 */
149 return s
->int_enabled
[1];
150 case ICLR
: /* Level register */
152 case ICLR2
: /* Level register 2 */
154 case ICCR
: /* Idle mask */
155 return (s
->int_idle
== 0);
156 case ICFP
: /* FIQ Pending register */
157 return s
->int_pending
[0] & s
->is_fiq
[0] & s
->int_enabled
[0];
158 case ICFP2
: /* FIQ Pending register 2 */
159 return s
->int_pending
[1] & s
->is_fiq
[1] & s
->int_enabled
[1];
160 case ICPR
: /* Pending register */
161 return s
->int_pending
[0];
162 case ICPR2
: /* Pending register 2 */
163 return s
->int_pending
[1];
165 return s
->priority
[0 + ((offset
- IPR0
) >> 2)];
166 case IPR32
... IPR39
:
167 return s
->priority
[32 + ((offset
- IPR32
) >> 2)];
168 case ICHP
: /* Highest Priority register */
169 return pxa2xx_pic_highest(s
);
171 qemu_log_mask(LOG_GUEST_ERROR
,
172 "pxa2xx_pic_mem_read: bad register offset 0x%" HWADDR_PRIx
178 static void pxa2xx_pic_mem_write(void *opaque
, hwaddr offset
,
179 uint64_t value
, unsigned size
)
181 PXA2xxPICState
*s
= (PXA2xxPICState
*) opaque
;
184 case ICMR
: /* Mask register */
185 s
->int_enabled
[0] = value
;
187 case ICMR2
: /* Mask register 2 */
188 s
->int_enabled
[1] = value
;
190 case ICLR
: /* Level register */
191 s
->is_fiq
[0] = value
;
193 case ICLR2
: /* Level register 2 */
194 s
->is_fiq
[1] = value
;
196 case ICCR
: /* Idle mask */
197 s
->int_idle
= (value
& 1) ? 0 : ~0;
200 s
->priority
[0 + ((offset
- IPR0
) >> 2)] = value
& 0x8000003f;
202 case IPR32
... IPR39
:
203 s
->priority
[32 + ((offset
- IPR32
) >> 2)] = value
& 0x8000003f;
206 qemu_log_mask(LOG_GUEST_ERROR
,
207 "pxa2xx_pic_mem_write: bad register offset 0x%"
208 HWADDR_PRIx
"\n", offset
);
211 pxa2xx_pic_update(opaque
);
214 /* Interrupt Controller Coprocessor Space Register Mapping */
215 static const int pxa2xx_cp_reg_map
[0x10] = {
230 static uint64_t pxa2xx_pic_cp_read(CPUARMState
*env
, const ARMCPRegInfo
*ri
)
232 int offset
= pxa2xx_cp_reg_map
[ri
->crn
];
233 return pxa2xx_pic_mem_read(ri
->opaque
, offset
, 4);
236 static void pxa2xx_pic_cp_write(CPUARMState
*env
, const ARMCPRegInfo
*ri
,
239 int offset
= pxa2xx_cp_reg_map
[ri
->crn
];
240 pxa2xx_pic_mem_write(ri
->opaque
, offset
, value
, 4);
243 #define REGINFO_FOR_PIC_CP(NAME, CRN) \
244 { .name = NAME, .cp = 6, .crn = CRN, .crm = 0, .opc1 = 0, .opc2 = 0, \
245 .access = PL1_RW, .type = ARM_CP_IO, \
246 .readfn = pxa2xx_pic_cp_read, .writefn = pxa2xx_pic_cp_write }
248 static const ARMCPRegInfo pxa_pic_cp_reginfo
[] = {
249 REGINFO_FOR_PIC_CP("ICIP", 0),
250 REGINFO_FOR_PIC_CP("ICMR", 1),
251 REGINFO_FOR_PIC_CP("ICLR", 2),
252 REGINFO_FOR_PIC_CP("ICFP", 3),
253 REGINFO_FOR_PIC_CP("ICPR", 4),
254 REGINFO_FOR_PIC_CP("ICHP", 5),
255 REGINFO_FOR_PIC_CP("ICIP2", 6),
256 REGINFO_FOR_PIC_CP("ICMR2", 7),
257 REGINFO_FOR_PIC_CP("ICLR2", 8),
258 REGINFO_FOR_PIC_CP("ICFP2", 9),
259 REGINFO_FOR_PIC_CP("ICPR2", 0xa),
262 static const MemoryRegionOps pxa2xx_pic_ops
= {
263 .read
= pxa2xx_pic_mem_read
,
264 .write
= pxa2xx_pic_mem_write
,
265 .endianness
= DEVICE_NATIVE_ENDIAN
,
268 static int pxa2xx_pic_post_load(void *opaque
, int version_id
)
270 pxa2xx_pic_update(opaque
);
274 DeviceState
*pxa2xx_pic_init(hwaddr base
, ARMCPU
*cpu
)
276 DeviceState
*dev
= qdev_new(TYPE_PXA2XX_PIC
);
277 PXA2xxPICState
*s
= PXA2XX_PIC(dev
);
281 s
->int_pending
[0] = 0;
282 s
->int_pending
[1] = 0;
283 s
->int_enabled
[0] = 0;
284 s
->int_enabled
[1] = 0;
288 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev
), &error_fatal
);
290 qdev_init_gpio_in(dev
, pxa2xx_pic_set_irq
, PXA2XX_PIC_SRCS
);
292 /* Enable IC memory-mapped registers access. */
293 memory_region_init_io(&s
->iomem
, OBJECT(s
), &pxa2xx_pic_ops
, s
,
294 "pxa2xx-pic", 0x00100000);
295 sysbus_init_mmio(SYS_BUS_DEVICE(dev
), &s
->iomem
);
296 sysbus_mmio_map(SYS_BUS_DEVICE(dev
), 0, base
);
298 /* Enable IC coprocessor access. */
299 define_arm_cp_regs_with_opaque(cpu
, pxa_pic_cp_reginfo
, s
);
304 static const VMStateDescription vmstate_pxa2xx_pic_regs
= {
305 .name
= "pxa2xx_pic",
307 .minimum_version_id
= 0,
308 .post_load
= pxa2xx_pic_post_load
,
309 .fields
= (VMStateField
[]) {
310 VMSTATE_UINT32_ARRAY(int_enabled
, PXA2xxPICState
, 2),
311 VMSTATE_UINT32_ARRAY(int_pending
, PXA2xxPICState
, 2),
312 VMSTATE_UINT32_ARRAY(is_fiq
, PXA2xxPICState
, 2),
313 VMSTATE_UINT32(int_idle
, PXA2xxPICState
),
314 VMSTATE_UINT32_ARRAY(priority
, PXA2xxPICState
, PXA2XX_PIC_SRCS
),
315 VMSTATE_END_OF_LIST(),
319 static void pxa2xx_pic_class_init(ObjectClass
*klass
, void *data
)
321 DeviceClass
*dc
= DEVICE_CLASS(klass
);
323 dc
->desc
= "PXA2xx PIC";
324 dc
->vmsd
= &vmstate_pxa2xx_pic_regs
;
327 static const TypeInfo pxa2xx_pic_info
= {
328 .name
= TYPE_PXA2XX_PIC
,
329 .parent
= TYPE_SYS_BUS_DEVICE
,
330 .instance_size
= sizeof(PXA2xxPICState
),
331 .class_init
= pxa2xx_pic_class_init
,
334 static void pxa2xx_pic_register_types(void)
336 type_register_static(&pxa2xx_pic_info
);
339 type_init(pxa2xx_pic_register_types
)