4 /* CPU interfaces that are target indpendent. */
6 #if defined(__arm__) || defined(__sparc__) || defined(__mips__) || defined(__hppa__) || defined(__ia64__)
10 #ifdef TARGET_PHYS_ADDR_BITS
19 #include "qemu-queue.h"
21 #if !defined(CONFIG_USER_ONLY)
23 /* address in the RAM (different from a physical address) */
24 typedef unsigned long ram_addr_t
;
28 typedef void CPUWriteMemoryFunc(void *opaque
, target_phys_addr_t addr
, uint32_t value
);
29 typedef uint32_t CPUReadMemoryFunc(void *opaque
, target_phys_addr_t addr
);
31 void cpu_register_physical_memory_offset(target_phys_addr_t start_addr
,
33 ram_addr_t phys_offset
,
34 ram_addr_t region_offset
);
35 static inline void cpu_register_physical_memory(target_phys_addr_t start_addr
,
37 ram_addr_t phys_offset
)
39 cpu_register_physical_memory_offset(start_addr
, size
, phys_offset
, 0);
42 ram_addr_t
cpu_get_physical_page_desc(target_phys_addr_t addr
);
43 ram_addr_t
qemu_ram_alloc_from_ptr(DeviceState
*dev
, const char *name
,
44 ram_addr_t size
, void *host
);
45 ram_addr_t
qemu_ram_alloc(DeviceState
*dev
, const char *name
, ram_addr_t size
);
46 void qemu_ram_unmap(ram_addr_t addr
);
47 void qemu_ram_free(ram_addr_t addr
);
48 /* This should only be used for ram local to a device. */
49 void *qemu_get_ram_ptr(ram_addr_t addr
);
50 /* This should not be used by devices. */
51 int qemu_ram_addr_from_host(void *ptr
, ram_addr_t
*ram_addr
);
52 ram_addr_t
qemu_ram_addr_from_host_nofail(void *ptr
);
54 int cpu_register_io_memory(CPUReadMemoryFunc
* const *mem_read
,
55 CPUWriteMemoryFunc
* const *mem_write
,
57 void cpu_unregister_io_memory(int table_address
);
59 void cpu_physical_memory_rw(target_phys_addr_t addr
, uint8_t *buf
,
60 int len
, int is_write
);
61 static inline void cpu_physical_memory_read(target_phys_addr_t addr
,
62 uint8_t *buf
, int len
)
64 cpu_physical_memory_rw(addr
, buf
, len
, 0);
66 static inline void cpu_physical_memory_write(target_phys_addr_t addr
,
67 const uint8_t *buf
, int len
)
69 cpu_physical_memory_rw(addr
, (uint8_t *)buf
, len
, 1);
71 void *cpu_physical_memory_map(target_phys_addr_t addr
,
72 target_phys_addr_t
*plen
,
74 void cpu_physical_memory_unmap(void *buffer
, target_phys_addr_t len
,
75 int is_write
, target_phys_addr_t access_len
);
76 void *cpu_register_map_client(void *opaque
, void (*callback
)(void *opaque
));
77 void cpu_unregister_map_client(void *cookie
);
79 struct CPUPhysMemoryClient
;
80 typedef struct CPUPhysMemoryClient CPUPhysMemoryClient
;
81 struct CPUPhysMemoryClient
{
82 void (*set_memory
)(struct CPUPhysMemoryClient
*client
,
83 target_phys_addr_t start_addr
,
85 ram_addr_t phys_offset
);
86 int (*sync_dirty_bitmap
)(struct CPUPhysMemoryClient
*client
,
87 target_phys_addr_t start_addr
,
88 target_phys_addr_t end_addr
);
89 int (*migration_log
)(struct CPUPhysMemoryClient
*client
,
91 QLIST_ENTRY(CPUPhysMemoryClient
) list
;
94 void cpu_register_phys_memory_client(CPUPhysMemoryClient
*);
95 void cpu_unregister_phys_memory_client(CPUPhysMemoryClient
*);
97 /* Coalesced MMIO regions are areas where write operations can be reordered.
98 * This usually implies that write operations are side-effect free. This allows
99 * batching which can make a major impact on performance when using
102 void qemu_register_coalesced_mmio(target_phys_addr_t addr
, ram_addr_t size
);
104 void qemu_unregister_coalesced_mmio(target_phys_addr_t addr
, ram_addr_t size
);
106 void qemu_flush_coalesced_mmio_buffer(void);
108 uint32_t ldub_phys(target_phys_addr_t addr
);
109 uint32_t lduw_phys(target_phys_addr_t addr
);
110 uint32_t ldl_phys(target_phys_addr_t addr
);
111 uint64_t ldq_phys(target_phys_addr_t addr
);
112 void stl_phys_notdirty(target_phys_addr_t addr
, uint32_t val
);
113 void stq_phys_notdirty(target_phys_addr_t addr
, uint64_t val
);
114 void stb_phys(target_phys_addr_t addr
, uint32_t val
);
115 void stw_phys(target_phys_addr_t addr
, uint32_t val
);
116 void stl_phys(target_phys_addr_t addr
, uint32_t val
);
117 void stq_phys(target_phys_addr_t addr
, uint64_t val
);
119 void cpu_physical_memory_write_rom(target_phys_addr_t addr
,
120 const uint8_t *buf
, int len
);
122 #define IO_MEM_SHIFT 3
124 #define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
125 #define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
126 #define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
127 #define IO_MEM_NOTDIRTY (3 << IO_MEM_SHIFT)
129 /* Acts like a ROM when read and like a device when written. */
130 #define IO_MEM_ROMD (1)
131 #define IO_MEM_SUBPAGE (2)
135 #endif /* !CPU_COMMON_H */