2 * QEMU Sun4u/Sun4v System Emulator
4 * Copyright (c) 2005 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
31 #include "qemu-timer.h"
34 #include "firmware_abi.h"
47 #define CPUIRQ_DPRINTF(fmt, ...) \
48 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
50 #define CPUIRQ_DPRINTF(fmt, ...)
54 #define EBUS_DPRINTF(fmt, ...) \
55 do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0)
57 #define EBUS_DPRINTF(fmt, ...)
61 #define TIMER_DPRINTF(fmt, ...) \
62 do { printf("TIMER: " fmt , ## __VA_ARGS__); } while (0)
64 #define TIMER_DPRINTF(fmt, ...)
67 #define KERNEL_LOAD_ADDR 0x00404000
68 #define CMDLINE_ADDR 0x003ff000
69 #define INITRD_LOAD_ADDR 0x00300000
70 #define PROM_SIZE_MAX (4 * 1024 * 1024)
71 #define PROM_VADDR 0x000ffd00000ULL
72 #define APB_SPECIAL_BASE 0x1fe00000000ULL
73 #define APB_MEM_BASE 0x1ff00000000ULL
74 #define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL)
75 #define PROM_FILENAME "openbios-sparc64"
76 #define NVRAM_SIZE 0x2000
78 #define BIOS_CFG_IOPORT 0x510
79 #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
80 #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
81 #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
85 #define TICK_MAX 0x7fffffffffffffffULL
88 const char * const default_cpu_model
;
91 uint64_t console_serial_base
;
94 int DMA_get_channel_mode (int nchan
)
98 int DMA_read_memory (int nchan
, void *buf
, int pos
, int size
)
102 int DMA_write_memory (int nchan
, void *buf
, int pos
, int size
)
106 void DMA_hold_DREQ (int nchan
) {}
107 void DMA_release_DREQ (int nchan
) {}
108 void DMA_schedule(int nchan
) {}
110 void DMA_init(int high_page_enable
, qemu_irq
*cpu_request_exit
)
114 void DMA_register_channel (int nchan
,
115 DMA_transfer_handler transfer_handler
,
120 static int fw_cfg_boot_set(void *opaque
, const char *boot_device
)
122 fw_cfg_add_i16(opaque
, FW_CFG_BOOT_DEVICE
, boot_device
[0]);
126 static int sun4u_NVRAM_set_params(M48t59State
*nvram
, uint16_t NVRAM_size
,
127 const char *arch
, ram_addr_t RAM_size
,
128 const char *boot_devices
,
129 uint32_t kernel_image
, uint32_t kernel_size
,
131 uint32_t initrd_image
, uint32_t initrd_size
,
132 uint32_t NVRAM_image
,
133 int width
, int height
, int depth
,
134 const uint8_t *macaddr
)
138 uint8_t image
[0x1ff0];
139 struct OpenBIOS_nvpart_v1
*part_header
;
141 memset(image
, '\0', sizeof(image
));
145 // OpenBIOS nvram variables
146 // Variable partition
147 part_header
= (struct OpenBIOS_nvpart_v1
*)&image
[start
];
148 part_header
->signature
= OPENBIOS_PART_SYSTEM
;
149 pstrcpy(part_header
->name
, sizeof(part_header
->name
), "system");
151 end
= start
+ sizeof(struct OpenBIOS_nvpart_v1
);
152 for (i
= 0; i
< nb_prom_envs
; i
++)
153 end
= OpenBIOS_set_var(image
, end
, prom_envs
[i
]);
158 end
= start
+ ((end
- start
+ 15) & ~15);
159 OpenBIOS_finish_partition(part_header
, end
- start
);
163 part_header
= (struct OpenBIOS_nvpart_v1
*)&image
[start
];
164 part_header
->signature
= OPENBIOS_PART_FREE
;
165 pstrcpy(part_header
->name
, sizeof(part_header
->name
), "free");
168 OpenBIOS_finish_partition(part_header
, end
- start
);
170 Sun_init_header((struct Sun_nvram
*)&image
[0x1fd8], macaddr
, 0x80);
172 for (i
= 0; i
< sizeof(image
); i
++)
173 m48t59_write(nvram
, i
, image
[i
]);
177 static unsigned long sun4u_load_kernel(const char *kernel_filename
,
178 const char *initrd_filename
,
179 ram_addr_t RAM_size
, long *initrd_size
)
186 linux_boot
= (kernel_filename
!= NULL
);
197 kernel_size
= load_elf(kernel_filename
, NULL
, NULL
, NULL
,
198 NULL
, NULL
, 1, ELF_MACHINE
, 0);
200 kernel_size
= load_aout(kernel_filename
, KERNEL_LOAD_ADDR
,
201 RAM_size
- KERNEL_LOAD_ADDR
, bswap_needed
,
204 kernel_size
= load_image_targphys(kernel_filename
,
206 RAM_size
- KERNEL_LOAD_ADDR
);
207 if (kernel_size
< 0) {
208 fprintf(stderr
, "qemu: could not load kernel '%s'\n",
215 if (initrd_filename
) {
216 *initrd_size
= load_image_targphys(initrd_filename
,
218 RAM_size
- INITRD_LOAD_ADDR
);
219 if (*initrd_size
< 0) {
220 fprintf(stderr
, "qemu: could not load initial ram disk '%s'\n",
225 if (*initrd_size
> 0) {
226 for (i
= 0; i
< 64 * TARGET_PAGE_SIZE
; i
+= TARGET_PAGE_SIZE
) {
227 ptr
= rom_ptr(KERNEL_LOAD_ADDR
+ i
);
228 if (ldl_p(ptr
+ 8) == 0x48647253) { /* HdrS */
229 stl_p(ptr
+ 24, INITRD_LOAD_ADDR
+ KERNEL_LOAD_ADDR
- 0x4000);
230 stl_p(ptr
+ 28, *initrd_size
);
239 void pic_info(Monitor
*mon
)
243 void irq_info(Monitor
*mon
)
247 void cpu_check_irqs(CPUState
*env
)
249 uint32_t pil
= env
->pil_in
|
250 (env
->softint
& ~(SOFTINT_TIMER
| SOFTINT_STIMER
));
252 /* check if TM or SM in SOFTINT are set
253 setting these also causes interrupt 14 */
254 if (env
->softint
& (SOFTINT_TIMER
| SOFTINT_STIMER
)) {
259 if (env
->interrupt_request
& CPU_INTERRUPT_HARD
) {
260 CPUIRQ_DPRINTF("Reset CPU IRQ (current interrupt %x)\n",
261 env
->interrupt_index
);
262 env
->interrupt_index
= 0;
263 cpu_reset_interrupt(env
, CPU_INTERRUPT_HARD
);
268 if (cpu_interrupts_enabled(env
)) {
272 for (i
= 15; i
> env
->psrpil
; i
--) {
273 if (pil
& (1 << i
)) {
274 int old_interrupt
= env
->interrupt_index
;
275 int new_interrupt
= TT_EXTINT
| i
;
277 if (env
->tl
> 0 && cpu_tsptr(env
)->tt
> new_interrupt
) {
278 CPUIRQ_DPRINTF("Not setting CPU IRQ: TL=%d "
279 "current %x >= pending %x\n",
280 env
->tl
, cpu_tsptr(env
)->tt
, new_interrupt
);
281 } else if (old_interrupt
!= new_interrupt
) {
282 env
->interrupt_index
= new_interrupt
;
283 CPUIRQ_DPRINTF("Set CPU IRQ %d old=%x new=%x\n", i
,
284 old_interrupt
, new_interrupt
);
285 cpu_interrupt(env
, CPU_INTERRUPT_HARD
);
291 CPUIRQ_DPRINTF("Interrupts disabled, pil=%08x pil_in=%08x softint=%08x "
292 "current interrupt %x\n",
293 pil
, env
->pil_in
, env
->softint
, env
->interrupt_index
);
297 static void cpu_kick_irq(CPUState
*env
)
304 static void cpu_set_irq(void *opaque
, int irq
, int level
)
306 CPUState
*env
= opaque
;
309 CPUIRQ_DPRINTF("Raise CPU IRQ %d\n", irq
);
310 env
->pil_in
|= 1 << irq
;
313 CPUIRQ_DPRINTF("Lower CPU IRQ %d\n", irq
);
314 env
->pil_in
&= ~(1 << irq
);
319 typedef struct ResetData
{
324 void cpu_put_timer(QEMUFile
*f
, CPUTimer
*s
)
326 qemu_put_be32s(f
, &s
->frequency
);
327 qemu_put_be32s(f
, &s
->disabled
);
328 qemu_put_be64s(f
, &s
->disabled_mask
);
329 qemu_put_sbe64s(f
, &s
->clock_offset
);
331 qemu_put_timer(f
, s
->qtimer
);
334 void cpu_get_timer(QEMUFile
*f
, CPUTimer
*s
)
336 qemu_get_be32s(f
, &s
->frequency
);
337 qemu_get_be32s(f
, &s
->disabled
);
338 qemu_get_be64s(f
, &s
->disabled_mask
);
339 qemu_get_sbe64s(f
, &s
->clock_offset
);
341 qemu_get_timer(f
, s
->qtimer
);
344 static CPUTimer
* cpu_timer_create(const char* name
, CPUState
*env
,
345 QEMUBHFunc
*cb
, uint32_t frequency
,
346 uint64_t disabled_mask
)
348 CPUTimer
*timer
= qemu_mallocz(sizeof (CPUTimer
));
351 timer
->frequency
= frequency
;
352 timer
->disabled_mask
= disabled_mask
;
355 timer
->clock_offset
= qemu_get_clock_ns(vm_clock
);
357 timer
->qtimer
= qemu_new_timer_ns(vm_clock
, cb
, env
);
362 static void cpu_timer_reset(CPUTimer
*timer
)
365 timer
->clock_offset
= qemu_get_clock_ns(vm_clock
);
367 qemu_del_timer(timer
->qtimer
);
370 static void main_cpu_reset(void *opaque
)
372 ResetData
*s
= (ResetData
*)opaque
;
373 CPUState
*env
= s
->env
;
374 static unsigned int nr_resets
;
378 cpu_timer_reset(env
->tick
);
379 cpu_timer_reset(env
->stick
);
380 cpu_timer_reset(env
->hstick
);
382 env
->gregs
[1] = 0; // Memory start
383 env
->gregs
[2] = ram_size
; // Memory size
384 env
->gregs
[3] = 0; // Machine description XXX
385 if (nr_resets
++ == 0) {
387 env
->pc
= s
->prom_addr
+ 0x20ULL
;
389 env
->pc
= s
->prom_addr
+ 0x40ULL
;
391 env
->npc
= env
->pc
+ 4;
394 static void tick_irq(void *opaque
)
396 CPUState
*env
= opaque
;
398 CPUTimer
* timer
= env
->tick
;
400 if (timer
->disabled
) {
401 CPUIRQ_DPRINTF("tick_irq: softint disabled\n");
404 CPUIRQ_DPRINTF("tick: fire\n");
407 env
->softint
|= SOFTINT_TIMER
;
411 static void stick_irq(void *opaque
)
413 CPUState
*env
= opaque
;
415 CPUTimer
* timer
= env
->stick
;
417 if (timer
->disabled
) {
418 CPUIRQ_DPRINTF("stick_irq: softint disabled\n");
421 CPUIRQ_DPRINTF("stick: fire\n");
424 env
->softint
|= SOFTINT_STIMER
;
428 static void hstick_irq(void *opaque
)
430 CPUState
*env
= opaque
;
432 CPUTimer
* timer
= env
->hstick
;
434 if (timer
->disabled
) {
435 CPUIRQ_DPRINTF("hstick_irq: softint disabled\n");
438 CPUIRQ_DPRINTF("hstick: fire\n");
441 env
->softint
|= SOFTINT_STIMER
;
445 static int64_t cpu_to_timer_ticks(int64_t cpu_ticks
, uint32_t frequency
)
447 return muldiv64(cpu_ticks
, get_ticks_per_sec(), frequency
);
450 static uint64_t timer_to_cpu_ticks(int64_t timer_ticks
, uint32_t frequency
)
452 return muldiv64(timer_ticks
, frequency
, get_ticks_per_sec());
455 void cpu_tick_set_count(CPUTimer
*timer
, uint64_t count
)
457 uint64_t real_count
= count
& ~timer
->disabled_mask
;
458 uint64_t disabled_bit
= count
& timer
->disabled_mask
;
460 int64_t vm_clock_offset
= qemu_get_clock_ns(vm_clock
) -
461 cpu_to_timer_ticks(real_count
, timer
->frequency
);
463 TIMER_DPRINTF("%s set_count count=0x%016lx (%s) p=%p\n",
464 timer
->name
, real_count
,
465 timer
->disabled
?"disabled":"enabled", timer
);
467 timer
->disabled
= disabled_bit
? 1 : 0;
468 timer
->clock_offset
= vm_clock_offset
;
471 uint64_t cpu_tick_get_count(CPUTimer
*timer
)
473 uint64_t real_count
= timer_to_cpu_ticks(
474 qemu_get_clock_ns(vm_clock
) - timer
->clock_offset
,
477 TIMER_DPRINTF("%s get_count count=0x%016lx (%s) p=%p\n",
478 timer
->name
, real_count
,
479 timer
->disabled
?"disabled":"enabled", timer
);
482 real_count
|= timer
->disabled_mask
;
487 void cpu_tick_set_limit(CPUTimer
*timer
, uint64_t limit
)
489 int64_t now
= qemu_get_clock_ns(vm_clock
);
491 uint64_t real_limit
= limit
& ~timer
->disabled_mask
;
492 timer
->disabled
= (limit
& timer
->disabled_mask
) ? 1 : 0;
494 int64_t expires
= cpu_to_timer_ticks(real_limit
, timer
->frequency
) +
501 TIMER_DPRINTF("%s set_limit limit=0x%016lx (%s) p=%p "
502 "called with limit=0x%016lx at 0x%016lx (delta=0x%016lx)\n",
503 timer
->name
, real_limit
,
504 timer
->disabled
?"disabled":"enabled",
506 timer_to_cpu_ticks(now
- timer
->clock_offset
,
508 timer_to_cpu_ticks(expires
- now
, timer
->frequency
));
511 TIMER_DPRINTF("%s set_limit limit=ZERO - not starting timer\n",
513 qemu_del_timer(timer
->qtimer
);
514 } else if (timer
->disabled
) {
515 qemu_del_timer(timer
->qtimer
);
517 qemu_mod_timer(timer
->qtimer
, expires
);
521 static void ebus_mmio_mapfunc(PCIDevice
*pci_dev
, int region_num
,
522 pcibus_t addr
, pcibus_t size
, int type
)
524 EBUS_DPRINTF("Mapping region %d registers at %" FMT_PCIBUS
"\n",
526 switch (region_num
) {
528 isa_mmio_init(addr
, 0x1000000);
531 isa_mmio_init(addr
, 0x800000);
536 static void dummy_isa_irq_handler(void *opaque
, int n
, int level
)
540 /* EBUS (Eight bit bus) bridge */
542 pci_ebus_init(PCIBus
*bus
, int devfn
)
546 pci_create_simple(bus
, devfn
, "ebus");
547 isa_irq
= qemu_allocate_irqs(dummy_isa_irq_handler
, NULL
, 16);
548 isa_bus_irqs(isa_irq
);
552 pci_ebus_init1(PCIDevice
*s
)
554 isa_bus_new(&s
->qdev
);
556 pci_config_set_vendor_id(s
->config
, PCI_VENDOR_ID_SUN
);
557 pci_config_set_device_id(s
->config
, PCI_DEVICE_ID_SUN_EBUS
);
558 s
->config
[0x04] = 0x06; // command = bus master, pci mem
559 s
->config
[0x05] = 0x00;
560 s
->config
[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
561 s
->config
[0x07] = 0x03; // status = medium devsel
562 s
->config
[0x08] = 0x01; // revision
563 s
->config
[0x09] = 0x00; // programming i/f
564 pci_config_set_class(s
->config
, PCI_CLASS_BRIDGE_OTHER
);
565 s
->config
[0x0D] = 0x0a; // latency_timer
567 pci_register_bar(s
, 0, 0x1000000, PCI_BASE_ADDRESS_SPACE_MEMORY
,
569 pci_register_bar(s
, 1, 0x800000, PCI_BASE_ADDRESS_SPACE_MEMORY
,
574 static PCIDeviceInfo ebus_info
= {
576 .qdev
.size
= sizeof(PCIDevice
),
577 .init
= pci_ebus_init1
,
580 static void pci_ebus_register(void)
582 pci_qdev_register(&ebus_info
);
585 device_init(pci_ebus_register
);
587 static uint64_t translate_prom_address(void *opaque
, uint64_t addr
)
589 target_phys_addr_t
*base_addr
= (target_phys_addr_t
*)opaque
;
590 return addr
+ *base_addr
- PROM_VADDR
;
593 /* Boot PROM (OpenBIOS) */
594 static void prom_init(target_phys_addr_t addr
, const char *bios_name
)
601 dev
= qdev_create(NULL
, "openprom");
602 qdev_init_nofail(dev
);
603 s
= sysbus_from_qdev(dev
);
605 sysbus_mmio_map(s
, 0, addr
);
608 if (bios_name
== NULL
) {
609 bios_name
= PROM_FILENAME
;
611 filename
= qemu_find_file(QEMU_FILE_TYPE_BIOS
, bios_name
);
613 ret
= load_elf(filename
, translate_prom_address
, &addr
,
614 NULL
, NULL
, NULL
, 1, ELF_MACHINE
, 0);
615 if (ret
< 0 || ret
> PROM_SIZE_MAX
) {
616 ret
= load_image_targphys(filename
, addr
, PROM_SIZE_MAX
);
622 if (ret
< 0 || ret
> PROM_SIZE_MAX
) {
623 fprintf(stderr
, "qemu: could not load prom '%s'\n", bios_name
);
628 static int prom_init1(SysBusDevice
*dev
)
630 ram_addr_t prom_offset
;
632 prom_offset
= qemu_ram_alloc(NULL
, "sun4u.prom", PROM_SIZE_MAX
);
633 sysbus_init_mmio(dev
, PROM_SIZE_MAX
, prom_offset
| IO_MEM_ROM
);
637 static SysBusDeviceInfo prom_info
= {
639 .qdev
.name
= "openprom",
640 .qdev
.size
= sizeof(SysBusDevice
),
641 .qdev
.props
= (Property
[]) {
642 {/* end of property list */}
646 static void prom_register_devices(void)
648 sysbus_register_withprop(&prom_info
);
651 device_init(prom_register_devices
);
654 typedef struct RamDevice
661 static int ram_init1(SysBusDevice
*dev
)
663 ram_addr_t RAM_size
, ram_offset
;
664 RamDevice
*d
= FROM_SYSBUS(RamDevice
, dev
);
668 ram_offset
= qemu_ram_alloc(NULL
, "sun4u.ram", RAM_size
);
669 sysbus_init_mmio(dev
, RAM_size
, ram_offset
);
673 static void ram_init(target_phys_addr_t addr
, ram_addr_t RAM_size
)
680 dev
= qdev_create(NULL
, "memory");
681 s
= sysbus_from_qdev(dev
);
683 d
= FROM_SYSBUS(RamDevice
, s
);
685 qdev_init_nofail(dev
);
687 sysbus_mmio_map(s
, 0, addr
);
690 static SysBusDeviceInfo ram_info
= {
692 .qdev
.name
= "memory",
693 .qdev
.size
= sizeof(RamDevice
),
694 .qdev
.props
= (Property
[]) {
695 DEFINE_PROP_UINT64("size", RamDevice
, size
, 0),
696 DEFINE_PROP_END_OF_LIST(),
700 static void ram_register_devices(void)
702 sysbus_register_withprop(&ram_info
);
705 device_init(ram_register_devices
);
707 static CPUState
*cpu_devinit(const char *cpu_model
, const struct hwdef
*hwdef
)
710 ResetData
*reset_info
;
712 uint32_t tick_frequency
= 100*1000000;
713 uint32_t stick_frequency
= 100*1000000;
714 uint32_t hstick_frequency
= 100*1000000;
717 cpu_model
= hwdef
->default_cpu_model
;
718 env
= cpu_init(cpu_model
);
720 fprintf(stderr
, "Unable to find Sparc CPU definition\n");
724 env
->tick
= cpu_timer_create("tick", env
, tick_irq
,
725 tick_frequency
, TICK_NPT_MASK
);
727 env
->stick
= cpu_timer_create("stick", env
, stick_irq
,
728 stick_frequency
, TICK_INT_DIS
);
730 env
->hstick
= cpu_timer_create("hstick", env
, hstick_irq
,
731 hstick_frequency
, TICK_INT_DIS
);
733 reset_info
= qemu_mallocz(sizeof(ResetData
));
734 reset_info
->env
= env
;
735 reset_info
->prom_addr
= hwdef
->prom_addr
;
736 qemu_register_reset(main_cpu_reset
, reset_info
);
741 static void sun4uv_init(ram_addr_t RAM_size
,
742 const char *boot_devices
,
743 const char *kernel_filename
, const char *kernel_cmdline
,
744 const char *initrd_filename
, const char *cpu_model
,
745 const struct hwdef
*hwdef
)
750 long initrd_size
, kernel_size
;
751 PCIBus
*pci_bus
, *pci_bus2
, *pci_bus3
;
753 DriveInfo
*hd
[MAX_IDE_BUS
* MAX_IDE_DEVS
];
754 DriveInfo
*fd
[MAX_FD
];
758 env
= cpu_devinit(cpu_model
, hwdef
);
761 ram_init(0, RAM_size
);
763 prom_init(hwdef
->prom_addr
, bios_name
);
766 irq
= qemu_allocate_irqs(cpu_set_irq
, env
, MAX_PILS
);
767 pci_bus
= pci_apb_init(APB_SPECIAL_BASE
, APB_MEM_BASE
, irq
, &pci_bus2
,
769 isa_mem_base
= APB_PCI_IO_BASE
;
770 pci_vga_init(pci_bus
);
772 // XXX Should be pci_bus3
773 pci_ebus_init(pci_bus
, -1);
776 if (hwdef
->console_serial_base
) {
777 serial_mm_init(hwdef
->console_serial_base
, 0, NULL
, 115200,
778 serial_hds
[i
], 1, 1);
781 for(; i
< MAX_SERIAL_PORTS
; i
++) {
783 serial_isa_init(i
, serial_hds
[i
]);
787 for(i
= 0; i
< MAX_PARALLEL_PORTS
; i
++) {
788 if (parallel_hds
[i
]) {
789 parallel_init(i
, parallel_hds
[i
]);
793 for(i
= 0; i
< nb_nics
; i
++)
794 pci_nic_init_nofail(&nd_table
[i
], "ne2k_pci", NULL
);
796 if (drive_get_max_bus(IF_IDE
) >= MAX_IDE_BUS
) {
797 fprintf(stderr
, "qemu: too many IDE bus\n");
800 for(i
= 0; i
< MAX_IDE_BUS
* MAX_IDE_DEVS
; i
++) {
801 hd
[i
] = drive_get(IF_IDE
, i
/ MAX_IDE_DEVS
,
805 pci_cmd646_ide_init(pci_bus
, hd
, 1);
807 isa_create_simple("i8042");
808 for(i
= 0; i
< MAX_FD
; i
++) {
809 fd
[i
] = drive_get(IF_FLOPPY
, 0, i
);
812 nvram
= m48t59_init_isa(0x0074, NVRAM_SIZE
, 59);
815 kernel_size
= sun4u_load_kernel(kernel_filename
, initrd_filename
,
816 ram_size
, &initrd_size
);
818 sun4u_NVRAM_set_params(nvram
, NVRAM_SIZE
, "Sun4u", RAM_size
, boot_devices
,
819 KERNEL_LOAD_ADDR
, kernel_size
,
821 INITRD_LOAD_ADDR
, initrd_size
,
822 /* XXX: need an option to load a NVRAM image */
824 graphic_width
, graphic_height
, graphic_depth
,
825 (uint8_t *)&nd_table
[0].macaddr
);
827 fw_cfg
= fw_cfg_init(BIOS_CFG_IOPORT
, BIOS_CFG_IOPORT
+ 1, 0, 0);
828 fw_cfg_add_i32(fw_cfg
, FW_CFG_ID
, 1);
829 fw_cfg_add_i64(fw_cfg
, FW_CFG_RAM_SIZE
, (uint64_t)ram_size
);
830 fw_cfg_add_i16(fw_cfg
, FW_CFG_MACHINE_ID
, hwdef
->machine_id
);
831 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_ADDR
, KERNEL_LOAD_ADDR
);
832 fw_cfg_add_i32(fw_cfg
, FW_CFG_KERNEL_SIZE
, kernel_size
);
833 if (kernel_cmdline
) {
834 fw_cfg_add_i32(fw_cfg
, FW_CFG_CMDLINE_SIZE
,
835 strlen(kernel_cmdline
) + 1);
836 fw_cfg_add_bytes(fw_cfg
, FW_CFG_CMDLINE_DATA
,
837 (uint8_t*)strdup(kernel_cmdline
),
838 strlen(kernel_cmdline
) + 1);
840 fw_cfg_add_i32(fw_cfg
, FW_CFG_CMDLINE_SIZE
, 0);
842 fw_cfg_add_i32(fw_cfg
, FW_CFG_INITRD_ADDR
, INITRD_LOAD_ADDR
);
843 fw_cfg_add_i32(fw_cfg
, FW_CFG_INITRD_SIZE
, initrd_size
);
844 fw_cfg_add_i16(fw_cfg
, FW_CFG_BOOT_DEVICE
, boot_devices
[0]);
846 fw_cfg_add_i16(fw_cfg
, FW_CFG_SPARC64_WIDTH
, graphic_width
);
847 fw_cfg_add_i16(fw_cfg
, FW_CFG_SPARC64_HEIGHT
, graphic_height
);
848 fw_cfg_add_i16(fw_cfg
, FW_CFG_SPARC64_DEPTH
, graphic_depth
);
850 qemu_register_boot_set(fw_cfg_boot_set
, fw_cfg
);
859 static const struct hwdef hwdefs
[] = {
860 /* Sun4u generic PC-like machine */
862 .default_cpu_model
= "TI UltraSparc IIi",
863 .machine_id
= sun4u_id
,
864 .prom_addr
= 0x1fff0000000ULL
,
865 .console_serial_base
= 0,
867 /* Sun4v generic PC-like machine */
869 .default_cpu_model
= "Sun UltraSparc T1",
870 .machine_id
= sun4v_id
,
871 .prom_addr
= 0x1fff0000000ULL
,
872 .console_serial_base
= 0,
874 /* Sun4v generic Niagara machine */
876 .default_cpu_model
= "Sun UltraSparc T1",
877 .machine_id
= niagara_id
,
878 .prom_addr
= 0xfff0000000ULL
,
879 .console_serial_base
= 0xfff0c2c000ULL
,
883 /* Sun4u hardware initialisation */
884 static void sun4u_init(ram_addr_t RAM_size
,
885 const char *boot_devices
,
886 const char *kernel_filename
, const char *kernel_cmdline
,
887 const char *initrd_filename
, const char *cpu_model
)
889 sun4uv_init(RAM_size
, boot_devices
, kernel_filename
,
890 kernel_cmdline
, initrd_filename
, cpu_model
, &hwdefs
[0]);
893 /* Sun4v hardware initialisation */
894 static void sun4v_init(ram_addr_t RAM_size
,
895 const char *boot_devices
,
896 const char *kernel_filename
, const char *kernel_cmdline
,
897 const char *initrd_filename
, const char *cpu_model
)
899 sun4uv_init(RAM_size
, boot_devices
, kernel_filename
,
900 kernel_cmdline
, initrd_filename
, cpu_model
, &hwdefs
[1]);
903 /* Niagara hardware initialisation */
904 static void niagara_init(ram_addr_t RAM_size
,
905 const char *boot_devices
,
906 const char *kernel_filename
, const char *kernel_cmdline
,
907 const char *initrd_filename
, const char *cpu_model
)
909 sun4uv_init(RAM_size
, boot_devices
, kernel_filename
,
910 kernel_cmdline
, initrd_filename
, cpu_model
, &hwdefs
[2]);
913 static QEMUMachine sun4u_machine
= {
915 .desc
= "Sun4u platform",
917 .max_cpus
= 1, // XXX for now
921 static QEMUMachine sun4v_machine
= {
923 .desc
= "Sun4v platform",
925 .max_cpus
= 1, // XXX for now
928 static QEMUMachine niagara_machine
= {
930 .desc
= "Sun4v platform, Niagara",
931 .init
= niagara_init
,
932 .max_cpus
= 1, // XXX for now
935 static void sun4u_machine_init(void)
937 qemu_register_machine(&sun4u_machine
);
938 qemu_register_machine(&sun4v_machine
);
939 qemu_register_machine(&niagara_machine
);
942 machine_init(sun4u_machine_init
);